11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren 201dbae815STony Lindgren #include <linux/module.h> 211dbae815STony Lindgren #include <linux/kernel.h> 221dbae815STony Lindgren #include <linux/init.h> 23fced80c7SRussell King #include <linux/io.h> 242f135eafSPaul Walmsley #include <linux/clk.h> 2591773a00STomi Valkeinen #include <linux/omapfb.h> 261dbae815STony Lindgren 27120db2cbSTony Lindgren #include <asm/tlb.h> 28120db2cbSTony Lindgren 29120db2cbSTony Lindgren #include <asm/mach/map.h> 30120db2cbSTony Lindgren 31ce491cf8STony Lindgren #include <plat/mux.h> 32ce491cf8STony Lindgren #include <plat/sram.h> 33ce491cf8STony Lindgren #include <plat/sdrc.h> 34ce491cf8STony Lindgren #include <plat/gpmc.h> 35ce491cf8STony Lindgren #include <plat/serial.h> 36afedec18STomi Valkeinen #include <plat/vram.h> 37646e3ed1STony Lindgren 38e80a9729SPaul Walmsley #include "clock2xxx.h" 39657ebfadSPaul Walmsley #include "clock3xxx.h" 40e80a9729SPaul Walmsley #include "clock44xx.h" 411dbae815STony Lindgren 42ce491cf8STony Lindgren #include <plat/omap-pm.h> 43ce491cf8STony Lindgren #include <plat/powerdomain.h> 449717100fSPaul Walmsley #include "powerdomains.h" 459717100fSPaul Walmsley 46ce491cf8STony Lindgren #include <plat/clockdomain.h> 47801954d3SPaul Walmsley #include "clockdomains.h" 48ce491cf8STony Lindgren #include <plat/omap_hwmod.h> 4902bfc030SPaul Walmsley 501dbae815STony Lindgren /* 511dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 521dbae815STony Lindgren * default mapping provided here. 531dbae815STony Lindgren */ 54cc26b3b0SSyed Mohammed, Khasim 55088ef950STony Lindgren #ifdef CONFIG_ARCH_OMAP2 56cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 571dbae815STony Lindgren { 581dbae815STony Lindgren .virtual = L3_24XX_VIRT, 591dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 601dbae815STony Lindgren .length = L3_24XX_SIZE, 611dbae815STony Lindgren .type = MT_DEVICE 621dbae815STony Lindgren }, 6309f21ed4SKyungmin Park { 6409f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6509f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6609f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6709f21ed4SKyungmin Park .type = MT_DEVICE 6809f21ed4SKyungmin Park }, 69cc26b3b0SSyed Mohammed, Khasim }; 70cc26b3b0SSyed Mohammed, Khasim 71cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2420 72cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 731dbae815STony Lindgren { 747adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 757adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 767adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 77c40fae95STony Lindgren .type = MT_DEVICE 78c40fae95STony Lindgren }, 79c40fae95STony Lindgren { 807adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 817adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 827adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 83c40fae95STony Lindgren .type = MT_DEVICE 84c40fae95STony Lindgren }, 85c40fae95STony Lindgren { 867adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 877adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 887adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 891dbae815STony Lindgren .type = MT_DEVICE 90cc26b3b0SSyed Mohammed, Khasim }, 911dbae815STony Lindgren }; 921dbae815STony Lindgren 93cc26b3b0SSyed Mohammed, Khasim #endif 94cc26b3b0SSyed Mohammed, Khasim 95cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2430 96cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 97cc26b3b0SSyed Mohammed, Khasim { 98cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 99cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 100cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 101cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 102cc26b3b0SSyed Mohammed, Khasim }, 103cc26b3b0SSyed Mohammed, Khasim { 104cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 105cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 106cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 107cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 108cc26b3b0SSyed Mohammed, Khasim }, 109cc26b3b0SSyed Mohammed, Khasim { 110cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 111cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 112cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 113cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 114cc26b3b0SSyed Mohammed, Khasim }, 115cc26b3b0SSyed Mohammed, Khasim { 116cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 117cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 118cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 119cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 120cc26b3b0SSyed Mohammed, Khasim }, 121cc26b3b0SSyed Mohammed, Khasim }; 122cc26b3b0SSyed Mohammed, Khasim #endif 123cc26b3b0SSyed Mohammed, Khasim #endif 124cc26b3b0SSyed Mohammed, Khasim 125a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 126cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 127cc26b3b0SSyed Mohammed, Khasim { 128cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 129cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 130cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 131cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 132cc26b3b0SSyed Mohammed, Khasim }, 133cc26b3b0SSyed Mohammed, Khasim { 134cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 135cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 136cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 137cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 138cc26b3b0SSyed Mohammed, Khasim }, 139cc26b3b0SSyed Mohammed, Khasim { 140cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 141cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 142cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 143cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 144cc26b3b0SSyed Mohammed, Khasim }, 145cc26b3b0SSyed Mohammed, Khasim { 146cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 147cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 148cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 149cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 150cc26b3b0SSyed Mohammed, Khasim }, 151cc26b3b0SSyed Mohammed, Khasim { 152cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 153cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 154cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 155cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 156cc26b3b0SSyed Mohammed, Khasim }, 157cc26b3b0SSyed Mohammed, Khasim { 158cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 159cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 160cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 161cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 162cc26b3b0SSyed Mohammed, Khasim }, 163cc26b3b0SSyed Mohammed, Khasim { 164cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 165cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 166cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 167cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 168cc26b3b0SSyed Mohammed, Khasim }, 169*a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 170*a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 171*a4f57b81STony Lindgren { 172*a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 173*a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 174*a4f57b81STony Lindgren .length = SZ_1M, 175*a4f57b81STony Lindgren .type = MT_DEVICE 176*a4f57b81STony Lindgren }, 177*a4f57b81STony Lindgren #endif 178cc26b3b0SSyed Mohammed, Khasim }; 179cc26b3b0SSyed Mohammed, Khasim #endif 18044169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 18144169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 18244169075SSantosh Shilimkar { 18344169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 18444169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 18544169075SSantosh Shilimkar .length = L3_44XX_SIZE, 18644169075SSantosh Shilimkar .type = MT_DEVICE, 18744169075SSantosh Shilimkar }, 18844169075SSantosh Shilimkar { 18944169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 19044169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 19144169075SSantosh Shilimkar .length = L4_44XX_SIZE, 19244169075SSantosh Shilimkar .type = MT_DEVICE, 19344169075SSantosh Shilimkar }, 19444169075SSantosh Shilimkar { 19544169075SSantosh Shilimkar .virtual = OMAP44XX_GPMC_VIRT, 19644169075SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS), 19744169075SSantosh Shilimkar .length = OMAP44XX_GPMC_SIZE, 19844169075SSantosh Shilimkar .type = MT_DEVICE, 19944169075SSantosh Shilimkar }, 20044169075SSantosh Shilimkar { 201f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF1_VIRT, 202f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS), 203f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF1_SIZE, 204f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 205f5d2d659SSantosh Shilimkar }, 206f5d2d659SSantosh Shilimkar { 207f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF2_VIRT, 208f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS), 209f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF2_SIZE, 210f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 211f5d2d659SSantosh Shilimkar }, 212f5d2d659SSantosh Shilimkar { 213f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_DMM_VIRT, 214f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS), 215f5d2d659SSantosh Shilimkar .length = OMAP44XX_DMM_SIZE, 216f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 217f5d2d659SSantosh Shilimkar }, 218f5d2d659SSantosh Shilimkar { 21944169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 22044169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 22144169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 22244169075SSantosh Shilimkar .type = MT_DEVICE, 22344169075SSantosh Shilimkar }, 22444169075SSantosh Shilimkar { 22544169075SSantosh Shilimkar .virtual = L4_EMU_44XX_VIRT, 22644169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS), 22744169075SSantosh Shilimkar .length = L4_EMU_44XX_SIZE, 22844169075SSantosh Shilimkar .type = MT_DEVICE, 22944169075SSantosh Shilimkar }, 23044169075SSantosh Shilimkar }; 23144169075SSantosh Shilimkar #endif 232cc26b3b0SSyed Mohammed, Khasim 2336fbd55d0STony Lindgren static void __init _omap2_map_common_io(void) 2341dbae815STony Lindgren { 235120db2cbSTony Lindgren /* Normally devicemaps_init() would flush caches and tlb after 236120db2cbSTony Lindgren * mdesc->map_io(), but we must also do it here because of the CPU 237120db2cbSTony Lindgren * revision check below. 238120db2cbSTony Lindgren */ 239120db2cbSTony Lindgren local_flush_tlb_all(); 240120db2cbSTony Lindgren flush_cache_all(); 241120db2cbSTony Lindgren 2421dbae815STony Lindgren omap2_check_revision(); 2431dbae815STony Lindgren omap_sram_init(); 244b7cc6d46SImre Deak omapfb_reserve_sdram(); 245afedec18STomi Valkeinen omap_vram_reserve_sdram(); 246120db2cbSTony Lindgren } 247120db2cbSTony Lindgren 2486fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP2420 2498185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2506fbd55d0STony Lindgren { 2516fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2526fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2536fbd55d0STony Lindgren _omap2_map_common_io(); 2546fbd55d0STony Lindgren } 2556fbd55d0STony Lindgren #endif 2566fbd55d0STony Lindgren 2576fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP2430 2588185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2596fbd55d0STony Lindgren { 2606fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2616fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2626fbd55d0STony Lindgren _omap2_map_common_io(); 2636fbd55d0STony Lindgren } 2646fbd55d0STony Lindgren #endif 2656fbd55d0STony Lindgren 266a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2678185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2686fbd55d0STony Lindgren { 2696fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2706fbd55d0STony Lindgren _omap2_map_common_io(); 2716fbd55d0STony Lindgren } 2726fbd55d0STony Lindgren #endif 2736fbd55d0STony Lindgren 2746fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 2758185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 2766fbd55d0STony Lindgren { 2776fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 2786fbd55d0STony Lindgren _omap2_map_common_io(); 2796fbd55d0STony Lindgren } 2806fbd55d0STony Lindgren #endif 2816fbd55d0STony Lindgren 2822f135eafSPaul Walmsley /* 2832f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 2842f135eafSPaul Walmsley * 2852f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 2862f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 2872f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 2882f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 2892f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 2902f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 2912f135eafSPaul Walmsley */ 2922f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 2932f135eafSPaul Walmsley { 2942f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 2952f135eafSPaul Walmsley int v = -EINVAL; 2962f135eafSPaul Walmsley long rate; 2972f135eafSPaul Walmsley 2982f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 2992f135eafSPaul Walmsley return 0; 3002f135eafSPaul Walmsley 3012f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 3022f135eafSPaul Walmsley if (!dpll3_m2_ck) 3032f135eafSPaul Walmsley return -EINVAL; 3042f135eafSPaul Walmsley 3052f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3062f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3072f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3082f135eafSPaul Walmsley if (v) 3092f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3102f135eafSPaul Walmsley 3112f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3122f135eafSPaul Walmsley 3132f135eafSPaul Walmsley return v; 3142f135eafSPaul Walmsley } 3152f135eafSPaul Walmsley 31658cda884SJean Pihet void __init omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0, 31758cda884SJean Pihet struct omap_sdrc_params *sdrc_cs1) 318120db2cbSTony Lindgren { 3193a759f09SAbhijit Pagare pwrdm_init(powerdomains_omap); 32055ed9694SPaul Walmsley clkdm_init(clockdomains_omap, clkdm_autodeps); 3217359154eSPaul Walmsley if (cpu_is_omap242x()) 3227359154eSPaul Walmsley omap2420_hwmod_init(); 3237359154eSPaul Walmsley else if (cpu_is_omap243x()) 3247359154eSPaul Walmsley omap2430_hwmod_init(); 3257359154eSPaul Walmsley else if (cpu_is_omap34xx()) 3267359154eSPaul Walmsley omap3xxx_hwmod_init(); 32761f04ee8STony Lindgren omap2_mux_init(); 3287359154eSPaul Walmsley /* The OPP tables have to be registered before a clk init */ 329c0407a96SPaul Walmsley omap_pm_if_early_init(mpu_opps, dsp_opps, l3_opps); 330e80a9729SPaul Walmsley 33181b34fbeSPaul Walmsley if (cpu_is_omap2420()) 33281b34fbeSPaul Walmsley omap2420_clk_init(); 33381b34fbeSPaul Walmsley else if (cpu_is_omap2430()) 33481b34fbeSPaul Walmsley omap2430_clk_init(); 335e80a9729SPaul Walmsley else if (cpu_is_omap34xx()) 336e80a9729SPaul Walmsley omap3xxx_clk_init(); 337e80a9729SPaul Walmsley else if (cpu_is_omap44xx()) 338e80a9729SPaul Walmsley omap4xxx_clk_init(); 339e80a9729SPaul Walmsley else 340e80a9729SPaul Walmsley pr_err("Could not init clock framework - unknown CPU\n"); 341e80a9729SPaul Walmsley 342b3c6df3aSPaul Walmsley omap_serial_early_init(); 343aa4b1f6eSKevin Hilman if (cpu_is_omap24xx() || cpu_is_omap34xx()) /* FIXME: OMAP4 */ 34402bfc030SPaul Walmsley omap_hwmod_late_init(); 345c0407a96SPaul Walmsley omap_pm_if_init(); 346aa4b1f6eSKevin Hilman if (cpu_is_omap24xx() || cpu_is_omap34xx()) { 34758cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 3482f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 349aa4b1f6eSKevin Hilman } 3504bbbc1adSJuha Yrjola gpmc_init(); 3511dbae815STony Lindgren } 352