xref: /openbmc/linux/arch/arm/mach-omap2/io.c (revision a4ca9dbe44a167d63545c7ac2b5a36d7b0b415b6)
11dbae815STony Lindgren /*
21dbae815STony Lindgren  * linux/arch/arm/mach-omap2/io.c
31dbae815STony Lindgren  *
41dbae815STony Lindgren  * OMAP2 I/O mapping code
51dbae815STony Lindgren  *
61dbae815STony Lindgren  * Copyright (C) 2005 Nokia Corporation
744169075SSantosh Shilimkar  * Copyright (C) 2007-2009 Texas Instruments
8646e3ed1STony Lindgren  *
9646e3ed1STony Lindgren  * Author:
10646e3ed1STony Lindgren  *	Juha Yrjola <juha.yrjola@nokia.com>
11646e3ed1STony Lindgren  *	Syed Khasim <x0khasim@ti.com>
121dbae815STony Lindgren  *
1344169075SSantosh Shilimkar  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1444169075SSantosh Shilimkar  *
151dbae815STony Lindgren  * This program is free software; you can redistribute it and/or modify
161dbae815STony Lindgren  * it under the terms of the GNU General Public License version 2 as
171dbae815STony Lindgren  * published by the Free Software Foundation.
181dbae815STony Lindgren  */
191dbae815STony Lindgren 
201dbae815STony Lindgren #include <linux/module.h>
211dbae815STony Lindgren #include <linux/kernel.h>
221dbae815STony Lindgren #include <linux/init.h>
23fced80c7SRussell King #include <linux/io.h>
242f135eafSPaul Walmsley #include <linux/clk.h>
2591773a00STomi Valkeinen #include <linux/omapfb.h>
261dbae815STony Lindgren 
27120db2cbSTony Lindgren #include <asm/tlb.h>
28120db2cbSTony Lindgren 
29120db2cbSTony Lindgren #include <asm/mach/map.h>
30120db2cbSTony Lindgren 
31ce491cf8STony Lindgren #include <plat/sram.h>
32ce491cf8STony Lindgren #include <plat/sdrc.h>
33ce491cf8STony Lindgren #include <plat/serial.h>
34646e3ed1STony Lindgren 
35e80a9729SPaul Walmsley #include "clock2xxx.h"
36657ebfadSPaul Walmsley #include "clock3xxx.h"
37e80a9729SPaul Walmsley #include "clock44xx.h"
38b0a330dcSManjunath Kondaiah G #include "io.h"
391dbae815STony Lindgren 
40ce491cf8STony Lindgren #include <plat/omap-pm.h>
4172e06d08SPaul Walmsley #include "powerdomain.h"
429717100fSPaul Walmsley 
431540f214SPaul Walmsley #include "clockdomain.h"
44ce491cf8STony Lindgren #include <plat/omap_hwmod.h>
455d190c40STony Lindgren #include <plat/multi.h>
4602bfc030SPaul Walmsley 
471dbae815STony Lindgren /*
481dbae815STony Lindgren  * The machine specific code may provide the extra mapping besides the
491dbae815STony Lindgren  * default mapping provided here.
501dbae815STony Lindgren  */
51cc26b3b0SSyed Mohammed, Khasim 
52088ef950STony Lindgren #ifdef CONFIG_ARCH_OMAP2
53cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = {
541dbae815STony Lindgren 	{
551dbae815STony Lindgren 		.virtual	= L3_24XX_VIRT,
561dbae815STony Lindgren 		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
571dbae815STony Lindgren 		.length		= L3_24XX_SIZE,
581dbae815STony Lindgren 		.type		= MT_DEVICE
591dbae815STony Lindgren 	},
6009f21ed4SKyungmin Park 	{
6109f21ed4SKyungmin Park 		.virtual	= L4_24XX_VIRT,
6209f21ed4SKyungmin Park 		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
6309f21ed4SKyungmin Park 		.length		= L4_24XX_SIZE,
6409f21ed4SKyungmin Park 		.type		= MT_DEVICE
6509f21ed4SKyungmin Park 	},
66cc26b3b0SSyed Mohammed, Khasim };
67cc26b3b0SSyed Mohammed, Khasim 
6859b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
69cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = {
701dbae815STony Lindgren 	{
717adb9987SPaul Walmsley 		.virtual	= DSP_MEM_2420_VIRT,
727adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
737adb9987SPaul Walmsley 		.length		= DSP_MEM_2420_SIZE,
74c40fae95STony Lindgren 		.type		= MT_DEVICE
75c40fae95STony Lindgren 	},
76c40fae95STony Lindgren 	{
777adb9987SPaul Walmsley 		.virtual	= DSP_IPI_2420_VIRT,
787adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
797adb9987SPaul Walmsley 		.length		= DSP_IPI_2420_SIZE,
80c40fae95STony Lindgren 		.type		= MT_DEVICE
81c40fae95STony Lindgren 	},
82c40fae95STony Lindgren 	{
837adb9987SPaul Walmsley 		.virtual	= DSP_MMU_2420_VIRT,
847adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
857adb9987SPaul Walmsley 		.length		= DSP_MMU_2420_SIZE,
861dbae815STony Lindgren 		.type		= MT_DEVICE
87cc26b3b0SSyed Mohammed, Khasim 	},
881dbae815STony Lindgren };
891dbae815STony Lindgren 
90cc26b3b0SSyed Mohammed, Khasim #endif
91cc26b3b0SSyed Mohammed, Khasim 
9259b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
93cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = {
94cc26b3b0SSyed Mohammed, Khasim 	{
95cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_243X_VIRT,
96cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
97cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_243X_SIZE,
98cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
99cc26b3b0SSyed Mohammed, Khasim 	},
100cc26b3b0SSyed Mohammed, Khasim 	{
101cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_GPMC_VIRT,
102cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
103cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_GPMC_SIZE,
104cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
105cc26b3b0SSyed Mohammed, Khasim 	},
106cc26b3b0SSyed Mohammed, Khasim 	{
107cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SDRC_VIRT,
108cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
109cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SDRC_SIZE,
110cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
111cc26b3b0SSyed Mohammed, Khasim 	},
112cc26b3b0SSyed Mohammed, Khasim 	{
113cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SMS_VIRT,
114cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
115cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SMS_SIZE,
116cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
117cc26b3b0SSyed Mohammed, Khasim 	},
118cc26b3b0SSyed Mohammed, Khasim };
119cc26b3b0SSyed Mohammed, Khasim #endif
120cc26b3b0SSyed Mohammed, Khasim #endif
121cc26b3b0SSyed Mohammed, Khasim 
122a8eb7ca0STony Lindgren #ifdef	CONFIG_ARCH_OMAP3
123cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = {
124cc26b3b0SSyed Mohammed, Khasim 	{
125cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L3_34XX_VIRT,
126cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
127cc26b3b0SSyed Mohammed, Khasim 		.length		= L3_34XX_SIZE,
128cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
129cc26b3b0SSyed Mohammed, Khasim 	},
130cc26b3b0SSyed Mohammed, Khasim 	{
131cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_34XX_VIRT,
132cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
133cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_34XX_SIZE,
134cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
135cc26b3b0SSyed Mohammed, Khasim 	},
136cc26b3b0SSyed Mohammed, Khasim 	{
137cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP34XX_GPMC_VIRT,
138cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
139cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP34XX_GPMC_SIZE,
140cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
141cc26b3b0SSyed Mohammed, Khasim 	},
142cc26b3b0SSyed Mohammed, Khasim 	{
143cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SMS_VIRT,
144cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
145cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SMS_SIZE,
146cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
147cc26b3b0SSyed Mohammed, Khasim 	},
148cc26b3b0SSyed Mohammed, Khasim 	{
149cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SDRC_VIRT,
150cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
151cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SDRC_SIZE,
152cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
153cc26b3b0SSyed Mohammed, Khasim 	},
154cc26b3b0SSyed Mohammed, Khasim 	{
155cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_PER_34XX_VIRT,
156cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
157cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_PER_34XX_SIZE,
158cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
159cc26b3b0SSyed Mohammed, Khasim 	},
160cc26b3b0SSyed Mohammed, Khasim 	{
161cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_EMU_34XX_VIRT,
162cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
163cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_EMU_34XX_SIZE,
164cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
165cc26b3b0SSyed Mohammed, Khasim 	},
166a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) &&							\
167a4f57b81STony Lindgren 	(defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3))
168a4f57b81STony Lindgren 	{
169a4f57b81STony Lindgren 		.virtual	= ZOOM_UART_VIRT,
170a4f57b81STony Lindgren 		.pfn		= __phys_to_pfn(ZOOM_UART_BASE),
171a4f57b81STony Lindgren 		.length		= SZ_1M,
172a4f57b81STony Lindgren 		.type		= MT_DEVICE
173a4f57b81STony Lindgren 	},
174a4f57b81STony Lindgren #endif
175cc26b3b0SSyed Mohammed, Khasim };
176cc26b3b0SSyed Mohammed, Khasim #endif
17701001712SHemant Pedanekar 
17801001712SHemant Pedanekar #ifdef CONFIG_SOC_OMAPTI816X
17901001712SHemant Pedanekar static struct map_desc omapti816x_io_desc[] __initdata = {
18001001712SHemant Pedanekar 	{
18101001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
18201001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
18301001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
18401001712SHemant Pedanekar 		.type		= MT_DEVICE
18501001712SHemant Pedanekar 	},
18601001712SHemant Pedanekar };
18701001712SHemant Pedanekar #endif
18801001712SHemant Pedanekar 
18944169075SSantosh Shilimkar #ifdef	CONFIG_ARCH_OMAP4
19044169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = {
19144169075SSantosh Shilimkar 	{
19244169075SSantosh Shilimkar 		.virtual	= L3_44XX_VIRT,
19344169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
19444169075SSantosh Shilimkar 		.length		= L3_44XX_SIZE,
19544169075SSantosh Shilimkar 		.type		= MT_DEVICE,
19644169075SSantosh Shilimkar 	},
19744169075SSantosh Shilimkar 	{
19844169075SSantosh Shilimkar 		.virtual	= L4_44XX_VIRT,
19944169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
20044169075SSantosh Shilimkar 		.length		= L4_44XX_SIZE,
20144169075SSantosh Shilimkar 		.type		= MT_DEVICE,
20244169075SSantosh Shilimkar 	},
20344169075SSantosh Shilimkar 	{
20444169075SSantosh Shilimkar 		.virtual	= OMAP44XX_GPMC_VIRT,
20544169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_GPMC_PHYS),
20644169075SSantosh Shilimkar 		.length		= OMAP44XX_GPMC_SIZE,
20744169075SSantosh Shilimkar 		.type		= MT_DEVICE,
20844169075SSantosh Shilimkar 	},
20944169075SSantosh Shilimkar 	{
210f5d2d659SSantosh Shilimkar 		.virtual	= OMAP44XX_EMIF1_VIRT,
211f5d2d659SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_EMIF1_PHYS),
212f5d2d659SSantosh Shilimkar 		.length		= OMAP44XX_EMIF1_SIZE,
213f5d2d659SSantosh Shilimkar 		.type		= MT_DEVICE,
214f5d2d659SSantosh Shilimkar 	},
215f5d2d659SSantosh Shilimkar 	{
216f5d2d659SSantosh Shilimkar 		.virtual	= OMAP44XX_EMIF2_VIRT,
217f5d2d659SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_EMIF2_PHYS),
218f5d2d659SSantosh Shilimkar 		.length		= OMAP44XX_EMIF2_SIZE,
219f5d2d659SSantosh Shilimkar 		.type		= MT_DEVICE,
220f5d2d659SSantosh Shilimkar 	},
221f5d2d659SSantosh Shilimkar 	{
222f5d2d659SSantosh Shilimkar 		.virtual	= OMAP44XX_DMM_VIRT,
223f5d2d659SSantosh Shilimkar 		.pfn		= __phys_to_pfn(OMAP44XX_DMM_PHYS),
224f5d2d659SSantosh Shilimkar 		.length		= OMAP44XX_DMM_SIZE,
225f5d2d659SSantosh Shilimkar 		.type		= MT_DEVICE,
226f5d2d659SSantosh Shilimkar 	},
227f5d2d659SSantosh Shilimkar 	{
22844169075SSantosh Shilimkar 		.virtual	= L4_PER_44XX_VIRT,
22944169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
23044169075SSantosh Shilimkar 		.length		= L4_PER_44XX_SIZE,
23144169075SSantosh Shilimkar 		.type		= MT_DEVICE,
23244169075SSantosh Shilimkar 	},
23344169075SSantosh Shilimkar 	{
23444169075SSantosh Shilimkar 		.virtual	= L4_EMU_44XX_VIRT,
23544169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_EMU_44XX_PHYS),
23644169075SSantosh Shilimkar 		.length		= L4_EMU_44XX_SIZE,
23744169075SSantosh Shilimkar 		.type		= MT_DEVICE,
23844169075SSantosh Shilimkar 	},
23944169075SSantosh Shilimkar };
24044169075SSantosh Shilimkar #endif
241cc26b3b0SSyed Mohammed, Khasim 
2426fbd55d0STony Lindgren static void __init _omap2_map_common_io(void)
2431dbae815STony Lindgren {
244120db2cbSTony Lindgren 	/* Normally devicemaps_init() would flush caches and tlb after
245120db2cbSTony Lindgren 	 * mdesc->map_io(), but we must also do it here because of the CPU
246120db2cbSTony Lindgren 	 * revision check below.
247120db2cbSTony Lindgren 	 */
248120db2cbSTony Lindgren 	local_flush_tlb_all();
249120db2cbSTony Lindgren 	flush_cache_all();
250120db2cbSTony Lindgren 
2511dbae815STony Lindgren 	omap2_check_revision();
2521dbae815STony Lindgren 	omap_sram_init();
253120db2cbSTony Lindgren }
254120db2cbSTony Lindgren 
25559b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
2568185e468SAaro Koskinen void __init omap242x_map_common_io(void)
2576fbd55d0STony Lindgren {
2586fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2596fbd55d0STony Lindgren 	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
2606fbd55d0STony Lindgren 	_omap2_map_common_io();
2616fbd55d0STony Lindgren }
2626fbd55d0STony Lindgren #endif
2636fbd55d0STony Lindgren 
26459b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
2658185e468SAaro Koskinen void __init omap243x_map_common_io(void)
2666fbd55d0STony Lindgren {
2676fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2686fbd55d0STony Lindgren 	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
2696fbd55d0STony Lindgren 	_omap2_map_common_io();
2706fbd55d0STony Lindgren }
2716fbd55d0STony Lindgren #endif
2726fbd55d0STony Lindgren 
273a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3
2748185e468SAaro Koskinen void __init omap34xx_map_common_io(void)
2756fbd55d0STony Lindgren {
2766fbd55d0STony Lindgren 	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
2776fbd55d0STony Lindgren 	_omap2_map_common_io();
2786fbd55d0STony Lindgren }
2796fbd55d0STony Lindgren #endif
2806fbd55d0STony Lindgren 
28101001712SHemant Pedanekar #ifdef CONFIG_SOC_OMAPTI816X
28201001712SHemant Pedanekar void __init omapti816x_map_common_io(void)
28301001712SHemant Pedanekar {
28401001712SHemant Pedanekar 	iotable_init(omapti816x_io_desc, ARRAY_SIZE(omapti816x_io_desc));
28501001712SHemant Pedanekar 	_omap2_map_common_io();
28601001712SHemant Pedanekar }
28701001712SHemant Pedanekar #endif
28801001712SHemant Pedanekar 
2896fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4
2908185e468SAaro Koskinen void __init omap44xx_map_common_io(void)
2916fbd55d0STony Lindgren {
2926fbd55d0STony Lindgren 	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
2936fbd55d0STony Lindgren 	_omap2_map_common_io();
2946fbd55d0STony Lindgren }
2956fbd55d0STony Lindgren #endif
2966fbd55d0STony Lindgren 
2972f135eafSPaul Walmsley /*
2982f135eafSPaul Walmsley  * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
2992f135eafSPaul Walmsley  *
3002f135eafSPaul Walmsley  * Sets the CORE DPLL3 M2 divider to the same value that it's at
3012f135eafSPaul Walmsley  * currently.  This has the effect of setting the SDRC SDRAM AC timing
3022f135eafSPaul Walmsley  * registers to the values currently defined by the kernel.  Currently
3032f135eafSPaul Walmsley  * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
3042f135eafSPaul Walmsley  * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
3052f135eafSPaul Walmsley  * or passes along the return value of clk_set_rate().
3062f135eafSPaul Walmsley  */
3072f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void)
3082f135eafSPaul Walmsley {
3092f135eafSPaul Walmsley 	struct clk *dpll3_m2_ck;
3102f135eafSPaul Walmsley 	int v = -EINVAL;
3112f135eafSPaul Walmsley 	long rate;
3122f135eafSPaul Walmsley 
3132f135eafSPaul Walmsley 	if (!cpu_is_omap34xx())
3142f135eafSPaul Walmsley 		return 0;
3152f135eafSPaul Walmsley 
3162f135eafSPaul Walmsley 	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
317e281f7ecSAaro Koskinen 	if (IS_ERR(dpll3_m2_ck))
3182f135eafSPaul Walmsley 		return -EINVAL;
3192f135eafSPaul Walmsley 
3202f135eafSPaul Walmsley 	rate = clk_get_rate(dpll3_m2_ck);
3212f135eafSPaul Walmsley 	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
3222f135eafSPaul Walmsley 	v = clk_set_rate(dpll3_m2_ck, rate);
3232f135eafSPaul Walmsley 	if (v)
3242f135eafSPaul Walmsley 		pr_err("dpll3_m2_clk rate change failed: %d\n", v);
3252f135eafSPaul Walmsley 
3262f135eafSPaul Walmsley 	clk_put(dpll3_m2_ck);
3272f135eafSPaul Walmsley 
3282f135eafSPaul Walmsley 	return v;
3292f135eafSPaul Walmsley }
3302f135eafSPaul Walmsley 
3312092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
3322092e5ccSPaul Walmsley {
3332092e5ccSPaul Walmsley 	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
3342092e5ccSPaul Walmsley }
3352092e5ccSPaul Walmsley 
336741e3a89STony Lindgren /* See irq.c, omap4-common.c and entry-macro.S */
3379f9605c2SRussell King void __iomem *omap_irq_base;
3389f9605c2SRussell King 
3394805734bSPaul Walmsley void __init omap2_init_common_infrastructure(void)
340120db2cbSTony Lindgren {
3412092e5ccSPaul Walmsley 	u8 postsetup_state;
3422092e5ccSPaul Walmsley 
3436e01478aSPaul Walmsley 	if (cpu_is_omap242x()) {
3446e01478aSPaul Walmsley 		omap2xxx_powerdomains_init();
3454aef7a2aSRajendra Nayak 		omap2xxx_clockdomains_init();
3467359154eSPaul Walmsley 		omap2420_hwmod_init();
3476e01478aSPaul Walmsley 	} else if (cpu_is_omap243x()) {
3486e01478aSPaul Walmsley 		omap2xxx_powerdomains_init();
3494aef7a2aSRajendra Nayak 		omap2xxx_clockdomains_init();
3507359154eSPaul Walmsley 		omap2430_hwmod_init();
3516e01478aSPaul Walmsley 	} else if (cpu_is_omap34xx()) {
3526e01478aSPaul Walmsley 		omap3xxx_powerdomains_init();
3534aef7a2aSRajendra Nayak 		omap3xxx_clockdomains_init();
3547359154eSPaul Walmsley 		omap3xxx_hwmod_init();
3556e01478aSPaul Walmsley 	} else if (cpu_is_omap44xx()) {
3566e01478aSPaul Walmsley 		omap44xx_powerdomains_init();
357dc0b3a70SPaul Walmsley 		omap44xx_clockdomains_init();
35855d2cb08SBenoit Cousson 		omap44xx_hwmod_init();
3596e01478aSPaul Walmsley 	} else {
3602092e5ccSPaul Walmsley 		pr_err("Could not init hwmod data - unknown SoC\n");
3616e01478aSPaul Walmsley         }
3622092e5ccSPaul Walmsley 
3632092e5ccSPaul Walmsley 	/* Set the default postsetup state for all hwmods */
3642092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME
3652092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_IDLE;
3662092e5ccSPaul Walmsley #else
3672092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_ENABLED;
3682092e5ccSPaul Walmsley #endif
3692092e5ccSPaul Walmsley 	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
37055d2cb08SBenoit Cousson 
371ff2516fbSPaul Walmsley 	/*
372ff2516fbSPaul Walmsley 	 * Set the default postsetup state for unusual modules (like
373ff2516fbSPaul Walmsley 	 * MPU WDT).
374ff2516fbSPaul Walmsley 	 *
375ff2516fbSPaul Walmsley 	 * The postsetup_state is not actually used until
376ff2516fbSPaul Walmsley 	 * omap_hwmod_late_init(), so boards that desire full watchdog
377ff2516fbSPaul Walmsley 	 * coverage of kernel initialization can reprogram the
378ff2516fbSPaul Walmsley 	 * postsetup_state between the calls to
379*a4ca9dbeSTony Lindgren 	 * omap2_init_common_infra() and omap_sdrc_init().
380ff2516fbSPaul Walmsley 	 *
381ff2516fbSPaul Walmsley 	 * XXX ideally we could detect whether the MPU WDT was currently
382ff2516fbSPaul Walmsley 	 * enabled here and make this conditional
383ff2516fbSPaul Walmsley 	 */
384ff2516fbSPaul Walmsley 	postsetup_state = _HWMOD_STATE_DISABLED;
385ff2516fbSPaul Walmsley 	omap_hwmod_for_each_by_class("wd_timer",
386ff2516fbSPaul Walmsley 				     _set_hwmod_postsetup_state,
387ff2516fbSPaul Walmsley 				     &postsetup_state);
388ff2516fbSPaul Walmsley 
38953da4ce2SKevin Hilman 	omap_pm_if_early_init();
390e80a9729SPaul Walmsley 
39181b34fbeSPaul Walmsley 	if (cpu_is_omap2420())
39281b34fbeSPaul Walmsley 		omap2420_clk_init();
39381b34fbeSPaul Walmsley 	else if (cpu_is_omap2430())
39481b34fbeSPaul Walmsley 		omap2430_clk_init();
395e80a9729SPaul Walmsley 	else if (cpu_is_omap34xx())
396e80a9729SPaul Walmsley 		omap3xxx_clk_init();
397e80a9729SPaul Walmsley 	else if (cpu_is_omap44xx())
398e80a9729SPaul Walmsley 		omap4xxx_clk_init();
399e80a9729SPaul Walmsley 	else
4002092e5ccSPaul Walmsley 		pr_err("Could not init clock framework - unknown SoC\n");
4014805734bSPaul Walmsley }
4024805734bSPaul Walmsley 
403*a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
4044805734bSPaul Walmsley 				      struct omap_sdrc_params *sdrc_cs1)
4054805734bSPaul Walmsley {
40601001712SHemant Pedanekar 	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
40758cda884SJean Pihet 		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
4082f135eafSPaul Walmsley 		_omap2_init_reprogram_sdrc();
409aa4b1f6eSKevin Hilman 	}
4105d190c40STony Lindgren 
4111dbae815STony Lindgren }
412df1e9d1cSTony Lindgren 
413df1e9d1cSTony Lindgren /*
414df1e9d1cSTony Lindgren  * NOTE: Please use ioremap + __raw_read/write where possible instead of these
415df1e9d1cSTony Lindgren  */
416df1e9d1cSTony Lindgren 
417df1e9d1cSTony Lindgren u8 omap_readb(u32 pa)
418df1e9d1cSTony Lindgren {
419df1e9d1cSTony Lindgren 	return __raw_readb(OMAP2_L4_IO_ADDRESS(pa));
420df1e9d1cSTony Lindgren }
421df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readb);
422df1e9d1cSTony Lindgren 
423df1e9d1cSTony Lindgren u16 omap_readw(u32 pa)
424df1e9d1cSTony Lindgren {
425df1e9d1cSTony Lindgren 	return __raw_readw(OMAP2_L4_IO_ADDRESS(pa));
426df1e9d1cSTony Lindgren }
427df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readw);
428df1e9d1cSTony Lindgren 
429df1e9d1cSTony Lindgren u32 omap_readl(u32 pa)
430df1e9d1cSTony Lindgren {
431df1e9d1cSTony Lindgren 	return __raw_readl(OMAP2_L4_IO_ADDRESS(pa));
432df1e9d1cSTony Lindgren }
433df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readl);
434df1e9d1cSTony Lindgren 
435df1e9d1cSTony Lindgren void omap_writeb(u8 v, u32 pa)
436df1e9d1cSTony Lindgren {
437df1e9d1cSTony Lindgren 	__raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa));
438df1e9d1cSTony Lindgren }
439df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writeb);
440df1e9d1cSTony Lindgren 
441df1e9d1cSTony Lindgren void omap_writew(u16 v, u32 pa)
442df1e9d1cSTony Lindgren {
443df1e9d1cSTony Lindgren 	__raw_writew(v, OMAP2_L4_IO_ADDRESS(pa));
444df1e9d1cSTony Lindgren }
445df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writew);
446df1e9d1cSTony Lindgren 
447df1e9d1cSTony Lindgren void omap_writel(u32 v, u32 pa)
448df1e9d1cSTony Lindgren {
449df1e9d1cSTony Lindgren 	__raw_writel(v, OMAP2_L4_IO_ADDRESS(pa));
450df1e9d1cSTony Lindgren }
451df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writel);
452