xref: /openbmc/linux/arch/arm/mach-omap2/io.c (revision 7632a02f80eb99e942999e522b2eb0f6592ea5b5)
11dbae815STony Lindgren /*
21dbae815STony Lindgren  * linux/arch/arm/mach-omap2/io.c
31dbae815STony Lindgren  *
41dbae815STony Lindgren  * OMAP2 I/O mapping code
51dbae815STony Lindgren  *
61dbae815STony Lindgren  * Copyright (C) 2005 Nokia Corporation
744169075SSantosh Shilimkar  * Copyright (C) 2007-2009 Texas Instruments
8646e3ed1STony Lindgren  *
9646e3ed1STony Lindgren  * Author:
10646e3ed1STony Lindgren  *	Juha Yrjola <juha.yrjola@nokia.com>
11646e3ed1STony Lindgren  *	Syed Khasim <x0khasim@ti.com>
121dbae815STony Lindgren  *
1344169075SSantosh Shilimkar  * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
1444169075SSantosh Shilimkar  *
151dbae815STony Lindgren  * This program is free software; you can redistribute it and/or modify
161dbae815STony Lindgren  * it under the terms of the GNU General Public License version 2 as
171dbae815STony Lindgren  * published by the Free Software Foundation.
181dbae815STony Lindgren  */
191dbae815STony Lindgren #include <linux/module.h>
201dbae815STony Lindgren #include <linux/kernel.h>
211dbae815STony Lindgren #include <linux/init.h>
22fced80c7SRussell King #include <linux/io.h>
232f135eafSPaul Walmsley #include <linux/clk.h>
241dbae815STony Lindgren 
25120db2cbSTony Lindgren #include <asm/tlb.h>
26120db2cbSTony Lindgren #include <asm/mach/map.h>
27120db2cbSTony Lindgren 
2845c3eb7dSTony Lindgren #include <linux/omap-dma.h>
29646e3ed1STony Lindgren 
30dc843280STony Lindgren #include "omap_hwmod.h"
31dbc04161STony Lindgren #include "soc.h"
32ee0839c2STony Lindgren #include "iomap.h"
33ee0839c2STony Lindgren #include "voltage.h"
34ee0839c2STony Lindgren #include "powerdomain.h"
35ee0839c2STony Lindgren #include "clockdomain.h"
36ee0839c2STony Lindgren #include "common.h"
37e30384abSVaibhav Hiremath #include "clock.h"
38e80a9729SPaul Walmsley #include "clock2xxx.h"
39657ebfadSPaul Walmsley #include "clock3xxx.h"
40e80a9729SPaul Walmsley #include "clock44xx.h"
411d5aef49STony Lindgren #include "omap-pm.h"
423e6ece13SPaul Walmsley #include "sdrc.h"
43b6a4226cSPaul Walmsley #include "control.h"
443d82cbbbSTony Lindgren #include "serial.h"
45bf027ca1STony Lindgren #include "sram.h"
46c4ceedcbSPaul Walmsley #include "cm2xxx.h"
47c4ceedcbSPaul Walmsley #include "cm3xxx.h"
48*7632a02fSTero Kristo #include "cm33xx.h"
49d9a16f9aSPaul Walmsley #include "prm.h"
50d9a16f9aSPaul Walmsley #include "cm.h"
51d9a16f9aSPaul Walmsley #include "prcm_mpu44xx.h"
52d9a16f9aSPaul Walmsley #include "prminst44xx.h"
53d9a16f9aSPaul Walmsley #include "cminst44xx.h"
5463a293e0SPaul Walmsley #include "prm2xxx.h"
5563a293e0SPaul Walmsley #include "prm3xxx.h"
5663a293e0SPaul Walmsley #include "prm44xx.h"
5769a1e7a1STero Kristo #include "opp2xxx.h"
581dbae815STony Lindgren 
591dbae815STony Lindgren /*
60cfa9667dSTero Kristo  * omap_clk_soc_init: points to a function that does the SoC-specific
61ff931c82SRajendra Nayak  * clock initializations
62ff931c82SRajendra Nayak  */
63cfa9667dSTero Kristo static int (*omap_clk_soc_init)(void);
64ff931c82SRajendra Nayak 
65ff931c82SRajendra Nayak /*
661dbae815STony Lindgren  * The machine specific code may provide the extra mapping besides the
671dbae815STony Lindgren  * default mapping provided here.
681dbae815STony Lindgren  */
69cc26b3b0SSyed Mohammed, Khasim 
70e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430)
71cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = {
721dbae815STony Lindgren 	{
731dbae815STony Lindgren 		.virtual	= L3_24XX_VIRT,
741dbae815STony Lindgren 		.pfn		= __phys_to_pfn(L3_24XX_PHYS),
751dbae815STony Lindgren 		.length		= L3_24XX_SIZE,
761dbae815STony Lindgren 		.type		= MT_DEVICE
771dbae815STony Lindgren 	},
7809f21ed4SKyungmin Park 	{
7909f21ed4SKyungmin Park 		.virtual	= L4_24XX_VIRT,
8009f21ed4SKyungmin Park 		.pfn		= __phys_to_pfn(L4_24XX_PHYS),
8109f21ed4SKyungmin Park 		.length		= L4_24XX_SIZE,
8209f21ed4SKyungmin Park 		.type		= MT_DEVICE
8309f21ed4SKyungmin Park 	},
84cc26b3b0SSyed Mohammed, Khasim };
85cc26b3b0SSyed Mohammed, Khasim 
8659b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
87cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = {
881dbae815STony Lindgren 	{
897adb9987SPaul Walmsley 		.virtual	= DSP_MEM_2420_VIRT,
907adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MEM_2420_PHYS),
917adb9987SPaul Walmsley 		.length		= DSP_MEM_2420_SIZE,
92c40fae95STony Lindgren 		.type		= MT_DEVICE
93c40fae95STony Lindgren 	},
94c40fae95STony Lindgren 	{
957adb9987SPaul Walmsley 		.virtual	= DSP_IPI_2420_VIRT,
967adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_IPI_2420_PHYS),
977adb9987SPaul Walmsley 		.length		= DSP_IPI_2420_SIZE,
98c40fae95STony Lindgren 		.type		= MT_DEVICE
99c40fae95STony Lindgren 	},
100c40fae95STony Lindgren 	{
1017adb9987SPaul Walmsley 		.virtual	= DSP_MMU_2420_VIRT,
1027adb9987SPaul Walmsley 		.pfn		= __phys_to_pfn(DSP_MMU_2420_PHYS),
1037adb9987SPaul Walmsley 		.length		= DSP_MMU_2420_SIZE,
1041dbae815STony Lindgren 		.type		= MT_DEVICE
105cc26b3b0SSyed Mohammed, Khasim 	},
1061dbae815STony Lindgren };
1071dbae815STony Lindgren 
108cc26b3b0SSyed Mohammed, Khasim #endif
109cc26b3b0SSyed Mohammed, Khasim 
11059b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
111cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = {
112cc26b3b0SSyed Mohammed, Khasim 	{
113cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_WK_243X_VIRT,
114cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_WK_243X_PHYS),
115cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_WK_243X_SIZE,
116cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
117cc26b3b0SSyed Mohammed, Khasim 	},
118cc26b3b0SSyed Mohammed, Khasim 	{
119cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_GPMC_VIRT,
120cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_GPMC_PHYS),
121cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_GPMC_SIZE,
122cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
123cc26b3b0SSyed Mohammed, Khasim 	},
124cc26b3b0SSyed Mohammed, Khasim 	{
125cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SDRC_VIRT,
126cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SDRC_PHYS),
127cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SDRC_SIZE,
128cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
129cc26b3b0SSyed Mohammed, Khasim 	},
130cc26b3b0SSyed Mohammed, Khasim 	{
131cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP243X_SMS_VIRT,
132cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP243X_SMS_PHYS),
133cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP243X_SMS_SIZE,
134cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
135cc26b3b0SSyed Mohammed, Khasim 	},
136cc26b3b0SSyed Mohammed, Khasim };
137cc26b3b0SSyed Mohammed, Khasim #endif
138cc26b3b0SSyed Mohammed, Khasim #endif
139cc26b3b0SSyed Mohammed, Khasim 
140a8eb7ca0STony Lindgren #ifdef	CONFIG_ARCH_OMAP3
141cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = {
142cc26b3b0SSyed Mohammed, Khasim 	{
143cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L3_34XX_VIRT,
144cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L3_34XX_PHYS),
145cc26b3b0SSyed Mohammed, Khasim 		.length		= L3_34XX_SIZE,
146cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
147cc26b3b0SSyed Mohammed, Khasim 	},
148cc26b3b0SSyed Mohammed, Khasim 	{
149cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_34XX_VIRT,
150cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
151cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_34XX_SIZE,
152cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
153cc26b3b0SSyed Mohammed, Khasim 	},
154cc26b3b0SSyed Mohammed, Khasim 	{
155cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP34XX_GPMC_VIRT,
156cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP34XX_GPMC_PHYS),
157cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP34XX_GPMC_SIZE,
158cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
159cc26b3b0SSyed Mohammed, Khasim 	},
160cc26b3b0SSyed Mohammed, Khasim 	{
161cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SMS_VIRT,
162cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SMS_PHYS),
163cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SMS_SIZE,
164cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
165cc26b3b0SSyed Mohammed, Khasim 	},
166cc26b3b0SSyed Mohammed, Khasim 	{
167cc26b3b0SSyed Mohammed, Khasim 		.virtual	= OMAP343X_SDRC_VIRT,
168cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(OMAP343X_SDRC_PHYS),
169cc26b3b0SSyed Mohammed, Khasim 		.length		= OMAP343X_SDRC_SIZE,
170cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
171cc26b3b0SSyed Mohammed, Khasim 	},
172cc26b3b0SSyed Mohammed, Khasim 	{
173cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_PER_34XX_VIRT,
174cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_PER_34XX_PHYS),
175cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_PER_34XX_SIZE,
176cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
177cc26b3b0SSyed Mohammed, Khasim 	},
178cc26b3b0SSyed Mohammed, Khasim 	{
179cc26b3b0SSyed Mohammed, Khasim 		.virtual	= L4_EMU_34XX_VIRT,
180cc26b3b0SSyed Mohammed, Khasim 		.pfn		= __phys_to_pfn(L4_EMU_34XX_PHYS),
181cc26b3b0SSyed Mohammed, Khasim 		.length		= L4_EMU_34XX_SIZE,
182cc26b3b0SSyed Mohammed, Khasim 		.type		= MT_DEVICE
183cc26b3b0SSyed Mohammed, Khasim 	},
184cc26b3b0SSyed Mohammed, Khasim };
185cc26b3b0SSyed Mohammed, Khasim #endif
18601001712SHemant Pedanekar 
18733959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
188a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = {
18901001712SHemant Pedanekar 	{
19001001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
19101001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
19201001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
19301001712SHemant Pedanekar 		.type		= MT_DEVICE
1941e6cb146SAfzal Mohammed 	}
1951e6cb146SAfzal Mohammed };
1961e6cb146SAfzal Mohammed #endif
1971e6cb146SAfzal Mohammed 
198addb154aSAfzal Mohammed #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
1991e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = {
20001001712SHemant Pedanekar 	{
20101001712SHemant Pedanekar 		.virtual	= L4_34XX_VIRT,
20201001712SHemant Pedanekar 		.pfn		= __phys_to_pfn(L4_34XX_PHYS),
20301001712SHemant Pedanekar 		.length		= L4_34XX_SIZE,
20401001712SHemant Pedanekar 		.type		= MT_DEVICE
20501001712SHemant Pedanekar 	},
2061e6cb146SAfzal Mohammed 	{
2071e6cb146SAfzal Mohammed 		.virtual	= L4_WK_AM33XX_VIRT,
2081e6cb146SAfzal Mohammed 		.pfn		= __phys_to_pfn(L4_WK_AM33XX_PHYS),
2091e6cb146SAfzal Mohammed 		.length		= L4_WK_AM33XX_SIZE,
2101e6cb146SAfzal Mohammed 		.type		= MT_DEVICE
2111e6cb146SAfzal Mohammed 	}
21201001712SHemant Pedanekar };
21301001712SHemant Pedanekar #endif
21401001712SHemant Pedanekar 
21544169075SSantosh Shilimkar #ifdef	CONFIG_ARCH_OMAP4
21644169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = {
21744169075SSantosh Shilimkar 	{
21844169075SSantosh Shilimkar 		.virtual	= L3_44XX_VIRT,
21944169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L3_44XX_PHYS),
22044169075SSantosh Shilimkar 		.length		= L3_44XX_SIZE,
22144169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22244169075SSantosh Shilimkar 	},
22344169075SSantosh Shilimkar 	{
22444169075SSantosh Shilimkar 		.virtual	= L4_44XX_VIRT,
22544169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_44XX_PHYS),
22644169075SSantosh Shilimkar 		.length		= L4_44XX_SIZE,
22744169075SSantosh Shilimkar 		.type		= MT_DEVICE,
22844169075SSantosh Shilimkar 	},
22944169075SSantosh Shilimkar 	{
23044169075SSantosh Shilimkar 		.virtual	= L4_PER_44XX_VIRT,
23144169075SSantosh Shilimkar 		.pfn		= __phys_to_pfn(L4_PER_44XX_PHYS),
23244169075SSantosh Shilimkar 		.length		= L4_PER_44XX_SIZE,
23344169075SSantosh Shilimkar 		.type		= MT_DEVICE,
23444169075SSantosh Shilimkar 	},
23544169075SSantosh Shilimkar };
23644169075SSantosh Shilimkar #endif
237cc26b3b0SSyed Mohammed, Khasim 
238a3a9384aSR Sricharan #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
23905e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = {
24005e152c7SR Sricharan 	{
24105e152c7SR Sricharan 		.virtual	= L3_54XX_VIRT,
24205e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L3_54XX_PHYS),
24305e152c7SR Sricharan 		.length		= L3_54XX_SIZE,
24405e152c7SR Sricharan 		.type		= MT_DEVICE,
24505e152c7SR Sricharan 	},
24605e152c7SR Sricharan 	{
24705e152c7SR Sricharan 		.virtual	= L4_54XX_VIRT,
24805e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_54XX_PHYS),
24905e152c7SR Sricharan 		.length		= L4_54XX_SIZE,
25005e152c7SR Sricharan 		.type		= MT_DEVICE,
25105e152c7SR Sricharan 	},
25205e152c7SR Sricharan 	{
25305e152c7SR Sricharan 		.virtual	= L4_WK_54XX_VIRT,
25405e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_WK_54XX_PHYS),
25505e152c7SR Sricharan 		.length		= L4_WK_54XX_SIZE,
25605e152c7SR Sricharan 		.type		= MT_DEVICE,
25705e152c7SR Sricharan 	},
25805e152c7SR Sricharan 	{
25905e152c7SR Sricharan 		.virtual	= L4_PER_54XX_VIRT,
26005e152c7SR Sricharan 		.pfn		= __phys_to_pfn(L4_PER_54XX_PHYS),
26105e152c7SR Sricharan 		.length		= L4_PER_54XX_SIZE,
26205e152c7SR Sricharan 		.type		= MT_DEVICE,
26305e152c7SR Sricharan 	},
26405e152c7SR Sricharan };
26505e152c7SR Sricharan #endif
26605e152c7SR Sricharan 
26759b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420
268b6a4226cSPaul Walmsley void __init omap242x_map_io(void)
2696fbd55d0STony Lindgren {
2706fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2716fbd55d0STony Lindgren 	iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc));
2726fbd55d0STony Lindgren }
2736fbd55d0STony Lindgren #endif
2746fbd55d0STony Lindgren 
27559b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430
276b6a4226cSPaul Walmsley void __init omap243x_map_io(void)
2776fbd55d0STony Lindgren {
2786fbd55d0STony Lindgren 	iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc));
2796fbd55d0STony Lindgren 	iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc));
2806fbd55d0STony Lindgren }
2816fbd55d0STony Lindgren #endif
2826fbd55d0STony Lindgren 
283a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3
284b6a4226cSPaul Walmsley void __init omap3_map_io(void)
2856fbd55d0STony Lindgren {
2866fbd55d0STony Lindgren 	iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc));
2876fbd55d0STony Lindgren }
2886fbd55d0STony Lindgren #endif
2896fbd55d0STony Lindgren 
29033959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX
291b6a4226cSPaul Walmsley void __init ti81xx_map_io(void)
29201001712SHemant Pedanekar {
293a920360fSHemant Pedanekar 	iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc));
29401001712SHemant Pedanekar }
29501001712SHemant Pedanekar #endif
29601001712SHemant Pedanekar 
297addb154aSAfzal Mohammed #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX)
298b6a4226cSPaul Walmsley void __init am33xx_map_io(void)
2991e6cb146SAfzal Mohammed {
3001e6cb146SAfzal Mohammed 	iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc));
3016fbd55d0STony Lindgren }
3026fbd55d0STony Lindgren #endif
3036fbd55d0STony Lindgren 
3046fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4
305b6a4226cSPaul Walmsley void __init omap4_map_io(void)
3066fbd55d0STony Lindgren {
3076fbd55d0STony Lindgren 	iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc));
3082ec1fc4eSSantosh Shilimkar 	omap_barriers_init();
3096fbd55d0STony Lindgren }
3106fbd55d0STony Lindgren #endif
3116fbd55d0STony Lindgren 
312a3a9384aSR Sricharan #if defined(CONFIG_SOC_OMAP5) ||  defined(CONFIG_SOC_DRA7XX)
313b6a4226cSPaul Walmsley void __init omap5_map_io(void)
31405e152c7SR Sricharan {
31505e152c7SR Sricharan 	iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc));
3161348bbf9SSantosh Shilimkar 	omap_barriers_init();
31705e152c7SR Sricharan }
31805e152c7SR Sricharan #endif
3192f135eafSPaul Walmsley /*
3202f135eafSPaul Walmsley  * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters
3212f135eafSPaul Walmsley  *
3222f135eafSPaul Walmsley  * Sets the CORE DPLL3 M2 divider to the same value that it's at
3232f135eafSPaul Walmsley  * currently.  This has the effect of setting the SDRC SDRAM AC timing
3242f135eafSPaul Walmsley  * registers to the values currently defined by the kernel.  Currently
3252f135eafSPaul Walmsley  * only defined for OMAP3; will return 0 if called on OMAP2.  Returns
3262f135eafSPaul Walmsley  * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2,
3272f135eafSPaul Walmsley  * or passes along the return value of clk_set_rate().
3282f135eafSPaul Walmsley  */
3292f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void)
3302f135eafSPaul Walmsley {
3312f135eafSPaul Walmsley 	struct clk *dpll3_m2_ck;
3322f135eafSPaul Walmsley 	int v = -EINVAL;
3332f135eafSPaul Walmsley 	long rate;
3342f135eafSPaul Walmsley 
3352f135eafSPaul Walmsley 	if (!cpu_is_omap34xx())
3362f135eafSPaul Walmsley 		return 0;
3372f135eafSPaul Walmsley 
3382f135eafSPaul Walmsley 	dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck");
339e281f7ecSAaro Koskinen 	if (IS_ERR(dpll3_m2_ck))
3402f135eafSPaul Walmsley 		return -EINVAL;
3412f135eafSPaul Walmsley 
3422f135eafSPaul Walmsley 	rate = clk_get_rate(dpll3_m2_ck);
3432f135eafSPaul Walmsley 	pr_info("Reprogramming SDRC clock to %ld Hz\n", rate);
3442f135eafSPaul Walmsley 	v = clk_set_rate(dpll3_m2_ck, rate);
3452f135eafSPaul Walmsley 	if (v)
3462f135eafSPaul Walmsley 		pr_err("dpll3_m2_clk rate change failed: %d\n", v);
3472f135eafSPaul Walmsley 
3482f135eafSPaul Walmsley 	clk_put(dpll3_m2_ck);
3492f135eafSPaul Walmsley 
3502f135eafSPaul Walmsley 	return v;
3512f135eafSPaul Walmsley }
3522f135eafSPaul Walmsley 
3532092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data)
3542092e5ccSPaul Walmsley {
3552092e5ccSPaul Walmsley 	return omap_hwmod_set_postsetup_state(oh, *(u8 *)data);
3562092e5ccSPaul Walmsley }
3572092e5ccSPaul Walmsley 
3587b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void)
359120db2cbSTony Lindgren {
3602092e5ccSPaul Walmsley 	u8 postsetup_state;
3612092e5ccSPaul Walmsley 
3622092e5ccSPaul Walmsley 	/* Set the default postsetup state for all hwmods */
3632092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME
3642092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_IDLE;
3652092e5ccSPaul Walmsley #else
3662092e5ccSPaul Walmsley 	postsetup_state = _HWMOD_STATE_ENABLED;
3672092e5ccSPaul Walmsley #endif
3682092e5ccSPaul Walmsley 	omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state);
36955d2cb08SBenoit Cousson 
37053da4ce2SKevin Hilman 	omap_pm_if_early_init();
3714805734bSPaul Walmsley }
3724805734bSPaul Walmsley 
373069d0a78SArnd Bergmann static void __init __maybe_unused omap_common_late_init(void)
3744ed12be0SRuslan Bilovol {
3754ed12be0SRuslan Bilovol 	omap_mux_late_init();
3764ed12be0SRuslan Bilovol 	omap2_common_pm_late_init();
3776770b211SRuslan Bilovol 	omap_soc_device_init();
3784ed12be0SRuslan Bilovol }
3794ed12be0SRuslan Bilovol 
38016110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420
3818f5b5a41STony Lindgren void __init omap2420_init_early(void)
3828f5b5a41STony Lindgren {
383b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000));
384b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE),
385b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE));
386b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE),
387b6a4226cSPaul Walmsley 				  NULL);
388d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE));
389d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL);
3904de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
39163a293e0SPaul Walmsley 	omap2xxx_prm_init();
392c4ceedcbSPaul Walmsley 	omap2xxx_cm_init();
3937b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
3947b250affSTony Lindgren 	omap242x_powerdomains_init();
3957b250affSTony Lindgren 	omap242x_clockdomains_init();
3967b250affSTony Lindgren 	omap2420_hwmod_init();
3977b250affSTony Lindgren 	omap_hwmod_init_postsetup();
39869a1e7a1STero Kristo 	omap_clk_soc_init = omap2420_dt_clk_init;
39969a1e7a1STero Kristo 	rate_table = omap2420_rate_table;
4008f5b5a41STony Lindgren }
401bbd707acSShawn Guo 
402bbd707acSShawn Guo void __init omap2420_init_late(void)
403bbd707acSShawn Guo {
4044ed12be0SRuslan Bilovol 	omap_common_late_init();
405bbd707acSShawn Guo 	omap2_pm_init();
40623fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
407bbd707acSShawn Guo }
40816110798SPaul Walmsley #endif
4098f5b5a41STony Lindgren 
41016110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430
4118f5b5a41STony Lindgren void __init omap2430_init_early(void)
4128f5b5a41STony Lindgren {
413b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000));
414b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE),
415b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE));
416b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE),
417b6a4226cSPaul Walmsley 				  NULL);
418d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE));
419d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL);
4204de34f35SVaibhav Hiremath 	omap2xxx_check_revision();
42163a293e0SPaul Walmsley 	omap2xxx_prm_init();
422c4ceedcbSPaul Walmsley 	omap2xxx_cm_init();
4237b250affSTony Lindgren 	omap2xxx_voltagedomains_init();
4247b250affSTony Lindgren 	omap243x_powerdomains_init();
4257b250affSTony Lindgren 	omap243x_clockdomains_init();
4267b250affSTony Lindgren 	omap2430_hwmod_init();
4277b250affSTony Lindgren 	omap_hwmod_init_postsetup();
42869a1e7a1STero Kristo 	omap_clk_soc_init = omap2430_dt_clk_init;
42969a1e7a1STero Kristo 	rate_table = omap2430_rate_table;
4307b250affSTony Lindgren }
431bbd707acSShawn Guo 
432bbd707acSShawn Guo void __init omap2430_init_late(void)
433bbd707acSShawn Guo {
4344ed12be0SRuslan Bilovol 	omap_common_late_init();
435bbd707acSShawn Guo 	omap2_pm_init();
43623fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
437bbd707acSShawn Guo }
438c4e2d245SSanjeev Premi #endif
4397b250affSTony Lindgren 
4407b250affSTony Lindgren /*
4417b250affSTony Lindgren  * Currently only board-omap3beagle.c should call this because of the
4427b250affSTony Lindgren  * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT.
4437b250affSTony Lindgren  */
444c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3
4457b250affSTony Lindgren void __init omap3_init_early(void)
4467b250affSTony Lindgren {
447b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000));
448b6a4226cSPaul Walmsley 	omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE),
449b6a4226cSPaul Walmsley 			       OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE));
450b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE),
451b6a4226cSPaul Walmsley 				  NULL);
452d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE));
453d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL);
4544de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
4554de34f35SVaibhav Hiremath 	omap3xxx_check_features();
45663a293e0SPaul Walmsley 	omap3xxx_prm_init();
457c4ceedcbSPaul Walmsley 	omap3xxx_cm_init();
4587b250affSTony Lindgren 	omap3xxx_voltagedomains_init();
4597b250affSTony Lindgren 	omap3xxx_powerdomains_init();
4607b250affSTony Lindgren 	omap3xxx_clockdomains_init();
4617b250affSTony Lindgren 	omap3xxx_hwmod_init();
4627b250affSTony Lindgren 	omap_hwmod_init_postsetup();
463cfa9667dSTero Kristo 	omap_clk_soc_init = omap3xxx_clk_init;
4648f5b5a41STony Lindgren }
4658f5b5a41STony Lindgren 
4668f5b5a41STony Lindgren void __init omap3430_init_early(void)
4678f5b5a41STony Lindgren {
4687b250affSTony Lindgren 	omap3_init_early();
4693e049157STero Kristo 	if (of_have_populated_dt())
4703e049157STero Kristo 		omap_clk_soc_init = omap3430_dt_clk_init;
4718f5b5a41STony Lindgren }
4728f5b5a41STony Lindgren 
4738f5b5a41STony Lindgren void __init omap35xx_init_early(void)
4748f5b5a41STony Lindgren {
4757b250affSTony Lindgren 	omap3_init_early();
4763e049157STero Kristo 	if (of_have_populated_dt())
4773e049157STero Kristo 		omap_clk_soc_init = omap3430_dt_clk_init;
4788f5b5a41STony Lindgren }
4798f5b5a41STony Lindgren 
4808f5b5a41STony Lindgren void __init omap3630_init_early(void)
4818f5b5a41STony Lindgren {
4827b250affSTony Lindgren 	omap3_init_early();
4833e049157STero Kristo 	if (of_have_populated_dt())
4843e049157STero Kristo 		omap_clk_soc_init = omap3630_dt_clk_init;
4858f5b5a41STony Lindgren }
4868f5b5a41STony Lindgren 
4878f5b5a41STony Lindgren void __init am35xx_init_early(void)
4888f5b5a41STony Lindgren {
4897b250affSTony Lindgren 	omap3_init_early();
4903e049157STero Kristo 	if (of_have_populated_dt())
4913e049157STero Kristo 		omap_clk_soc_init = am35xx_dt_clk_init;
4928f5b5a41STony Lindgren }
4938f5b5a41STony Lindgren 
494a920360fSHemant Pedanekar void __init ti81xx_init_early(void)
4958f5b5a41STony Lindgren {
496b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP343X_CLASS,
497b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE));
498b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE),
499b6a4226cSPaul Walmsley 				  NULL);
500d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE));
501d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL);
5024de34f35SVaibhav Hiremath 	omap3xxx_check_revision();
5034de34f35SVaibhav Hiremath 	ti81xx_check_features();
5044c3cf901STony Lindgren 	omap3xxx_voltagedomains_init();
5054c3cf901STony Lindgren 	omap3xxx_powerdomains_init();
5064c3cf901STony Lindgren 	omap3xxx_clockdomains_init();
5074c3cf901STony Lindgren 	omap3xxx_hwmod_init();
5084c3cf901STony Lindgren 	omap_hwmod_init_postsetup();
5093e049157STero Kristo 	if (of_have_populated_dt())
5103e049157STero Kristo 		omap_clk_soc_init = ti81xx_dt_clk_init;
5113e049157STero Kristo 	else
512cfa9667dSTero Kristo 		omap_clk_soc_init = omap3xxx_clk_init;
5138f5b5a41STony Lindgren }
514bbd707acSShawn Guo 
515bbd707acSShawn Guo void __init omap3_init_late(void)
516bbd707acSShawn Guo {
5174ed12be0SRuslan Bilovol 	omap_common_late_init();
518bbd707acSShawn Guo 	omap3_pm_init();
51923fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
520bbd707acSShawn Guo }
521bbd707acSShawn Guo 
522bbd707acSShawn Guo void __init omap3430_init_late(void)
523bbd707acSShawn Guo {
5244ed12be0SRuslan Bilovol 	omap_common_late_init();
525bbd707acSShawn Guo 	omap3_pm_init();
52623fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
527bbd707acSShawn Guo }
528bbd707acSShawn Guo 
529bbd707acSShawn Guo void __init omap35xx_init_late(void)
530bbd707acSShawn Guo {
5314ed12be0SRuslan Bilovol 	omap_common_late_init();
532bbd707acSShawn Guo 	omap3_pm_init();
53323fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
534bbd707acSShawn Guo }
535bbd707acSShawn Guo 
536bbd707acSShawn Guo void __init omap3630_init_late(void)
537bbd707acSShawn Guo {
5384ed12be0SRuslan Bilovol 	omap_common_late_init();
539bbd707acSShawn Guo 	omap3_pm_init();
54023fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
541bbd707acSShawn Guo }
542bbd707acSShawn Guo 
543bbd707acSShawn Guo void __init am35xx_init_late(void)
544bbd707acSShawn Guo {
5454ed12be0SRuslan Bilovol 	omap_common_late_init();
546bbd707acSShawn Guo 	omap3_pm_init();
54723fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
548bbd707acSShawn Guo }
549bbd707acSShawn Guo 
550bbd707acSShawn Guo void __init ti81xx_init_late(void)
551bbd707acSShawn Guo {
5524ed12be0SRuslan Bilovol 	omap_common_late_init();
553bbd707acSShawn Guo 	omap3_pm_init();
55423fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
555bbd707acSShawn Guo }
556c4e2d245SSanjeev Premi #endif
5578f5b5a41STony Lindgren 
55808f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX
55908f30989SAfzal Mohammed void __init am33xx_init_early(void)
56008f30989SAfzal Mohammed {
561b6a4226cSPaul Walmsley 	omap2_set_globals_tap(AM335X_CLASS,
562b6a4226cSPaul Walmsley 			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
563b6a4226cSPaul Walmsley 	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
564b6a4226cSPaul Walmsley 				  NULL);
565d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE));
566d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL);
56708f30989SAfzal Mohammed 	omap3xxx_check_revision();
5687bcad170SVaibhav Hiremath 	am33xx_check_features();
569*7632a02fSTero Kristo 	am33xx_cm_init();
5703f0ea764SVaibhav Hiremath 	am33xx_powerdomains_init();
5719c80f3aaSVaibhav Hiremath 	am33xx_clockdomains_init();
572a2cfc509SVaibhav Hiremath 	am33xx_hwmod_init();
573a2cfc509SVaibhav Hiremath 	omap_hwmod_init_postsetup();
574149c09d3STero Kristo 	omap_clk_soc_init = am33xx_dt_clk_init;
57508f30989SAfzal Mohammed }
576765e7a06SNishanth Menon 
577765e7a06SNishanth Menon void __init am33xx_init_late(void)
578765e7a06SNishanth Menon {
579765e7a06SNishanth Menon 	omap_common_late_init();
580765e7a06SNishanth Menon }
58108f30989SAfzal Mohammed #endif
58208f30989SAfzal Mohammed 
583c5107027SAfzal Mohammed #ifdef CONFIG_SOC_AM43XX
584c5107027SAfzal Mohammed void __init am43xx_init_early(void)
585c5107027SAfzal Mohammed {
586c5107027SAfzal Mohammed 	omap2_set_globals_tap(AM335X_CLASS,
587c5107027SAfzal Mohammed 			      AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE));
588c5107027SAfzal Mohammed 	omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE),
589c5107027SAfzal Mohammed 				  NULL);
590c5107027SAfzal Mohammed 	omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE));
591c5107027SAfzal Mohammed 	omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE), NULL);
5928835cf6eSAmbresh K 	omap_prm_base_init();
5938835cf6eSAmbresh K 	omap_cm_base_init();
594c5107027SAfzal Mohammed 	omap3xxx_check_revision();
5957a2e0513SAfzal Mohammed 	am33xx_check_features();
5968843b119STero Kristo 	omap44xx_prm_init();
597*7632a02fSTero Kristo 	omap4_cm_init();
5988835cf6eSAmbresh K 	am43xx_powerdomains_init();
5998835cf6eSAmbresh K 	am43xx_clockdomains_init();
6008835cf6eSAmbresh K 	am43xx_hwmod_init();
6018835cf6eSAmbresh K 	omap_hwmod_init_postsetup();
602d941f86fSSekhar Nori 	omap_l2_cache_init();
603d22031e2STero Kristo 	omap_clk_soc_init = am43xx_dt_clk_init;
604c5107027SAfzal Mohammed }
605765e7a06SNishanth Menon 
606765e7a06SNishanth Menon void __init am43xx_init_late(void)
607765e7a06SNishanth Menon {
608765e7a06SNishanth Menon 	omap_common_late_init();
609765e7a06SNishanth Menon }
610c5107027SAfzal Mohammed #endif
611c5107027SAfzal Mohammed 
612c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4
6138f5b5a41STony Lindgren void __init omap4430_init_early(void)
6148f5b5a41STony Lindgren {
615b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP443X_CLASS,
616b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE));
617b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE),
618b6a4226cSPaul Walmsley 				  OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE));
619d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE));
620d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE),
621d9a16f9aSPaul Walmsley 			     OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE));
622d9a16f9aSPaul Walmsley 	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE));
623d9a16f9aSPaul Walmsley 	omap_prm_base_init();
624d9a16f9aSPaul Walmsley 	omap_cm_base_init();
6254de34f35SVaibhav Hiremath 	omap4xxx_check_revision();
6264de34f35SVaibhav Hiremath 	omap4xxx_check_features();
627*7632a02fSTero Kristo 	omap4_cm_init();
628de70af49SNishanth Menon 	omap4_pm_init_early();
62963a293e0SPaul Walmsley 	omap44xx_prm_init();
6307b250affSTony Lindgren 	omap44xx_voltagedomains_init();
6317b250affSTony Lindgren 	omap44xx_powerdomains_init();
6327b250affSTony Lindgren 	omap44xx_clockdomains_init();
6337b250affSTony Lindgren 	omap44xx_hwmod_init();
6347b250affSTony Lindgren 	omap_hwmod_init_postsetup();
635b39b14e6SSekhar Nori 	omap_l2_cache_init();
636c8c88d85STero Kristo 	omap_clk_soc_init = omap4xxx_dt_clk_init;
6378f5b5a41STony Lindgren }
638bbd707acSShawn Guo 
639bbd707acSShawn Guo void __init omap4430_init_late(void)
640bbd707acSShawn Guo {
6414ed12be0SRuslan Bilovol 	omap_common_late_init();
642bbd707acSShawn Guo 	omap4_pm_init();
64323fb8ba3SRajendra Nayak 	omap2_clk_enable_autoidle_all();
644bbd707acSShawn Guo }
645c4e2d245SSanjeev Premi #endif
6468f5b5a41STony Lindgren 
64705e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5
64805e152c7SR Sricharan void __init omap5_init_early(void)
64905e152c7SR Sricharan {
650b6a4226cSPaul Walmsley 	omap2_set_globals_tap(OMAP54XX_CLASS,
651b6a4226cSPaul Walmsley 			      OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE));
652b6a4226cSPaul Walmsley 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
653b6a4226cSPaul Walmsley 				  OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE));
654d9a16f9aSPaul Walmsley 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
655d9a16f9aSPaul Walmsley 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE),
656d9a16f9aSPaul Walmsley 			     OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
657d9a16f9aSPaul Walmsley 	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
658628ed471SSantosh Shilimkar 	omap4_pm_init_early();
659d9a16f9aSPaul Walmsley 	omap_prm_base_init();
660d9a16f9aSPaul Walmsley 	omap_cm_base_init();
661e4020aa9SSantosh Shilimkar 	omap44xx_prm_init();
66205e152c7SR Sricharan 	omap5xxx_check_revision();
663*7632a02fSTero Kristo 	omap4_cm_init();
664e4020aa9SSantosh Shilimkar 	omap54xx_voltagedomains_init();
665e4020aa9SSantosh Shilimkar 	omap54xx_powerdomains_init();
666e4020aa9SSantosh Shilimkar 	omap54xx_clockdomains_init();
667e4020aa9SSantosh Shilimkar 	omap54xx_hwmod_init();
668e4020aa9SSantosh Shilimkar 	omap_hwmod_init_postsetup();
669cfa9667dSTero Kristo 	omap_clk_soc_init = omap5xxx_dt_clk_init;
67005e152c7SR Sricharan }
671765e7a06SNishanth Menon 
672765e7a06SNishanth Menon void __init omap5_init_late(void)
673765e7a06SNishanth Menon {
674765e7a06SNishanth Menon 	omap_common_late_init();
675628ed471SSantosh Shilimkar 	omap4_pm_init();
676628ed471SSantosh Shilimkar 	omap2_clk_enable_autoidle_all();
677765e7a06SNishanth Menon }
67805e152c7SR Sricharan #endif
67905e152c7SR Sricharan 
680a3a9384aSR Sricharan #ifdef CONFIG_SOC_DRA7XX
681a3a9384aSR Sricharan void __init dra7xx_init_early(void)
682a3a9384aSR Sricharan {
683a3a9384aSR Sricharan 	omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE));
684a3a9384aSR Sricharan 	omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE),
685a3a9384aSR Sricharan 				  OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE));
686a3a9384aSR Sricharan 	omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE));
687a3a9384aSR Sricharan 	omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE),
688a3a9384aSR Sricharan 			     OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE));
689a3a9384aSR Sricharan 	omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE));
6906af16a1dSRajendra Nayak 	omap4_pm_init_early();
691a3a9384aSR Sricharan 	omap_prm_base_init();
692a3a9384aSR Sricharan 	omap_cm_base_init();
6937de516a6SAmbresh K 	omap44xx_prm_init();
694733d20eeSNishanth Menon 	dra7xxx_check_revision();
695*7632a02fSTero Kristo 	omap4_cm_init();
6967de516a6SAmbresh K 	dra7xx_powerdomains_init();
6977de516a6SAmbresh K 	dra7xx_clockdomains_init();
6987de516a6SAmbresh K 	dra7xx_hwmod_init();
6997de516a6SAmbresh K 	omap_hwmod_init_postsetup();
700f1cf498eSTero Kristo 	omap_clk_soc_init = dra7xx_dt_clk_init;
701a3a9384aSR Sricharan }
702765e7a06SNishanth Menon 
703765e7a06SNishanth Menon void __init dra7xx_init_late(void)
704765e7a06SNishanth Menon {
705765e7a06SNishanth Menon 	omap_common_late_init();
7066af16a1dSRajendra Nayak 	omap4_pm_init();
7076af16a1dSRajendra Nayak 	omap2_clk_enable_autoidle_all();
708765e7a06SNishanth Menon }
709a3a9384aSR Sricharan #endif
710a3a9384aSR Sricharan 
711a3a9384aSR Sricharan 
712a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
7134805734bSPaul Walmsley 				      struct omap_sdrc_params *sdrc_cs1)
7144805734bSPaul Walmsley {
715a66cb345STony Lindgren 	omap_sram_init();
716a66cb345STony Lindgren 
71701001712SHemant Pedanekar 	if (cpu_is_omap24xx() || omap3_has_sdrc()) {
71858cda884SJean Pihet 		omap2_sdrc_init(sdrc_cs0, sdrc_cs1);
7192f135eafSPaul Walmsley 		_omap2_init_reprogram_sdrc();
720aa4b1f6eSKevin Hilman 	}
7211dbae815STony Lindgren }
722cfa9667dSTero Kristo 
723cfa9667dSTero Kristo int __init omap_clk_init(void)
724cfa9667dSTero Kristo {
725cfa9667dSTero Kristo 	int ret = 0;
726cfa9667dSTero Kristo 
727cfa9667dSTero Kristo 	if (!omap_clk_soc_init)
728cfa9667dSTero Kristo 		return 0;
729cfa9667dSTero Kristo 
7308111e010STero Kristo 	ti_clk_init_features();
7318111e010STero Kristo 
732cfa9667dSTero Kristo 	ret = of_prcm_init();
733c08ee14cSTero Kristo 	if (ret)
734c08ee14cSTero Kristo 		return ret;
735c08ee14cSTero Kristo 
736c08ee14cSTero Kristo 	of_clk_init(NULL);
737c08ee14cSTero Kristo 
738c08ee14cSTero Kristo 	ti_dt_clk_init_retry_clks();
739c08ee14cSTero Kristo 
740c08ee14cSTero Kristo 	ti_dt_clockdomains_setup();
741c08ee14cSTero Kristo 
742cfa9667dSTero Kristo 	ret = omap_clk_soc_init();
743cfa9667dSTero Kristo 
744cfa9667dSTero Kristo 	return ret;
745cfa9667dSTero Kristo }
746