11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 241dbae815STony Lindgren 25120db2cbSTony Lindgren #include <asm/tlb.h> 26120db2cbSTony Lindgren #include <asm/mach/map.h> 27120db2cbSTony Lindgren 2845c3eb7dSTony Lindgren #include <linux/omap-dma.h> 29646e3ed1STony Lindgren 30dc843280STony Lindgren #include "omap_hwmod.h" 31dbc04161STony Lindgren #include "soc.h" 32ee0839c2STony Lindgren #include "iomap.h" 33ee0839c2STony Lindgren #include "voltage.h" 34ee0839c2STony Lindgren #include "powerdomain.h" 35ee0839c2STony Lindgren #include "clockdomain.h" 36ee0839c2STony Lindgren #include "common.h" 37e30384abSVaibhav Hiremath #include "clock.h" 38e80a9729SPaul Walmsley #include "clock2xxx.h" 39657ebfadSPaul Walmsley #include "clock3xxx.h" 40e80a9729SPaul Walmsley #include "clock44xx.h" 411d5aef49STony Lindgren #include "omap-pm.h" 423e6ece13SPaul Walmsley #include "sdrc.h" 43b6a4226cSPaul Walmsley #include "control.h" 443d82cbbbSTony Lindgren #include "serial.h" 45bf027ca1STony Lindgren #include "sram.h" 46c4ceedcbSPaul Walmsley #include "cm2xxx.h" 47c4ceedcbSPaul Walmsley #include "cm3xxx.h" 48d9a16f9aSPaul Walmsley #include "prm.h" 49d9a16f9aSPaul Walmsley #include "cm.h" 50d9a16f9aSPaul Walmsley #include "prcm_mpu44xx.h" 51d9a16f9aSPaul Walmsley #include "prminst44xx.h" 52d9a16f9aSPaul Walmsley #include "cminst44xx.h" 5363a293e0SPaul Walmsley #include "prm2xxx.h" 5463a293e0SPaul Walmsley #include "prm3xxx.h" 5563a293e0SPaul Walmsley #include "prm44xx.h" 561dbae815STony Lindgren 571dbae815STony Lindgren /* 58cfa9667dSTero Kristo * omap_clk_soc_init: points to a function that does the SoC-specific 59ff931c82SRajendra Nayak * clock initializations 60ff931c82SRajendra Nayak */ 61cfa9667dSTero Kristo static int (*omap_clk_soc_init)(void); 62ff931c82SRajendra Nayak 63ff931c82SRajendra Nayak /* 641dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 651dbae815STony Lindgren * default mapping provided here. 661dbae815STony Lindgren */ 67cc26b3b0SSyed Mohammed, Khasim 68e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) 69cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 701dbae815STony Lindgren { 711dbae815STony Lindgren .virtual = L3_24XX_VIRT, 721dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 731dbae815STony Lindgren .length = L3_24XX_SIZE, 741dbae815STony Lindgren .type = MT_DEVICE 751dbae815STony Lindgren }, 7609f21ed4SKyungmin Park { 7709f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 7809f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 7909f21ed4SKyungmin Park .length = L4_24XX_SIZE, 8009f21ed4SKyungmin Park .type = MT_DEVICE 8109f21ed4SKyungmin Park }, 82cc26b3b0SSyed Mohammed, Khasim }; 83cc26b3b0SSyed Mohammed, Khasim 8459b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 85cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 861dbae815STony Lindgren { 877adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 887adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 897adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 90c40fae95STony Lindgren .type = MT_DEVICE 91c40fae95STony Lindgren }, 92c40fae95STony Lindgren { 937adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 947adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 957adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 96c40fae95STony Lindgren .type = MT_DEVICE 97c40fae95STony Lindgren }, 98c40fae95STony Lindgren { 997adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 1007adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 1017adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 1021dbae815STony Lindgren .type = MT_DEVICE 103cc26b3b0SSyed Mohammed, Khasim }, 1041dbae815STony Lindgren }; 1051dbae815STony Lindgren 106cc26b3b0SSyed Mohammed, Khasim #endif 107cc26b3b0SSyed Mohammed, Khasim 10859b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 109cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 110cc26b3b0SSyed Mohammed, Khasim { 111cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 112cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 113cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 114cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 115cc26b3b0SSyed Mohammed, Khasim }, 116cc26b3b0SSyed Mohammed, Khasim { 117cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 118cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 119cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 120cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 121cc26b3b0SSyed Mohammed, Khasim }, 122cc26b3b0SSyed Mohammed, Khasim { 123cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 124cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 125cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 126cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 127cc26b3b0SSyed Mohammed, Khasim }, 128cc26b3b0SSyed Mohammed, Khasim { 129cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 130cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 131cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 132cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 133cc26b3b0SSyed Mohammed, Khasim }, 134cc26b3b0SSyed Mohammed, Khasim }; 135cc26b3b0SSyed Mohammed, Khasim #endif 136cc26b3b0SSyed Mohammed, Khasim #endif 137cc26b3b0SSyed Mohammed, Khasim 138a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 139cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 140cc26b3b0SSyed Mohammed, Khasim { 141cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 142cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 143cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 144cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 145cc26b3b0SSyed Mohammed, Khasim }, 146cc26b3b0SSyed Mohammed, Khasim { 147cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 148cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 149cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 150cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 151cc26b3b0SSyed Mohammed, Khasim }, 152cc26b3b0SSyed Mohammed, Khasim { 153cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 154cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 155cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 156cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 157cc26b3b0SSyed Mohammed, Khasim }, 158cc26b3b0SSyed Mohammed, Khasim { 159cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 160cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 161cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 162cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 163cc26b3b0SSyed Mohammed, Khasim }, 164cc26b3b0SSyed Mohammed, Khasim { 165cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 166cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 167cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 168cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 169cc26b3b0SSyed Mohammed, Khasim }, 170cc26b3b0SSyed Mohammed, Khasim { 171cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 172cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 173cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 174cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 175cc26b3b0SSyed Mohammed, Khasim }, 176cc26b3b0SSyed Mohammed, Khasim { 177cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 178cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 179cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 180cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 181cc26b3b0SSyed Mohammed, Khasim }, 182cc26b3b0SSyed Mohammed, Khasim }; 183cc26b3b0SSyed Mohammed, Khasim #endif 18401001712SHemant Pedanekar 18533959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 186a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 18701001712SHemant Pedanekar { 18801001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 18901001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19001001712SHemant Pedanekar .length = L4_34XX_SIZE, 19101001712SHemant Pedanekar .type = MT_DEVICE 1921e6cb146SAfzal Mohammed } 1931e6cb146SAfzal Mohammed }; 1941e6cb146SAfzal Mohammed #endif 1951e6cb146SAfzal Mohammed 196addb154aSAfzal Mohammed #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) 1971e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 19801001712SHemant Pedanekar { 19901001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 20001001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 20101001712SHemant Pedanekar .length = L4_34XX_SIZE, 20201001712SHemant Pedanekar .type = MT_DEVICE 20301001712SHemant Pedanekar }, 2041e6cb146SAfzal Mohammed { 2051e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 2061e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 2071e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 2081e6cb146SAfzal Mohammed .type = MT_DEVICE 2091e6cb146SAfzal Mohammed } 21001001712SHemant Pedanekar }; 21101001712SHemant Pedanekar #endif 21201001712SHemant Pedanekar 21344169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 21444169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 21544169075SSantosh Shilimkar { 21644169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 21744169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 21844169075SSantosh Shilimkar .length = L3_44XX_SIZE, 21944169075SSantosh Shilimkar .type = MT_DEVICE, 22044169075SSantosh Shilimkar }, 22144169075SSantosh Shilimkar { 22244169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 22344169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 22444169075SSantosh Shilimkar .length = L4_44XX_SIZE, 22544169075SSantosh Shilimkar .type = MT_DEVICE, 22644169075SSantosh Shilimkar }, 22744169075SSantosh Shilimkar { 22844169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 22944169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 23044169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 23144169075SSantosh Shilimkar .type = MT_DEVICE, 23244169075SSantosh Shilimkar }, 233137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 234137d105dSSantosh Shilimkar { 235137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 236137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 237137d105dSSantosh Shilimkar .length = PAGE_SIZE, 2382e2c9de2SRussell King .type = MT_MEMORY_RW_SO, 239137d105dSSantosh Shilimkar }, 240137d105dSSantosh Shilimkar #endif 241137d105dSSantosh Shilimkar 24244169075SSantosh Shilimkar }; 24344169075SSantosh Shilimkar #endif 244cc26b3b0SSyed Mohammed, Khasim 245a3a9384aSR Sricharan #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) 24605e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = { 24705e152c7SR Sricharan { 24805e152c7SR Sricharan .virtual = L3_54XX_VIRT, 24905e152c7SR Sricharan .pfn = __phys_to_pfn(L3_54XX_PHYS), 25005e152c7SR Sricharan .length = L3_54XX_SIZE, 25105e152c7SR Sricharan .type = MT_DEVICE, 25205e152c7SR Sricharan }, 25305e152c7SR Sricharan { 25405e152c7SR Sricharan .virtual = L4_54XX_VIRT, 25505e152c7SR Sricharan .pfn = __phys_to_pfn(L4_54XX_PHYS), 25605e152c7SR Sricharan .length = L4_54XX_SIZE, 25705e152c7SR Sricharan .type = MT_DEVICE, 25805e152c7SR Sricharan }, 25905e152c7SR Sricharan { 26005e152c7SR Sricharan .virtual = L4_WK_54XX_VIRT, 26105e152c7SR Sricharan .pfn = __phys_to_pfn(L4_WK_54XX_PHYS), 26205e152c7SR Sricharan .length = L4_WK_54XX_SIZE, 26305e152c7SR Sricharan .type = MT_DEVICE, 26405e152c7SR Sricharan }, 26505e152c7SR Sricharan { 26605e152c7SR Sricharan .virtual = L4_PER_54XX_VIRT, 26705e152c7SR Sricharan .pfn = __phys_to_pfn(L4_PER_54XX_PHYS), 26805e152c7SR Sricharan .length = L4_PER_54XX_SIZE, 26905e152c7SR Sricharan .type = MT_DEVICE, 27005e152c7SR Sricharan }, 2711348bbf9SSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 2721348bbf9SSantosh Shilimkar { 2731348bbf9SSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 2741348bbf9SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 2751348bbf9SSantosh Shilimkar .length = PAGE_SIZE, 2762e2c9de2SRussell King .type = MT_MEMORY_RW_SO, 2771348bbf9SSantosh Shilimkar }, 2781348bbf9SSantosh Shilimkar #endif 27905e152c7SR Sricharan }; 28005e152c7SR Sricharan #endif 28105e152c7SR Sricharan 28259b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 283b6a4226cSPaul Walmsley void __init omap242x_map_io(void) 2846fbd55d0STony Lindgren { 2856fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2866fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2876fbd55d0STony Lindgren } 2886fbd55d0STony Lindgren #endif 2896fbd55d0STony Lindgren 29059b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 291b6a4226cSPaul Walmsley void __init omap243x_map_io(void) 2926fbd55d0STony Lindgren { 2936fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2946fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2956fbd55d0STony Lindgren } 2966fbd55d0STony Lindgren #endif 2976fbd55d0STony Lindgren 298a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 299b6a4226cSPaul Walmsley void __init omap3_map_io(void) 3006fbd55d0STony Lindgren { 3016fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 3026fbd55d0STony Lindgren } 3036fbd55d0STony Lindgren #endif 3046fbd55d0STony Lindgren 30533959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 306b6a4226cSPaul Walmsley void __init ti81xx_map_io(void) 30701001712SHemant Pedanekar { 308a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 30901001712SHemant Pedanekar } 31001001712SHemant Pedanekar #endif 31101001712SHemant Pedanekar 312addb154aSAfzal Mohammed #if defined(CONFIG_SOC_AM33XX) || defined(CONFIG_SOC_AM43XX) 313b6a4226cSPaul Walmsley void __init am33xx_map_io(void) 3141e6cb146SAfzal Mohammed { 3151e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 3166fbd55d0STony Lindgren } 3176fbd55d0STony Lindgren #endif 3186fbd55d0STony Lindgren 3196fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 320b6a4226cSPaul Walmsley void __init omap4_map_io(void) 3216fbd55d0STony Lindgren { 3226fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 3232ec1fc4eSSantosh Shilimkar omap_barriers_init(); 3246fbd55d0STony Lindgren } 3256fbd55d0STony Lindgren #endif 3266fbd55d0STony Lindgren 327a3a9384aSR Sricharan #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX) 328b6a4226cSPaul Walmsley void __init omap5_map_io(void) 32905e152c7SR Sricharan { 33005e152c7SR Sricharan iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc)); 3311348bbf9SSantosh Shilimkar omap_barriers_init(); 33205e152c7SR Sricharan } 33305e152c7SR Sricharan #endif 3342f135eafSPaul Walmsley /* 3352f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 3362f135eafSPaul Walmsley * 3372f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 3382f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 3392f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 3402f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 3412f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 3422f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 3432f135eafSPaul Walmsley */ 3442f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 3452f135eafSPaul Walmsley { 3462f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 3472f135eafSPaul Walmsley int v = -EINVAL; 3482f135eafSPaul Walmsley long rate; 3492f135eafSPaul Walmsley 3502f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 3512f135eafSPaul Walmsley return 0; 3522f135eafSPaul Walmsley 3532f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 354e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3552f135eafSPaul Walmsley return -EINVAL; 3562f135eafSPaul Walmsley 3572f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3582f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3592f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3602f135eafSPaul Walmsley if (v) 3612f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3622f135eafSPaul Walmsley 3632f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3642f135eafSPaul Walmsley 3652f135eafSPaul Walmsley return v; 3662f135eafSPaul Walmsley } 3672f135eafSPaul Walmsley 3682092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3692092e5ccSPaul Walmsley { 3702092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3712092e5ccSPaul Walmsley } 3722092e5ccSPaul Walmsley 3737b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 374120db2cbSTony Lindgren { 3752092e5ccSPaul Walmsley u8 postsetup_state; 3762092e5ccSPaul Walmsley 3772092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3782092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3792092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3802092e5ccSPaul Walmsley #else 3812092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3822092e5ccSPaul Walmsley #endif 3832092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 38455d2cb08SBenoit Cousson 38553da4ce2SKevin Hilman omap_pm_if_early_init(); 3864805734bSPaul Walmsley } 3874805734bSPaul Walmsley 388069d0a78SArnd Bergmann static void __init __maybe_unused omap_common_late_init(void) 3894ed12be0SRuslan Bilovol { 3904ed12be0SRuslan Bilovol omap_mux_late_init(); 3914ed12be0SRuslan Bilovol omap2_common_pm_late_init(); 3926770b211SRuslan Bilovol omap_soc_device_init(); 3934ed12be0SRuslan Bilovol } 3944ed12be0SRuslan Bilovol 39516110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420 3968f5b5a41STony Lindgren void __init omap2420_init_early(void) 3978f5b5a41STony Lindgren { 398b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000)); 399b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE), 400b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE)); 401b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE), 402b6a4226cSPaul Walmsley NULL); 403d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE)); 404d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL); 4054de34f35SVaibhav Hiremath omap2xxx_check_revision(); 40663a293e0SPaul Walmsley omap2xxx_prm_init(); 407c4ceedcbSPaul Walmsley omap2xxx_cm_init(); 4087b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4097b250affSTony Lindgren omap242x_powerdomains_init(); 4107b250affSTony Lindgren omap242x_clockdomains_init(); 4117b250affSTony Lindgren omap2420_hwmod_init(); 4127b250affSTony Lindgren omap_hwmod_init_postsetup(); 413cfa9667dSTero Kristo omap_clk_soc_init = omap2420_clk_init; 4148f5b5a41STony Lindgren } 415bbd707acSShawn Guo 416bbd707acSShawn Guo void __init omap2420_init_late(void) 417bbd707acSShawn Guo { 4184ed12be0SRuslan Bilovol omap_common_late_init(); 419bbd707acSShawn Guo omap2_pm_init(); 42023fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 421bbd707acSShawn Guo } 42216110798SPaul Walmsley #endif 4238f5b5a41STony Lindgren 42416110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430 4258f5b5a41STony Lindgren void __init omap2430_init_early(void) 4268f5b5a41STony Lindgren { 427b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000)); 428b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE), 429b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE)); 430b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE), 431b6a4226cSPaul Walmsley NULL); 432d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE)); 433d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL); 4344de34f35SVaibhav Hiremath omap2xxx_check_revision(); 43563a293e0SPaul Walmsley omap2xxx_prm_init(); 436c4ceedcbSPaul Walmsley omap2xxx_cm_init(); 4377b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4387b250affSTony Lindgren omap243x_powerdomains_init(); 4397b250affSTony Lindgren omap243x_clockdomains_init(); 4407b250affSTony Lindgren omap2430_hwmod_init(); 4417b250affSTony Lindgren omap_hwmod_init_postsetup(); 442cfa9667dSTero Kristo omap_clk_soc_init = omap2430_clk_init; 4437b250affSTony Lindgren } 444bbd707acSShawn Guo 445bbd707acSShawn Guo void __init omap2430_init_late(void) 446bbd707acSShawn Guo { 4474ed12be0SRuslan Bilovol omap_common_late_init(); 448bbd707acSShawn Guo omap2_pm_init(); 44923fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 450bbd707acSShawn Guo } 451c4e2d245SSanjeev Premi #endif 4527b250affSTony Lindgren 4537b250affSTony Lindgren /* 4547b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 4557b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 4567b250affSTony Lindgren */ 457c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 4587b250affSTony Lindgren void __init omap3_init_early(void) 4597b250affSTony Lindgren { 460b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000)); 461b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE), 462b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE)); 463b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE), 464b6a4226cSPaul Walmsley NULL); 465d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE)); 466d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL); 4674de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4684de34f35SVaibhav Hiremath omap3xxx_check_features(); 46963a293e0SPaul Walmsley omap3xxx_prm_init(); 470c4ceedcbSPaul Walmsley omap3xxx_cm_init(); 4717b250affSTony Lindgren omap3xxx_voltagedomains_init(); 4727b250affSTony Lindgren omap3xxx_powerdomains_init(); 4737b250affSTony Lindgren omap3xxx_clockdomains_init(); 4747b250affSTony Lindgren omap3xxx_hwmod_init(); 4757b250affSTony Lindgren omap_hwmod_init_postsetup(); 476cfa9667dSTero Kristo omap_clk_soc_init = omap3xxx_clk_init; 4778f5b5a41STony Lindgren } 4788f5b5a41STony Lindgren 4798f5b5a41STony Lindgren void __init omap3430_init_early(void) 4808f5b5a41STony Lindgren { 4817b250affSTony Lindgren omap3_init_early(); 4823e049157STero Kristo if (of_have_populated_dt()) 4833e049157STero Kristo omap_clk_soc_init = omap3430_dt_clk_init; 4848f5b5a41STony Lindgren } 4858f5b5a41STony Lindgren 4868f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4878f5b5a41STony Lindgren { 4887b250affSTony Lindgren omap3_init_early(); 4893e049157STero Kristo if (of_have_populated_dt()) 4903e049157STero Kristo omap_clk_soc_init = omap3430_dt_clk_init; 4918f5b5a41STony Lindgren } 4928f5b5a41STony Lindgren 4938f5b5a41STony Lindgren void __init omap3630_init_early(void) 4948f5b5a41STony Lindgren { 4957b250affSTony Lindgren omap3_init_early(); 4963e049157STero Kristo if (of_have_populated_dt()) 4973e049157STero Kristo omap_clk_soc_init = omap3630_dt_clk_init; 4988f5b5a41STony Lindgren } 4998f5b5a41STony Lindgren 5008f5b5a41STony Lindgren void __init am35xx_init_early(void) 5018f5b5a41STony Lindgren { 5027b250affSTony Lindgren omap3_init_early(); 5033e049157STero Kristo if (of_have_populated_dt()) 5043e049157STero Kristo omap_clk_soc_init = am35xx_dt_clk_init; 5058f5b5a41STony Lindgren } 5068f5b5a41STony Lindgren 507a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 5088f5b5a41STony Lindgren { 509b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, 510b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE)); 511b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE), 512b6a4226cSPaul Walmsley NULL); 513d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE)); 514d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL); 5154de34f35SVaibhav Hiremath omap3xxx_check_revision(); 5164de34f35SVaibhav Hiremath ti81xx_check_features(); 5174c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 5184c3cf901STony Lindgren omap3xxx_powerdomains_init(); 5194c3cf901STony Lindgren omap3xxx_clockdomains_init(); 5204c3cf901STony Lindgren omap3xxx_hwmod_init(); 5214c3cf901STony Lindgren omap_hwmod_init_postsetup(); 5223e049157STero Kristo if (of_have_populated_dt()) 5233e049157STero Kristo omap_clk_soc_init = ti81xx_dt_clk_init; 5243e049157STero Kristo else 525cfa9667dSTero Kristo omap_clk_soc_init = omap3xxx_clk_init; 5268f5b5a41STony Lindgren } 527bbd707acSShawn Guo 528bbd707acSShawn Guo void __init omap3_init_late(void) 529bbd707acSShawn Guo { 5304ed12be0SRuslan Bilovol omap_common_late_init(); 531bbd707acSShawn Guo omap3_pm_init(); 53223fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 533bbd707acSShawn Guo } 534bbd707acSShawn Guo 535bbd707acSShawn Guo void __init omap3430_init_late(void) 536bbd707acSShawn Guo { 5374ed12be0SRuslan Bilovol omap_common_late_init(); 538bbd707acSShawn Guo omap3_pm_init(); 53923fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 540bbd707acSShawn Guo } 541bbd707acSShawn Guo 542bbd707acSShawn Guo void __init omap35xx_init_late(void) 543bbd707acSShawn Guo { 5444ed12be0SRuslan Bilovol omap_common_late_init(); 545bbd707acSShawn Guo omap3_pm_init(); 54623fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 547bbd707acSShawn Guo } 548bbd707acSShawn Guo 549bbd707acSShawn Guo void __init omap3630_init_late(void) 550bbd707acSShawn Guo { 5514ed12be0SRuslan Bilovol omap_common_late_init(); 552bbd707acSShawn Guo omap3_pm_init(); 55323fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 554bbd707acSShawn Guo } 555bbd707acSShawn Guo 556bbd707acSShawn Guo void __init am35xx_init_late(void) 557bbd707acSShawn Guo { 5584ed12be0SRuslan Bilovol omap_common_late_init(); 559bbd707acSShawn Guo omap3_pm_init(); 56023fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 561bbd707acSShawn Guo } 562bbd707acSShawn Guo 563bbd707acSShawn Guo void __init ti81xx_init_late(void) 564bbd707acSShawn Guo { 5654ed12be0SRuslan Bilovol omap_common_late_init(); 566bbd707acSShawn Guo omap3_pm_init(); 56723fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 568bbd707acSShawn Guo } 569c4e2d245SSanjeev Premi #endif 5708f5b5a41STony Lindgren 57108f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX 57208f30989SAfzal Mohammed void __init am33xx_init_early(void) 57308f30989SAfzal Mohammed { 574b6a4226cSPaul Walmsley omap2_set_globals_tap(AM335X_CLASS, 575b6a4226cSPaul Walmsley AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); 576b6a4226cSPaul Walmsley omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), 577b6a4226cSPaul Walmsley NULL); 578d9a16f9aSPaul Walmsley omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE)); 579d9a16f9aSPaul Walmsley omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL); 58008f30989SAfzal Mohammed omap3xxx_check_revision(); 5817bcad170SVaibhav Hiremath am33xx_check_features(); 5823f0ea764SVaibhav Hiremath am33xx_powerdomains_init(); 5839c80f3aaSVaibhav Hiremath am33xx_clockdomains_init(); 584a2cfc509SVaibhav Hiremath am33xx_hwmod_init(); 585a2cfc509SVaibhav Hiremath omap_hwmod_init_postsetup(); 586149c09d3STero Kristo omap_clk_soc_init = am33xx_dt_clk_init; 58708f30989SAfzal Mohammed } 588765e7a06SNishanth Menon 589765e7a06SNishanth Menon void __init am33xx_init_late(void) 590765e7a06SNishanth Menon { 591765e7a06SNishanth Menon omap_common_late_init(); 592765e7a06SNishanth Menon } 59308f30989SAfzal Mohammed #endif 59408f30989SAfzal Mohammed 595c5107027SAfzal Mohammed #ifdef CONFIG_SOC_AM43XX 596c5107027SAfzal Mohammed void __init am43xx_init_early(void) 597c5107027SAfzal Mohammed { 598c5107027SAfzal Mohammed omap2_set_globals_tap(AM335X_CLASS, 599c5107027SAfzal Mohammed AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); 600c5107027SAfzal Mohammed omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), 601c5107027SAfzal Mohammed NULL); 602c5107027SAfzal Mohammed omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE)); 603c5107027SAfzal Mohammed omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM43XX_PRCM_BASE), NULL); 6048835cf6eSAmbresh K omap_prm_base_init(); 6058835cf6eSAmbresh K omap_cm_base_init(); 606c5107027SAfzal Mohammed omap3xxx_check_revision(); 6077a2e0513SAfzal Mohammed am33xx_check_features(); 6088835cf6eSAmbresh K am43xx_powerdomains_init(); 6098835cf6eSAmbresh K am43xx_clockdomains_init(); 6108835cf6eSAmbresh K am43xx_hwmod_init(); 6118835cf6eSAmbresh K omap_hwmod_init_postsetup(); 612d22031e2STero Kristo omap_clk_soc_init = am43xx_dt_clk_init; 613c5107027SAfzal Mohammed } 614765e7a06SNishanth Menon 615765e7a06SNishanth Menon void __init am43xx_init_late(void) 616765e7a06SNishanth Menon { 617765e7a06SNishanth Menon omap_common_late_init(); 618765e7a06SNishanth Menon } 619c5107027SAfzal Mohammed #endif 620c5107027SAfzal Mohammed 621c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 6228f5b5a41STony Lindgren void __init omap4430_init_early(void) 6238f5b5a41STony Lindgren { 624b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP443X_CLASS, 625b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE)); 626b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE), 627b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE)); 628d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE)); 629d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE), 630d9a16f9aSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE)); 631d9a16f9aSPaul Walmsley omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE)); 632d9a16f9aSPaul Walmsley omap_prm_base_init(); 633d9a16f9aSPaul Walmsley omap_cm_base_init(); 6344de34f35SVaibhav Hiremath omap4xxx_check_revision(); 6354de34f35SVaibhav Hiremath omap4xxx_check_features(); 636de70af49SNishanth Menon omap4_pm_init_early(); 63763a293e0SPaul Walmsley omap44xx_prm_init(); 6387b250affSTony Lindgren omap44xx_voltagedomains_init(); 6397b250affSTony Lindgren omap44xx_powerdomains_init(); 6407b250affSTony Lindgren omap44xx_clockdomains_init(); 6417b250affSTony Lindgren omap44xx_hwmod_init(); 6427b250affSTony Lindgren omap_hwmod_init_postsetup(); 643c8c88d85STero Kristo omap_clk_soc_init = omap4xxx_dt_clk_init; 6448f5b5a41STony Lindgren } 645bbd707acSShawn Guo 646bbd707acSShawn Guo void __init omap4430_init_late(void) 647bbd707acSShawn Guo { 6484ed12be0SRuslan Bilovol omap_common_late_init(); 649bbd707acSShawn Guo omap4_pm_init(); 65023fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 651bbd707acSShawn Guo } 652c4e2d245SSanjeev Premi #endif 6538f5b5a41STony Lindgren 65405e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 65505e152c7SR Sricharan void __init omap5_init_early(void) 65605e152c7SR Sricharan { 657b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP54XX_CLASS, 658b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE)); 659b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), 660b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE)); 661d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE)); 662d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE), 663d9a16f9aSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE)); 664d9a16f9aSPaul Walmsley omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); 665d9a16f9aSPaul Walmsley omap_prm_base_init(); 666d9a16f9aSPaul Walmsley omap_cm_base_init(); 667e4020aa9SSantosh Shilimkar omap44xx_prm_init(); 66805e152c7SR Sricharan omap5xxx_check_revision(); 669e4020aa9SSantosh Shilimkar omap54xx_voltagedomains_init(); 670e4020aa9SSantosh Shilimkar omap54xx_powerdomains_init(); 671e4020aa9SSantosh Shilimkar omap54xx_clockdomains_init(); 672e4020aa9SSantosh Shilimkar omap54xx_hwmod_init(); 673e4020aa9SSantosh Shilimkar omap_hwmod_init_postsetup(); 674cfa9667dSTero Kristo omap_clk_soc_init = omap5xxx_dt_clk_init; 67505e152c7SR Sricharan } 676765e7a06SNishanth Menon 677765e7a06SNishanth Menon void __init omap5_init_late(void) 678765e7a06SNishanth Menon { 679765e7a06SNishanth Menon omap_common_late_init(); 680765e7a06SNishanth Menon } 68105e152c7SR Sricharan #endif 68205e152c7SR Sricharan 683a3a9384aSR Sricharan #ifdef CONFIG_SOC_DRA7XX 684a3a9384aSR Sricharan void __init dra7xx_init_early(void) 685a3a9384aSR Sricharan { 686a3a9384aSR Sricharan omap2_set_globals_tap(-1, OMAP2_L4_IO_ADDRESS(DRA7XX_TAP_BASE)); 687a3a9384aSR Sricharan omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), 688a3a9384aSR Sricharan OMAP2_L4_IO_ADDRESS(DRA7XX_CTRL_BASE)); 689a3a9384aSR Sricharan omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE)); 690a3a9384aSR Sricharan omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(DRA7XX_CM_CORE_AON_BASE), 691a3a9384aSR Sricharan OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE)); 692a3a9384aSR Sricharan omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); 693a3a9384aSR Sricharan omap_prm_base_init(); 694a3a9384aSR Sricharan omap_cm_base_init(); 6957de516a6SAmbresh K omap44xx_prm_init(); 696*733d20eeSNishanth Menon dra7xxx_check_revision(); 6977de516a6SAmbresh K dra7xx_powerdomains_init(); 6987de516a6SAmbresh K dra7xx_clockdomains_init(); 6997de516a6SAmbresh K dra7xx_hwmod_init(); 7007de516a6SAmbresh K omap_hwmod_init_postsetup(); 701f1cf498eSTero Kristo omap_clk_soc_init = dra7xx_dt_clk_init; 702a3a9384aSR Sricharan } 703765e7a06SNishanth Menon 704765e7a06SNishanth Menon void __init dra7xx_init_late(void) 705765e7a06SNishanth Menon { 706765e7a06SNishanth Menon omap_common_late_init(); 707765e7a06SNishanth Menon } 708a3a9384aSR Sricharan #endif 709a3a9384aSR Sricharan 710a3a9384aSR Sricharan 711a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 7124805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 7134805734bSPaul Walmsley { 714a66cb345STony Lindgren omap_sram_init(); 715a66cb345STony Lindgren 71601001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 71758cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 7182f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 719aa4b1f6eSKevin Hilman } 7201dbae815STony Lindgren } 721cfa9667dSTero Kristo 722cfa9667dSTero Kristo int __init omap_clk_init(void) 723cfa9667dSTero Kristo { 724cfa9667dSTero Kristo int ret = 0; 725cfa9667dSTero Kristo 726cfa9667dSTero Kristo if (!omap_clk_soc_init) 727cfa9667dSTero Kristo return 0; 728cfa9667dSTero Kristo 729cfa9667dSTero Kristo ret = of_prcm_init(); 730cfa9667dSTero Kristo if (!ret) 731cfa9667dSTero Kristo ret = omap_clk_soc_init(); 732cfa9667dSTero Kristo 733cfa9667dSTero Kristo return ret; 734cfa9667dSTero Kristo } 735