11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 241dbae815STony Lindgren 25120db2cbSTony Lindgren #include <asm/tlb.h> 26120db2cbSTony Lindgren #include <asm/mach/map.h> 27120db2cbSTony Lindgren 282b6c4e73SLokesh Vutla #include <plat-omap/dma-omap.h> 29646e3ed1STony Lindgren 30622297fdSTony Lindgren #include "../plat-omap/sram.h" 31622297fdSTony Lindgren 32dc843280STony Lindgren #include "omap_hwmod.h" 33dbc04161STony Lindgren #include "soc.h" 34ee0839c2STony Lindgren #include "iomap.h" 35ee0839c2STony Lindgren #include "voltage.h" 36ee0839c2STony Lindgren #include "powerdomain.h" 37ee0839c2STony Lindgren #include "clockdomain.h" 38ee0839c2STony Lindgren #include "common.h" 39e30384abSVaibhav Hiremath #include "clock.h" 40e80a9729SPaul Walmsley #include "clock2xxx.h" 41657ebfadSPaul Walmsley #include "clock3xxx.h" 42e80a9729SPaul Walmsley #include "clock44xx.h" 431d5aef49STony Lindgren #include "omap-pm.h" 443e6ece13SPaul Walmsley #include "sdrc.h" 45b6a4226cSPaul Walmsley #include "control.h" 463d82cbbbSTony Lindgren #include "serial.h" 47c4ceedcbSPaul Walmsley #include "cm2xxx.h" 48c4ceedcbSPaul Walmsley #include "cm3xxx.h" 49d9a16f9aSPaul Walmsley #include "prm.h" 50d9a16f9aSPaul Walmsley #include "cm.h" 51d9a16f9aSPaul Walmsley #include "prcm_mpu44xx.h" 52d9a16f9aSPaul Walmsley #include "prminst44xx.h" 53d9a16f9aSPaul Walmsley #include "cminst44xx.h" 54*63a293e0SPaul Walmsley #include "prm2xxx.h" 55*63a293e0SPaul Walmsley #include "prm3xxx.h" 56*63a293e0SPaul Walmsley #include "prm44xx.h" 57*63a293e0SPaul Walmsley 581dbae815STony Lindgren /* 591dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 601dbae815STony Lindgren * default mapping provided here. 611dbae815STony Lindgren */ 62cc26b3b0SSyed Mohammed, Khasim 63e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) 64cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 651dbae815STony Lindgren { 661dbae815STony Lindgren .virtual = L3_24XX_VIRT, 671dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 681dbae815STony Lindgren .length = L3_24XX_SIZE, 691dbae815STony Lindgren .type = MT_DEVICE 701dbae815STony Lindgren }, 7109f21ed4SKyungmin Park { 7209f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 7309f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 7409f21ed4SKyungmin Park .length = L4_24XX_SIZE, 7509f21ed4SKyungmin Park .type = MT_DEVICE 7609f21ed4SKyungmin Park }, 77cc26b3b0SSyed Mohammed, Khasim }; 78cc26b3b0SSyed Mohammed, Khasim 7959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 80cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 811dbae815STony Lindgren { 827adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 837adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 847adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 85c40fae95STony Lindgren .type = MT_DEVICE 86c40fae95STony Lindgren }, 87c40fae95STony Lindgren { 887adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 897adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 907adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 91c40fae95STony Lindgren .type = MT_DEVICE 92c40fae95STony Lindgren }, 93c40fae95STony Lindgren { 947adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 957adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 967adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 971dbae815STony Lindgren .type = MT_DEVICE 98cc26b3b0SSyed Mohammed, Khasim }, 991dbae815STony Lindgren }; 1001dbae815STony Lindgren 101cc26b3b0SSyed Mohammed, Khasim #endif 102cc26b3b0SSyed Mohammed, Khasim 10359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 104cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 105cc26b3b0SSyed Mohammed, Khasim { 106cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 107cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 108cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 109cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 110cc26b3b0SSyed Mohammed, Khasim }, 111cc26b3b0SSyed Mohammed, Khasim { 112cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 113cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 114cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 115cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 116cc26b3b0SSyed Mohammed, Khasim }, 117cc26b3b0SSyed Mohammed, Khasim { 118cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 119cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 120cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 121cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 122cc26b3b0SSyed Mohammed, Khasim }, 123cc26b3b0SSyed Mohammed, Khasim { 124cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 125cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 126cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 127cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 128cc26b3b0SSyed Mohammed, Khasim }, 129cc26b3b0SSyed Mohammed, Khasim }; 130cc26b3b0SSyed Mohammed, Khasim #endif 131cc26b3b0SSyed Mohammed, Khasim #endif 132cc26b3b0SSyed Mohammed, Khasim 133a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 134cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 135cc26b3b0SSyed Mohammed, Khasim { 136cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 137cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 138cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 139cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 140cc26b3b0SSyed Mohammed, Khasim }, 141cc26b3b0SSyed Mohammed, Khasim { 142cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 143cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 144cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 145cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 146cc26b3b0SSyed Mohammed, Khasim }, 147cc26b3b0SSyed Mohammed, Khasim { 148cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 149cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 150cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 151cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 152cc26b3b0SSyed Mohammed, Khasim }, 153cc26b3b0SSyed Mohammed, Khasim { 154cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 155cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 156cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 157cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 158cc26b3b0SSyed Mohammed, Khasim }, 159cc26b3b0SSyed Mohammed, Khasim { 160cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 161cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 162cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 163cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 164cc26b3b0SSyed Mohammed, Khasim }, 165cc26b3b0SSyed Mohammed, Khasim { 166cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 167cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 168cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 169cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 170cc26b3b0SSyed Mohammed, Khasim }, 171cc26b3b0SSyed Mohammed, Khasim { 172cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 173cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 174cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 175cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 176cc26b3b0SSyed Mohammed, Khasim }, 177a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 178a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 179a4f57b81STony Lindgren { 180a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 181a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 182a4f57b81STony Lindgren .length = SZ_1M, 183a4f57b81STony Lindgren .type = MT_DEVICE 184a4f57b81STony Lindgren }, 185a4f57b81STony Lindgren #endif 186cc26b3b0SSyed Mohammed, Khasim }; 187cc26b3b0SSyed Mohammed, Khasim #endif 18801001712SHemant Pedanekar 18933959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 190a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 19101001712SHemant Pedanekar { 19201001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 19301001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19401001712SHemant Pedanekar .length = L4_34XX_SIZE, 19501001712SHemant Pedanekar .type = MT_DEVICE 1961e6cb146SAfzal Mohammed } 1971e6cb146SAfzal Mohammed }; 1981e6cb146SAfzal Mohammed #endif 1991e6cb146SAfzal Mohammed 200bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 2011e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 20201001712SHemant Pedanekar { 20301001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 20401001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 20501001712SHemant Pedanekar .length = L4_34XX_SIZE, 20601001712SHemant Pedanekar .type = MT_DEVICE 20701001712SHemant Pedanekar }, 2081e6cb146SAfzal Mohammed { 2091e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 2101e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 2111e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 2121e6cb146SAfzal Mohammed .type = MT_DEVICE 2131e6cb146SAfzal Mohammed } 21401001712SHemant Pedanekar }; 21501001712SHemant Pedanekar #endif 21601001712SHemant Pedanekar 21744169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 21844169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 21944169075SSantosh Shilimkar { 22044169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 22144169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 22244169075SSantosh Shilimkar .length = L3_44XX_SIZE, 22344169075SSantosh Shilimkar .type = MT_DEVICE, 22444169075SSantosh Shilimkar }, 22544169075SSantosh Shilimkar { 22644169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 22744169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 22844169075SSantosh Shilimkar .length = L4_44XX_SIZE, 22944169075SSantosh Shilimkar .type = MT_DEVICE, 23044169075SSantosh Shilimkar }, 23144169075SSantosh Shilimkar { 23244169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 23344169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 23444169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 23544169075SSantosh Shilimkar .type = MT_DEVICE, 23644169075SSantosh Shilimkar }, 237137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 238137d105dSSantosh Shilimkar { 239137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 240137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 241137d105dSSantosh Shilimkar .length = PAGE_SIZE, 242137d105dSSantosh Shilimkar .type = MT_MEMORY_SO, 243137d105dSSantosh Shilimkar }, 244137d105dSSantosh Shilimkar #endif 245137d105dSSantosh Shilimkar 24644169075SSantosh Shilimkar }; 24744169075SSantosh Shilimkar #endif 248cc26b3b0SSyed Mohammed, Khasim 24905e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 25005e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = { 25105e152c7SR Sricharan { 25205e152c7SR Sricharan .virtual = L3_54XX_VIRT, 25305e152c7SR Sricharan .pfn = __phys_to_pfn(L3_54XX_PHYS), 25405e152c7SR Sricharan .length = L3_54XX_SIZE, 25505e152c7SR Sricharan .type = MT_DEVICE, 25605e152c7SR Sricharan }, 25705e152c7SR Sricharan { 25805e152c7SR Sricharan .virtual = L4_54XX_VIRT, 25905e152c7SR Sricharan .pfn = __phys_to_pfn(L4_54XX_PHYS), 26005e152c7SR Sricharan .length = L4_54XX_SIZE, 26105e152c7SR Sricharan .type = MT_DEVICE, 26205e152c7SR Sricharan }, 26305e152c7SR Sricharan { 26405e152c7SR Sricharan .virtual = L4_WK_54XX_VIRT, 26505e152c7SR Sricharan .pfn = __phys_to_pfn(L4_WK_54XX_PHYS), 26605e152c7SR Sricharan .length = L4_WK_54XX_SIZE, 26705e152c7SR Sricharan .type = MT_DEVICE, 26805e152c7SR Sricharan }, 26905e152c7SR Sricharan { 27005e152c7SR Sricharan .virtual = L4_PER_54XX_VIRT, 27105e152c7SR Sricharan .pfn = __phys_to_pfn(L4_PER_54XX_PHYS), 27205e152c7SR Sricharan .length = L4_PER_54XX_SIZE, 27305e152c7SR Sricharan .type = MT_DEVICE, 27405e152c7SR Sricharan }, 27505e152c7SR Sricharan }; 27605e152c7SR Sricharan #endif 27705e152c7SR Sricharan 27859b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 279b6a4226cSPaul Walmsley void __init omap242x_map_io(void) 2806fbd55d0STony Lindgren { 2816fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2826fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2836fbd55d0STony Lindgren } 2846fbd55d0STony Lindgren #endif 2856fbd55d0STony Lindgren 28659b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 287b6a4226cSPaul Walmsley void __init omap243x_map_io(void) 2886fbd55d0STony Lindgren { 2896fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2906fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2916fbd55d0STony Lindgren } 2926fbd55d0STony Lindgren #endif 2936fbd55d0STony Lindgren 294a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 295b6a4226cSPaul Walmsley void __init omap3_map_io(void) 2966fbd55d0STony Lindgren { 2976fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2986fbd55d0STony Lindgren } 2996fbd55d0STony Lindgren #endif 3006fbd55d0STony Lindgren 30133959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 302b6a4226cSPaul Walmsley void __init ti81xx_map_io(void) 30301001712SHemant Pedanekar { 304a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 30501001712SHemant Pedanekar } 30601001712SHemant Pedanekar #endif 30701001712SHemant Pedanekar 308bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 309b6a4226cSPaul Walmsley void __init am33xx_map_io(void) 3101e6cb146SAfzal Mohammed { 3111e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 3126fbd55d0STony Lindgren } 3136fbd55d0STony Lindgren #endif 3146fbd55d0STony Lindgren 3156fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 316b6a4226cSPaul Walmsley void __init omap4_map_io(void) 3176fbd55d0STony Lindgren { 3186fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 3192ec1fc4eSSantosh Shilimkar omap_barriers_init(); 3206fbd55d0STony Lindgren } 3216fbd55d0STony Lindgren #endif 3226fbd55d0STony Lindgren 32305e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 324b6a4226cSPaul Walmsley void __init omap5_map_io(void) 32505e152c7SR Sricharan { 32605e152c7SR Sricharan iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc)); 32705e152c7SR Sricharan } 32805e152c7SR Sricharan #endif 3292f135eafSPaul Walmsley /* 3302f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 3312f135eafSPaul Walmsley * 3322f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 3332f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 3342f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 3352f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 3362f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 3372f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 3382f135eafSPaul Walmsley */ 3392f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 3402f135eafSPaul Walmsley { 3412f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 3422f135eafSPaul Walmsley int v = -EINVAL; 3432f135eafSPaul Walmsley long rate; 3442f135eafSPaul Walmsley 3452f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 3462f135eafSPaul Walmsley return 0; 3472f135eafSPaul Walmsley 3482f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 349e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3502f135eafSPaul Walmsley return -EINVAL; 3512f135eafSPaul Walmsley 3522f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3532f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3542f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3552f135eafSPaul Walmsley if (v) 3562f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3572f135eafSPaul Walmsley 3582f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3592f135eafSPaul Walmsley 3602f135eafSPaul Walmsley return v; 3612f135eafSPaul Walmsley } 3622f135eafSPaul Walmsley 3632092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3642092e5ccSPaul Walmsley { 3652092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3662092e5ccSPaul Walmsley } 3672092e5ccSPaul Walmsley 3687b250affSTony Lindgren static void __init omap_common_init_early(void) 3697b250affSTony Lindgren { 370df80442dSArnd Bergmann omap_init_consistent_dma_size(); 3717b250affSTony Lindgren } 3727b250affSTony Lindgren 3737b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 374120db2cbSTony Lindgren { 3752092e5ccSPaul Walmsley u8 postsetup_state; 3762092e5ccSPaul Walmsley 3772092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3782092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3792092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3802092e5ccSPaul Walmsley #else 3812092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3822092e5ccSPaul Walmsley #endif 3832092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 38455d2cb08SBenoit Cousson 38553da4ce2SKevin Hilman omap_pm_if_early_init(); 3864805734bSPaul Walmsley } 3874805734bSPaul Walmsley 38816110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420 3898f5b5a41STony Lindgren void __init omap2420_init_early(void) 3908f5b5a41STony Lindgren { 391b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000)); 392b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE), 393b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE)); 394b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE), 395b6a4226cSPaul Walmsley NULL); 396d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE)); 397d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL); 3984de34f35SVaibhav Hiremath omap2xxx_check_revision(); 399*63a293e0SPaul Walmsley omap2xxx_prm_init(); 400c4ceedcbSPaul Walmsley omap2xxx_cm_init(); 4017b250affSTony Lindgren omap_common_init_early(); 4027b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4037b250affSTony Lindgren omap242x_powerdomains_init(); 4047b250affSTony Lindgren omap242x_clockdomains_init(); 4057b250affSTony Lindgren omap2420_hwmod_init(); 4067b250affSTony Lindgren omap_hwmod_init_postsetup(); 4077b250affSTony Lindgren omap2420_clk_init(); 4088f5b5a41STony Lindgren } 409bbd707acSShawn Guo 410bbd707acSShawn Guo void __init omap2420_init_late(void) 411bbd707acSShawn Guo { 412bbd707acSShawn Guo omap_mux_late_init(); 413bbd707acSShawn Guo omap2_common_pm_late_init(); 414bbd707acSShawn Guo omap2_pm_init(); 41523fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 416bbd707acSShawn Guo } 41716110798SPaul Walmsley #endif 4188f5b5a41STony Lindgren 41916110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430 4208f5b5a41STony Lindgren void __init omap2430_init_early(void) 4218f5b5a41STony Lindgren { 422b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000)); 423b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE), 424b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE)); 425b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE), 426b6a4226cSPaul Walmsley NULL); 427d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE)); 428d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL); 4294de34f35SVaibhav Hiremath omap2xxx_check_revision(); 430*63a293e0SPaul Walmsley omap2xxx_prm_init(); 431c4ceedcbSPaul Walmsley omap2xxx_cm_init(); 4327b250affSTony Lindgren omap_common_init_early(); 4337b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4347b250affSTony Lindgren omap243x_powerdomains_init(); 4357b250affSTony Lindgren omap243x_clockdomains_init(); 4367b250affSTony Lindgren omap2430_hwmod_init(); 4377b250affSTony Lindgren omap_hwmod_init_postsetup(); 4387b250affSTony Lindgren omap2430_clk_init(); 4397b250affSTony Lindgren } 440bbd707acSShawn Guo 441bbd707acSShawn Guo void __init omap2430_init_late(void) 442bbd707acSShawn Guo { 443bbd707acSShawn Guo omap_mux_late_init(); 444bbd707acSShawn Guo omap2_common_pm_late_init(); 445bbd707acSShawn Guo omap2_pm_init(); 44623fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 447bbd707acSShawn Guo } 448c4e2d245SSanjeev Premi #endif 4497b250affSTony Lindgren 4507b250affSTony Lindgren /* 4517b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 4527b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 4537b250affSTony Lindgren */ 454c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 4557b250affSTony Lindgren void __init omap3_init_early(void) 4567b250affSTony Lindgren { 457b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000)); 458b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE), 459b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE)); 460b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE), 461b6a4226cSPaul Walmsley NULL); 462d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE)); 463d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL); 4644de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4654de34f35SVaibhav Hiremath omap3xxx_check_features(); 466*63a293e0SPaul Walmsley omap3xxx_prm_init(); 467c4ceedcbSPaul Walmsley omap3xxx_cm_init(); 4687b250affSTony Lindgren omap_common_init_early(); 4697b250affSTony Lindgren omap3xxx_voltagedomains_init(); 4707b250affSTony Lindgren omap3xxx_powerdomains_init(); 4717b250affSTony Lindgren omap3xxx_clockdomains_init(); 4727b250affSTony Lindgren omap3xxx_hwmod_init(); 4737b250affSTony Lindgren omap_hwmod_init_postsetup(); 4747b250affSTony Lindgren omap3xxx_clk_init(); 4758f5b5a41STony Lindgren } 4768f5b5a41STony Lindgren 4778f5b5a41STony Lindgren void __init omap3430_init_early(void) 4788f5b5a41STony Lindgren { 4797b250affSTony Lindgren omap3_init_early(); 4808f5b5a41STony Lindgren } 4818f5b5a41STony Lindgren 4828f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4838f5b5a41STony Lindgren { 4847b250affSTony Lindgren omap3_init_early(); 4858f5b5a41STony Lindgren } 4868f5b5a41STony Lindgren 4878f5b5a41STony Lindgren void __init omap3630_init_early(void) 4888f5b5a41STony Lindgren { 4897b250affSTony Lindgren omap3_init_early(); 4908f5b5a41STony Lindgren } 4918f5b5a41STony Lindgren 4928f5b5a41STony Lindgren void __init am35xx_init_early(void) 4938f5b5a41STony Lindgren { 4947b250affSTony Lindgren omap3_init_early(); 4958f5b5a41STony Lindgren } 4968f5b5a41STony Lindgren 497a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 4988f5b5a41STony Lindgren { 499b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, 500b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE)); 501b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE), 502b6a4226cSPaul Walmsley NULL); 503d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE)); 504d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL); 5054de34f35SVaibhav Hiremath omap3xxx_check_revision(); 5064de34f35SVaibhav Hiremath ti81xx_check_features(); 5074c3cf901STony Lindgren omap_common_init_early(); 5084c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 5094c3cf901STony Lindgren omap3xxx_powerdomains_init(); 5104c3cf901STony Lindgren omap3xxx_clockdomains_init(); 5114c3cf901STony Lindgren omap3xxx_hwmod_init(); 5124c3cf901STony Lindgren omap_hwmod_init_postsetup(); 5134c3cf901STony Lindgren omap3xxx_clk_init(); 5148f5b5a41STony Lindgren } 515bbd707acSShawn Guo 516bbd707acSShawn Guo void __init omap3_init_late(void) 517bbd707acSShawn Guo { 518bbd707acSShawn Guo omap_mux_late_init(); 519bbd707acSShawn Guo omap2_common_pm_late_init(); 520bbd707acSShawn Guo omap3_pm_init(); 52123fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 522bbd707acSShawn Guo } 523bbd707acSShawn Guo 524bbd707acSShawn Guo void __init omap3430_init_late(void) 525bbd707acSShawn Guo { 526bbd707acSShawn Guo omap_mux_late_init(); 527bbd707acSShawn Guo omap2_common_pm_late_init(); 528bbd707acSShawn Guo omap3_pm_init(); 52923fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 530bbd707acSShawn Guo } 531bbd707acSShawn Guo 532bbd707acSShawn Guo void __init omap35xx_init_late(void) 533bbd707acSShawn Guo { 534bbd707acSShawn Guo omap_mux_late_init(); 535bbd707acSShawn Guo omap2_common_pm_late_init(); 536bbd707acSShawn Guo omap3_pm_init(); 53723fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 538bbd707acSShawn Guo } 539bbd707acSShawn Guo 540bbd707acSShawn Guo void __init omap3630_init_late(void) 541bbd707acSShawn Guo { 542bbd707acSShawn Guo omap_mux_late_init(); 543bbd707acSShawn Guo omap2_common_pm_late_init(); 544bbd707acSShawn Guo omap3_pm_init(); 54523fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 546bbd707acSShawn Guo } 547bbd707acSShawn Guo 548bbd707acSShawn Guo void __init am35xx_init_late(void) 549bbd707acSShawn Guo { 550bbd707acSShawn Guo omap_mux_late_init(); 551bbd707acSShawn Guo omap2_common_pm_late_init(); 552bbd707acSShawn Guo omap3_pm_init(); 55323fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 554bbd707acSShawn Guo } 555bbd707acSShawn Guo 556bbd707acSShawn Guo void __init ti81xx_init_late(void) 557bbd707acSShawn Guo { 558bbd707acSShawn Guo omap_mux_late_init(); 559bbd707acSShawn Guo omap2_common_pm_late_init(); 560bbd707acSShawn Guo omap3_pm_init(); 56123fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 562bbd707acSShawn Guo } 563c4e2d245SSanjeev Premi #endif 5648f5b5a41STony Lindgren 56508f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX 56608f30989SAfzal Mohammed void __init am33xx_init_early(void) 56708f30989SAfzal Mohammed { 568b6a4226cSPaul Walmsley omap2_set_globals_tap(AM335X_CLASS, 569b6a4226cSPaul Walmsley AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); 570b6a4226cSPaul Walmsley omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), 571b6a4226cSPaul Walmsley NULL); 572d9a16f9aSPaul Walmsley omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE)); 573d9a16f9aSPaul Walmsley omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL); 57408f30989SAfzal Mohammed omap3xxx_check_revision(); 57508f30989SAfzal Mohammed ti81xx_check_features(); 57608f30989SAfzal Mohammed omap_common_init_early(); 577ce3fc89aSVaibhav Hiremath am33xx_voltagedomains_init(); 5783f0ea764SVaibhav Hiremath am33xx_powerdomains_init(); 5799c80f3aaSVaibhav Hiremath am33xx_clockdomains_init(); 580a2cfc509SVaibhav Hiremath am33xx_hwmod_init(); 581a2cfc509SVaibhav Hiremath omap_hwmod_init_postsetup(); 582e30384abSVaibhav Hiremath am33xx_clk_init(); 58308f30989SAfzal Mohammed } 58408f30989SAfzal Mohammed #endif 58508f30989SAfzal Mohammed 586c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 5878f5b5a41STony Lindgren void __init omap4430_init_early(void) 5888f5b5a41STony Lindgren { 589b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP443X_CLASS, 590b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE)); 591b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE), 592b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE)); 593d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE)); 594d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE), 595d9a16f9aSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE)); 596d9a16f9aSPaul Walmsley omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE)); 597d9a16f9aSPaul Walmsley omap_prm_base_init(); 598d9a16f9aSPaul Walmsley omap_cm_base_init(); 5994de34f35SVaibhav Hiremath omap4xxx_check_revision(); 6004de34f35SVaibhav Hiremath omap4xxx_check_features(); 601*63a293e0SPaul Walmsley omap44xx_prm_init(); 6027b250affSTony Lindgren omap_common_init_early(); 6037b250affSTony Lindgren omap44xx_voltagedomains_init(); 6047b250affSTony Lindgren omap44xx_powerdomains_init(); 6057b250affSTony Lindgren omap44xx_clockdomains_init(); 6067b250affSTony Lindgren omap44xx_hwmod_init(); 6077b250affSTony Lindgren omap_hwmod_init_postsetup(); 6087b250affSTony Lindgren omap4xxx_clk_init(); 6098f5b5a41STony Lindgren } 610bbd707acSShawn Guo 611bbd707acSShawn Guo void __init omap4430_init_late(void) 612bbd707acSShawn Guo { 613bbd707acSShawn Guo omap_mux_late_init(); 614bbd707acSShawn Guo omap2_common_pm_late_init(); 615bbd707acSShawn Guo omap4_pm_init(); 61623fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 617bbd707acSShawn Guo } 618c4e2d245SSanjeev Premi #endif 6198f5b5a41STony Lindgren 62005e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 62105e152c7SR Sricharan void __init omap5_init_early(void) 62205e152c7SR Sricharan { 623b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP54XX_CLASS, 624b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE)); 625b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), 626b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE)); 627d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE)); 628d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE), 629d9a16f9aSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE)); 630d9a16f9aSPaul Walmsley omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); 631d9a16f9aSPaul Walmsley omap_prm_base_init(); 632d9a16f9aSPaul Walmsley omap_cm_base_init(); 63305e152c7SR Sricharan omap5xxx_check_revision(); 63405e152c7SR Sricharan omap_common_init_early(); 63505e152c7SR Sricharan } 63605e152c7SR Sricharan #endif 63705e152c7SR Sricharan 638a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 6394805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 6404805734bSPaul Walmsley { 641a66cb345STony Lindgren omap_sram_init(); 642a66cb345STony Lindgren 64301001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 64458cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 6452f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 646aa4b1f6eSKevin Hilman } 6471dbae815STony Lindgren } 648