11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren 201dbae815STony Lindgren #include <linux/module.h> 211dbae815STony Lindgren #include <linux/kernel.h> 221dbae815STony Lindgren #include <linux/init.h> 23fced80c7SRussell King #include <linux/io.h> 242f135eafSPaul Walmsley #include <linux/clk.h> 2591773a00STomi Valkeinen #include <linux/omapfb.h> 261dbae815STony Lindgren 27120db2cbSTony Lindgren #include <asm/tlb.h> 28120db2cbSTony Lindgren 29120db2cbSTony Lindgren #include <asm/mach/map.h> 30120db2cbSTony Lindgren 31ce491cf8STony Lindgren #include <plat/sram.h> 32ce491cf8STony Lindgren #include <plat/sdrc.h> 33ce491cf8STony Lindgren #include <plat/gpmc.h> 34ce491cf8STony Lindgren #include <plat/serial.h> 35646e3ed1STony Lindgren 36e80a9729SPaul Walmsley #include "clock2xxx.h" 37657ebfadSPaul Walmsley #include "clock3xxx.h" 38e80a9729SPaul Walmsley #include "clock44xx.h" 391dbae815STony Lindgren 40ce491cf8STony Lindgren #include <plat/omap-pm.h> 41ce491cf8STony Lindgren #include <plat/powerdomain.h> 429717100fSPaul Walmsley #include "powerdomains.h" 439717100fSPaul Walmsley 44ce491cf8STony Lindgren #include <plat/clockdomain.h> 45801954d3SPaul Walmsley #include "clockdomains.h" 466f88e9bcSKevin Hilman 47ce491cf8STony Lindgren #include <plat/omap_hwmod.h> 4802bfc030SPaul Walmsley 491dbae815STony Lindgren /* 501dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 511dbae815STony Lindgren * default mapping provided here. 521dbae815STony Lindgren */ 53cc26b3b0SSyed Mohammed, Khasim 54088ef950STony Lindgren #ifdef CONFIG_ARCH_OMAP2 55cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 561dbae815STony Lindgren { 571dbae815STony Lindgren .virtual = L3_24XX_VIRT, 581dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 591dbae815STony Lindgren .length = L3_24XX_SIZE, 601dbae815STony Lindgren .type = MT_DEVICE 611dbae815STony Lindgren }, 6209f21ed4SKyungmin Park { 6309f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6409f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6509f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6609f21ed4SKyungmin Park .type = MT_DEVICE 6709f21ed4SKyungmin Park }, 68cc26b3b0SSyed Mohammed, Khasim }; 69cc26b3b0SSyed Mohammed, Khasim 70cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2420 71cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 721dbae815STony Lindgren { 737adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 747adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 757adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 76c40fae95STony Lindgren .type = MT_DEVICE 77c40fae95STony Lindgren }, 78c40fae95STony Lindgren { 797adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 807adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 817adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 82c40fae95STony Lindgren .type = MT_DEVICE 83c40fae95STony Lindgren }, 84c40fae95STony Lindgren { 857adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 867adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 877adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 881dbae815STony Lindgren .type = MT_DEVICE 89cc26b3b0SSyed Mohammed, Khasim }, 901dbae815STony Lindgren }; 911dbae815STony Lindgren 92cc26b3b0SSyed Mohammed, Khasim #endif 93cc26b3b0SSyed Mohammed, Khasim 94cc26b3b0SSyed Mohammed, Khasim #ifdef CONFIG_ARCH_OMAP2430 95cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 96cc26b3b0SSyed Mohammed, Khasim { 97cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 98cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 99cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 100cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 101cc26b3b0SSyed Mohammed, Khasim }, 102cc26b3b0SSyed Mohammed, Khasim { 103cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 104cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 105cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 106cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 107cc26b3b0SSyed Mohammed, Khasim }, 108cc26b3b0SSyed Mohammed, Khasim { 109cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 110cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 111cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 112cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 113cc26b3b0SSyed Mohammed, Khasim }, 114cc26b3b0SSyed Mohammed, Khasim { 115cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 116cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 117cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 118cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 119cc26b3b0SSyed Mohammed, Khasim }, 120cc26b3b0SSyed Mohammed, Khasim }; 121cc26b3b0SSyed Mohammed, Khasim #endif 122cc26b3b0SSyed Mohammed, Khasim #endif 123cc26b3b0SSyed Mohammed, Khasim 124a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 125cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 126cc26b3b0SSyed Mohammed, Khasim { 127cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 128cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 129cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 130cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 131cc26b3b0SSyed Mohammed, Khasim }, 132cc26b3b0SSyed Mohammed, Khasim { 133cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 134cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 135cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 136cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 137cc26b3b0SSyed Mohammed, Khasim }, 138cc26b3b0SSyed Mohammed, Khasim { 139cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 140cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 141cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 142cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 143cc26b3b0SSyed Mohammed, Khasim }, 144cc26b3b0SSyed Mohammed, Khasim { 145cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 146cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 147cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 148cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 149cc26b3b0SSyed Mohammed, Khasim }, 150cc26b3b0SSyed Mohammed, Khasim { 151cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 152cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 153cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 154cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 155cc26b3b0SSyed Mohammed, Khasim }, 156cc26b3b0SSyed Mohammed, Khasim { 157cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 158cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 159cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 160cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 161cc26b3b0SSyed Mohammed, Khasim }, 162cc26b3b0SSyed Mohammed, Khasim { 163cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 164cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 165cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 166cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 167cc26b3b0SSyed Mohammed, Khasim }, 168a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 169a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 170a4f57b81STony Lindgren { 171a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 172a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 173a4f57b81STony Lindgren .length = SZ_1M, 174a4f57b81STony Lindgren .type = MT_DEVICE 175a4f57b81STony Lindgren }, 176a4f57b81STony Lindgren #endif 177cc26b3b0SSyed Mohammed, Khasim }; 178cc26b3b0SSyed Mohammed, Khasim #endif 17944169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 18044169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 18144169075SSantosh Shilimkar { 18244169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 18344169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 18444169075SSantosh Shilimkar .length = L3_44XX_SIZE, 18544169075SSantosh Shilimkar .type = MT_DEVICE, 18644169075SSantosh Shilimkar }, 18744169075SSantosh Shilimkar { 18844169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 18944169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 19044169075SSantosh Shilimkar .length = L4_44XX_SIZE, 19144169075SSantosh Shilimkar .type = MT_DEVICE, 19244169075SSantosh Shilimkar }, 19344169075SSantosh Shilimkar { 19444169075SSantosh Shilimkar .virtual = OMAP44XX_GPMC_VIRT, 19544169075SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS), 19644169075SSantosh Shilimkar .length = OMAP44XX_GPMC_SIZE, 19744169075SSantosh Shilimkar .type = MT_DEVICE, 19844169075SSantosh Shilimkar }, 19944169075SSantosh Shilimkar { 200f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF1_VIRT, 201f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS), 202f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF1_SIZE, 203f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 204f5d2d659SSantosh Shilimkar }, 205f5d2d659SSantosh Shilimkar { 206f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF2_VIRT, 207f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS), 208f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF2_SIZE, 209f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 210f5d2d659SSantosh Shilimkar }, 211f5d2d659SSantosh Shilimkar { 212f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_DMM_VIRT, 213f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS), 214f5d2d659SSantosh Shilimkar .length = OMAP44XX_DMM_SIZE, 215f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 216f5d2d659SSantosh Shilimkar }, 217f5d2d659SSantosh Shilimkar { 21844169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 21944169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 22044169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 22144169075SSantosh Shilimkar .type = MT_DEVICE, 22244169075SSantosh Shilimkar }, 22344169075SSantosh Shilimkar { 22444169075SSantosh Shilimkar .virtual = L4_EMU_44XX_VIRT, 22544169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS), 22644169075SSantosh Shilimkar .length = L4_EMU_44XX_SIZE, 22744169075SSantosh Shilimkar .type = MT_DEVICE, 22844169075SSantosh Shilimkar }, 22944169075SSantosh Shilimkar }; 23044169075SSantosh Shilimkar #endif 231cc26b3b0SSyed Mohammed, Khasim 2326fbd55d0STony Lindgren static void __init _omap2_map_common_io(void) 2331dbae815STony Lindgren { 234120db2cbSTony Lindgren /* Normally devicemaps_init() would flush caches and tlb after 235120db2cbSTony Lindgren * mdesc->map_io(), but we must also do it here because of the CPU 236120db2cbSTony Lindgren * revision check below. 237120db2cbSTony Lindgren */ 238120db2cbSTony Lindgren local_flush_tlb_all(); 239120db2cbSTony Lindgren flush_cache_all(); 240120db2cbSTony Lindgren 2411dbae815STony Lindgren omap2_check_revision(); 2421dbae815STony Lindgren omap_sram_init(); 243120db2cbSTony Lindgren } 244120db2cbSTony Lindgren 2456fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP2420 2468185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2476fbd55d0STony Lindgren { 2486fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2496fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2506fbd55d0STony Lindgren _omap2_map_common_io(); 2516fbd55d0STony Lindgren } 2526fbd55d0STony Lindgren #endif 2536fbd55d0STony Lindgren 2546fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP2430 2558185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2566fbd55d0STony Lindgren { 2576fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2586fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2596fbd55d0STony Lindgren _omap2_map_common_io(); 2606fbd55d0STony Lindgren } 2616fbd55d0STony Lindgren #endif 2626fbd55d0STony Lindgren 263a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2648185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2656fbd55d0STony Lindgren { 2666fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2676fbd55d0STony Lindgren _omap2_map_common_io(); 2686fbd55d0STony Lindgren } 2696fbd55d0STony Lindgren #endif 2706fbd55d0STony Lindgren 2716fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 2728185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 2736fbd55d0STony Lindgren { 2746fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 2756fbd55d0STony Lindgren _omap2_map_common_io(); 2766fbd55d0STony Lindgren } 2776fbd55d0STony Lindgren #endif 2786fbd55d0STony Lindgren 2792f135eafSPaul Walmsley /* 2802f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 2812f135eafSPaul Walmsley * 2822f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 2832f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 2842f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 2852f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 2862f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 2872f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 2882f135eafSPaul Walmsley */ 2892f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 2902f135eafSPaul Walmsley { 2912f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 2922f135eafSPaul Walmsley int v = -EINVAL; 2932f135eafSPaul Walmsley long rate; 2942f135eafSPaul Walmsley 2952f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 2962f135eafSPaul Walmsley return 0; 2972f135eafSPaul Walmsley 2982f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 2992f135eafSPaul Walmsley if (!dpll3_m2_ck) 3002f135eafSPaul Walmsley return -EINVAL; 3012f135eafSPaul Walmsley 3022f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3032f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3042f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3052f135eafSPaul Walmsley if (v) 3062f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3072f135eafSPaul Walmsley 3082f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3092f135eafSPaul Walmsley 3102f135eafSPaul Walmsley return v; 3112f135eafSPaul Walmsley } 3122f135eafSPaul Walmsley 31358cda884SJean Pihet void __init omap2_init_common_hw(struct omap_sdrc_params *sdrc_cs0, 31458cda884SJean Pihet struct omap_sdrc_params *sdrc_cs1) 315120db2cbSTony Lindgren { 31697d60162SPaul Walmsley u8 skip_setup_idle = 0; 31797d60162SPaul Walmsley 3183a759f09SAbhijit Pagare pwrdm_init(powerdomains_omap); 31955ed9694SPaul Walmsley clkdm_init(clockdomains_omap, clkdm_autodeps); 3207359154eSPaul Walmsley if (cpu_is_omap242x()) 3217359154eSPaul Walmsley omap2420_hwmod_init(); 3227359154eSPaul Walmsley else if (cpu_is_omap243x()) 3237359154eSPaul Walmsley omap2430_hwmod_init(); 3247359154eSPaul Walmsley else if (cpu_is_omap34xx()) 3257359154eSPaul Walmsley omap3xxx_hwmod_init(); 326*55d2cb08SBenoit Cousson else if (cpu_is_omap44xx()) 327*55d2cb08SBenoit Cousson omap44xx_hwmod_init(); 328*55d2cb08SBenoit Cousson 3297359154eSPaul Walmsley /* The OPP tables have to be registered before a clk init */ 330c0407a96SPaul Walmsley omap_pm_if_early_init(mpu_opps, dsp_opps, l3_opps); 331e80a9729SPaul Walmsley 33281b34fbeSPaul Walmsley if (cpu_is_omap2420()) 33381b34fbeSPaul Walmsley omap2420_clk_init(); 33481b34fbeSPaul Walmsley else if (cpu_is_omap2430()) 33581b34fbeSPaul Walmsley omap2430_clk_init(); 336e80a9729SPaul Walmsley else if (cpu_is_omap34xx()) 337e80a9729SPaul Walmsley omap3xxx_clk_init(); 338e80a9729SPaul Walmsley else if (cpu_is_omap44xx()) 339e80a9729SPaul Walmsley omap4xxx_clk_init(); 340e80a9729SPaul Walmsley else 341e80a9729SPaul Walmsley pr_err("Could not init clock framework - unknown CPU\n"); 342e80a9729SPaul Walmsley 343b3c6df3aSPaul Walmsley omap_serial_early_init(); 34497d60162SPaul Walmsley 34597d60162SPaul Walmsley #ifndef CONFIG_PM_RUNTIME 34697d60162SPaul Walmsley skip_setup_idle = 1; 34797d60162SPaul Walmsley #endif 34897d60162SPaul Walmsley omap_hwmod_late_init(skip_setup_idle); 349aa4b1f6eSKevin Hilman if (cpu_is_omap24xx() || cpu_is_omap34xx()) { 35058cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 3512f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 352aa4b1f6eSKevin Hilman } 3534bbbc1adSJuha Yrjola gpmc_init(); 3541dbae815STony Lindgren } 355