11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 241dbae815STony Lindgren 25120db2cbSTony Lindgren #include <asm/tlb.h> 26120db2cbSTony Lindgren #include <asm/mach/map.h> 27120db2cbSTony Lindgren 2845c3eb7dSTony Lindgren #include <linux/omap-dma.h> 29646e3ed1STony Lindgren 30dc843280STony Lindgren #include "omap_hwmod.h" 31dbc04161STony Lindgren #include "soc.h" 32ee0839c2STony Lindgren #include "iomap.h" 33ee0839c2STony Lindgren #include "voltage.h" 34ee0839c2STony Lindgren #include "powerdomain.h" 35ee0839c2STony Lindgren #include "clockdomain.h" 36ee0839c2STony Lindgren #include "common.h" 37e30384abSVaibhav Hiremath #include "clock.h" 38e80a9729SPaul Walmsley #include "clock2xxx.h" 39657ebfadSPaul Walmsley #include "clock3xxx.h" 40e80a9729SPaul Walmsley #include "clock44xx.h" 411d5aef49STony Lindgren #include "omap-pm.h" 423e6ece13SPaul Walmsley #include "sdrc.h" 43b6a4226cSPaul Walmsley #include "control.h" 443d82cbbbSTony Lindgren #include "serial.h" 45bf027ca1STony Lindgren #include "sram.h" 46c4ceedcbSPaul Walmsley #include "cm2xxx.h" 47c4ceedcbSPaul Walmsley #include "cm3xxx.h" 48d9a16f9aSPaul Walmsley #include "prm.h" 49d9a16f9aSPaul Walmsley #include "cm.h" 50d9a16f9aSPaul Walmsley #include "prcm_mpu44xx.h" 51d9a16f9aSPaul Walmsley #include "prminst44xx.h" 52d9a16f9aSPaul Walmsley #include "cminst44xx.h" 5363a293e0SPaul Walmsley #include "prm2xxx.h" 5463a293e0SPaul Walmsley #include "prm3xxx.h" 5563a293e0SPaul Walmsley #include "prm44xx.h" 561dbae815STony Lindgren 571dbae815STony Lindgren /* 58ff931c82SRajendra Nayak * omap_clk_init: points to a function that does the SoC-specific 59ff931c82SRajendra Nayak * clock initializations 60ff931c82SRajendra Nayak */ 61ff931c82SRajendra Nayak int (*omap_clk_init)(void); 62ff931c82SRajendra Nayak 63ff931c82SRajendra Nayak /* 641dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 651dbae815STony Lindgren * default mapping provided here. 661dbae815STony Lindgren */ 67cc26b3b0SSyed Mohammed, Khasim 68e48f814eSTony Lindgren #if defined(CONFIG_SOC_OMAP2420) || defined(CONFIG_SOC_OMAP2430) 69cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 701dbae815STony Lindgren { 711dbae815STony Lindgren .virtual = L3_24XX_VIRT, 721dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 731dbae815STony Lindgren .length = L3_24XX_SIZE, 741dbae815STony Lindgren .type = MT_DEVICE 751dbae815STony Lindgren }, 7609f21ed4SKyungmin Park { 7709f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 7809f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 7909f21ed4SKyungmin Park .length = L4_24XX_SIZE, 8009f21ed4SKyungmin Park .type = MT_DEVICE 8109f21ed4SKyungmin Park }, 82cc26b3b0SSyed Mohammed, Khasim }; 83cc26b3b0SSyed Mohammed, Khasim 8459b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 85cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 861dbae815STony Lindgren { 877adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 887adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 897adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 90c40fae95STony Lindgren .type = MT_DEVICE 91c40fae95STony Lindgren }, 92c40fae95STony Lindgren { 937adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 947adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 957adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 96c40fae95STony Lindgren .type = MT_DEVICE 97c40fae95STony Lindgren }, 98c40fae95STony Lindgren { 997adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 1007adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 1017adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 1021dbae815STony Lindgren .type = MT_DEVICE 103cc26b3b0SSyed Mohammed, Khasim }, 1041dbae815STony Lindgren }; 1051dbae815STony Lindgren 106cc26b3b0SSyed Mohammed, Khasim #endif 107cc26b3b0SSyed Mohammed, Khasim 10859b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 109cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 110cc26b3b0SSyed Mohammed, Khasim { 111cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 112cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 113cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 114cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 115cc26b3b0SSyed Mohammed, Khasim }, 116cc26b3b0SSyed Mohammed, Khasim { 117cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 118cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 119cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 120cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 121cc26b3b0SSyed Mohammed, Khasim }, 122cc26b3b0SSyed Mohammed, Khasim { 123cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 124cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 125cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 126cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 127cc26b3b0SSyed Mohammed, Khasim }, 128cc26b3b0SSyed Mohammed, Khasim { 129cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 130cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 131cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 132cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 133cc26b3b0SSyed Mohammed, Khasim }, 134cc26b3b0SSyed Mohammed, Khasim }; 135cc26b3b0SSyed Mohammed, Khasim #endif 136cc26b3b0SSyed Mohammed, Khasim #endif 137cc26b3b0SSyed Mohammed, Khasim 138a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 139cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 140cc26b3b0SSyed Mohammed, Khasim { 141cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 142cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 143cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 144cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 145cc26b3b0SSyed Mohammed, Khasim }, 146cc26b3b0SSyed Mohammed, Khasim { 147cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 148cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 149cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 150cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 151cc26b3b0SSyed Mohammed, Khasim }, 152cc26b3b0SSyed Mohammed, Khasim { 153cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 154cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 155cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 156cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 157cc26b3b0SSyed Mohammed, Khasim }, 158cc26b3b0SSyed Mohammed, Khasim { 159cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 160cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 161cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 162cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 163cc26b3b0SSyed Mohammed, Khasim }, 164cc26b3b0SSyed Mohammed, Khasim { 165cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 166cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 167cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 168cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 169cc26b3b0SSyed Mohammed, Khasim }, 170cc26b3b0SSyed Mohammed, Khasim { 171cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 172cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 173cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 174cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 175cc26b3b0SSyed Mohammed, Khasim }, 176cc26b3b0SSyed Mohammed, Khasim { 177cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 178cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 179cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 180cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 181cc26b3b0SSyed Mohammed, Khasim }, 182a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 183a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 184a4f57b81STony Lindgren { 185a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 186a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 187a4f57b81STony Lindgren .length = SZ_1M, 188a4f57b81STony Lindgren .type = MT_DEVICE 189a4f57b81STony Lindgren }, 190a4f57b81STony Lindgren #endif 191cc26b3b0SSyed Mohammed, Khasim }; 192cc26b3b0SSyed Mohammed, Khasim #endif 19301001712SHemant Pedanekar 19433959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 195a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 19601001712SHemant Pedanekar { 19701001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 19801001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19901001712SHemant Pedanekar .length = L4_34XX_SIZE, 20001001712SHemant Pedanekar .type = MT_DEVICE 2011e6cb146SAfzal Mohammed } 2021e6cb146SAfzal Mohammed }; 2031e6cb146SAfzal Mohammed #endif 2041e6cb146SAfzal Mohammed 205bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 2061e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 20701001712SHemant Pedanekar { 20801001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 20901001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 21001001712SHemant Pedanekar .length = L4_34XX_SIZE, 21101001712SHemant Pedanekar .type = MT_DEVICE 21201001712SHemant Pedanekar }, 2131e6cb146SAfzal Mohammed { 2141e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 2151e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 2161e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 2171e6cb146SAfzal Mohammed .type = MT_DEVICE 2181e6cb146SAfzal Mohammed } 21901001712SHemant Pedanekar }; 22001001712SHemant Pedanekar #endif 22101001712SHemant Pedanekar 22244169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 22344169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 22444169075SSantosh Shilimkar { 22544169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 22644169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 22744169075SSantosh Shilimkar .length = L3_44XX_SIZE, 22844169075SSantosh Shilimkar .type = MT_DEVICE, 22944169075SSantosh Shilimkar }, 23044169075SSantosh Shilimkar { 23144169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 23244169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 23344169075SSantosh Shilimkar .length = L4_44XX_SIZE, 23444169075SSantosh Shilimkar .type = MT_DEVICE, 23544169075SSantosh Shilimkar }, 23644169075SSantosh Shilimkar { 23744169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 23844169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 23944169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 24044169075SSantosh Shilimkar .type = MT_DEVICE, 24144169075SSantosh Shilimkar }, 242137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 243137d105dSSantosh Shilimkar { 244137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 245137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 246137d105dSSantosh Shilimkar .length = PAGE_SIZE, 247137d105dSSantosh Shilimkar .type = MT_MEMORY_SO, 248137d105dSSantosh Shilimkar }, 249137d105dSSantosh Shilimkar #endif 250137d105dSSantosh Shilimkar 25144169075SSantosh Shilimkar }; 25244169075SSantosh Shilimkar #endif 253cc26b3b0SSyed Mohammed, Khasim 25405e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 25505e152c7SR Sricharan static struct map_desc omap54xx_io_desc[] __initdata = { 25605e152c7SR Sricharan { 25705e152c7SR Sricharan .virtual = L3_54XX_VIRT, 25805e152c7SR Sricharan .pfn = __phys_to_pfn(L3_54XX_PHYS), 25905e152c7SR Sricharan .length = L3_54XX_SIZE, 26005e152c7SR Sricharan .type = MT_DEVICE, 26105e152c7SR Sricharan }, 26205e152c7SR Sricharan { 26305e152c7SR Sricharan .virtual = L4_54XX_VIRT, 26405e152c7SR Sricharan .pfn = __phys_to_pfn(L4_54XX_PHYS), 26505e152c7SR Sricharan .length = L4_54XX_SIZE, 26605e152c7SR Sricharan .type = MT_DEVICE, 26705e152c7SR Sricharan }, 26805e152c7SR Sricharan { 26905e152c7SR Sricharan .virtual = L4_WK_54XX_VIRT, 27005e152c7SR Sricharan .pfn = __phys_to_pfn(L4_WK_54XX_PHYS), 27105e152c7SR Sricharan .length = L4_WK_54XX_SIZE, 27205e152c7SR Sricharan .type = MT_DEVICE, 27305e152c7SR Sricharan }, 27405e152c7SR Sricharan { 27505e152c7SR Sricharan .virtual = L4_PER_54XX_VIRT, 27605e152c7SR Sricharan .pfn = __phys_to_pfn(L4_PER_54XX_PHYS), 27705e152c7SR Sricharan .length = L4_PER_54XX_SIZE, 27805e152c7SR Sricharan .type = MT_DEVICE, 27905e152c7SR Sricharan }, 28005e152c7SR Sricharan }; 28105e152c7SR Sricharan #endif 28205e152c7SR Sricharan 28359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 284b6a4226cSPaul Walmsley void __init omap242x_map_io(void) 2856fbd55d0STony Lindgren { 2866fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2876fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2886fbd55d0STony Lindgren } 2896fbd55d0STony Lindgren #endif 2906fbd55d0STony Lindgren 29159b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 292b6a4226cSPaul Walmsley void __init omap243x_map_io(void) 2936fbd55d0STony Lindgren { 2946fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2956fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2966fbd55d0STony Lindgren } 2976fbd55d0STony Lindgren #endif 2986fbd55d0STony Lindgren 299a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 300b6a4226cSPaul Walmsley void __init omap3_map_io(void) 3016fbd55d0STony Lindgren { 3026fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 3036fbd55d0STony Lindgren } 3046fbd55d0STony Lindgren #endif 3056fbd55d0STony Lindgren 30633959553SKevin Hilman #ifdef CONFIG_SOC_TI81XX 307b6a4226cSPaul Walmsley void __init ti81xx_map_io(void) 30801001712SHemant Pedanekar { 309a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 31001001712SHemant Pedanekar } 31101001712SHemant Pedanekar #endif 31201001712SHemant Pedanekar 313bb6abcf4SKevin Hilman #ifdef CONFIG_SOC_AM33XX 314b6a4226cSPaul Walmsley void __init am33xx_map_io(void) 3151e6cb146SAfzal Mohammed { 3161e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 3176fbd55d0STony Lindgren } 3186fbd55d0STony Lindgren #endif 3196fbd55d0STony Lindgren 3206fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 321b6a4226cSPaul Walmsley void __init omap4_map_io(void) 3226fbd55d0STony Lindgren { 3236fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 3242ec1fc4eSSantosh Shilimkar omap_barriers_init(); 3256fbd55d0STony Lindgren } 3266fbd55d0STony Lindgren #endif 3276fbd55d0STony Lindgren 32805e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 329b6a4226cSPaul Walmsley void __init omap5_map_io(void) 33005e152c7SR Sricharan { 33105e152c7SR Sricharan iotable_init(omap54xx_io_desc, ARRAY_SIZE(omap54xx_io_desc)); 33205e152c7SR Sricharan } 33305e152c7SR Sricharan #endif 3342f135eafSPaul Walmsley /* 3352f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 3362f135eafSPaul Walmsley * 3372f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 3382f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 3392f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 3402f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 3412f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 3422f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 3432f135eafSPaul Walmsley */ 3442f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 3452f135eafSPaul Walmsley { 3462f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 3472f135eafSPaul Walmsley int v = -EINVAL; 3482f135eafSPaul Walmsley long rate; 3492f135eafSPaul Walmsley 3502f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 3512f135eafSPaul Walmsley return 0; 3522f135eafSPaul Walmsley 3532f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 354e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3552f135eafSPaul Walmsley return -EINVAL; 3562f135eafSPaul Walmsley 3572f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3582f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3592f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3602f135eafSPaul Walmsley if (v) 3612f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3622f135eafSPaul Walmsley 3632f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3642f135eafSPaul Walmsley 3652f135eafSPaul Walmsley return v; 3662f135eafSPaul Walmsley } 3672f135eafSPaul Walmsley 3682092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3692092e5ccSPaul Walmsley { 3702092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3712092e5ccSPaul Walmsley } 3722092e5ccSPaul Walmsley 3737b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 374120db2cbSTony Lindgren { 3752092e5ccSPaul Walmsley u8 postsetup_state; 3762092e5ccSPaul Walmsley 3772092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3782092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3792092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3802092e5ccSPaul Walmsley #else 3812092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3822092e5ccSPaul Walmsley #endif 3832092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 38455d2cb08SBenoit Cousson 38553da4ce2SKevin Hilman omap_pm_if_early_init(); 3864805734bSPaul Walmsley } 3874805734bSPaul Walmsley 388*4ed12be0SRuslan Bilovol static void __init omap_common_late_init(void) 389*4ed12be0SRuslan Bilovol { 390*4ed12be0SRuslan Bilovol omap_mux_late_init(); 391*4ed12be0SRuslan Bilovol omap2_common_pm_late_init(); 392*4ed12be0SRuslan Bilovol } 393*4ed12be0SRuslan Bilovol 39416110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2420 3958f5b5a41STony Lindgren void __init omap2420_init_early(void) 3968f5b5a41STony Lindgren { 397b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP242X_CLASS, OMAP2_L4_IO_ADDRESS(0x48014000)); 398b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP2420_SDRC_BASE), 399b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP2420_SMS_BASE)); 400b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE), 401b6a4226cSPaul Walmsley NULL); 402d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2420_PRM_BASE)); 403d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE), NULL); 4044de34f35SVaibhav Hiremath omap2xxx_check_revision(); 40563a293e0SPaul Walmsley omap2xxx_prm_init(); 406c4ceedcbSPaul Walmsley omap2xxx_cm_init(); 4077b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4087b250affSTony Lindgren omap242x_powerdomains_init(); 4097b250affSTony Lindgren omap242x_clockdomains_init(); 4107b250affSTony Lindgren omap2420_hwmod_init(); 4117b250affSTony Lindgren omap_hwmod_init_postsetup(); 412ff931c82SRajendra Nayak omap_clk_init = omap2420_clk_init; 4138f5b5a41STony Lindgren } 414bbd707acSShawn Guo 415bbd707acSShawn Guo void __init omap2420_init_late(void) 416bbd707acSShawn Guo { 417*4ed12be0SRuslan Bilovol omap_common_late_init(); 418bbd707acSShawn Guo omap2_pm_init(); 41923fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 420bbd707acSShawn Guo } 42116110798SPaul Walmsley #endif 4228f5b5a41STony Lindgren 42316110798SPaul Walmsley #ifdef CONFIG_SOC_OMAP2430 4248f5b5a41STony Lindgren void __init omap2430_init_early(void) 4258f5b5a41STony Lindgren { 426b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP243X_CLASS, OMAP2_L4_IO_ADDRESS(0x4900a000)); 427b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP243X_SDRC_BASE), 428b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP243X_SMS_BASE)); 429b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE), 430b6a4226cSPaul Walmsley NULL); 431d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP2430_PRM_BASE)); 432d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE), NULL); 4334de34f35SVaibhav Hiremath omap2xxx_check_revision(); 43463a293e0SPaul Walmsley omap2xxx_prm_init(); 435c4ceedcbSPaul Walmsley omap2xxx_cm_init(); 4367b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4377b250affSTony Lindgren omap243x_powerdomains_init(); 4387b250affSTony Lindgren omap243x_clockdomains_init(); 4397b250affSTony Lindgren omap2430_hwmod_init(); 4407b250affSTony Lindgren omap_hwmod_init_postsetup(); 441ff931c82SRajendra Nayak omap_clk_init = omap2430_clk_init; 4427b250affSTony Lindgren } 443bbd707acSShawn Guo 444bbd707acSShawn Guo void __init omap2430_init_late(void) 445bbd707acSShawn Guo { 446*4ed12be0SRuslan Bilovol omap_common_late_init(); 447bbd707acSShawn Guo omap2_pm_init(); 44823fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 449bbd707acSShawn Guo } 450c4e2d245SSanjeev Premi #endif 4517b250affSTony Lindgren 4527b250affSTony Lindgren /* 4537b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 4547b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 4557b250affSTony Lindgren */ 456c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 4577b250affSTony Lindgren void __init omap3_init_early(void) 4587b250affSTony Lindgren { 459b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, OMAP2_L4_IO_ADDRESS(0x4830A000)); 460b6a4226cSPaul Walmsley omap2_set_globals_sdrc(OMAP2_L3_IO_ADDRESS(OMAP343X_SDRC_BASE), 461b6a4226cSPaul Walmsley OMAP2_L3_IO_ADDRESS(OMAP343X_SMS_BASE)); 462b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE), 463b6a4226cSPaul Walmsley NULL); 464d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP3430_PRM_BASE)); 465d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE), NULL); 4664de34f35SVaibhav Hiremath omap3xxx_check_revision(); 4674de34f35SVaibhav Hiremath omap3xxx_check_features(); 46863a293e0SPaul Walmsley omap3xxx_prm_init(); 469c4ceedcbSPaul Walmsley omap3xxx_cm_init(); 4707b250affSTony Lindgren omap3xxx_voltagedomains_init(); 4717b250affSTony Lindgren omap3xxx_powerdomains_init(); 4727b250affSTony Lindgren omap3xxx_clockdomains_init(); 4737b250affSTony Lindgren omap3xxx_hwmod_init(); 4747b250affSTony Lindgren omap_hwmod_init_postsetup(); 475ff931c82SRajendra Nayak omap_clk_init = omap3xxx_clk_init; 4768f5b5a41STony Lindgren } 4778f5b5a41STony Lindgren 4788f5b5a41STony Lindgren void __init omap3430_init_early(void) 4798f5b5a41STony Lindgren { 4807b250affSTony Lindgren omap3_init_early(); 4818f5b5a41STony Lindgren } 4828f5b5a41STony Lindgren 4838f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4848f5b5a41STony Lindgren { 4857b250affSTony Lindgren omap3_init_early(); 4868f5b5a41STony Lindgren } 4878f5b5a41STony Lindgren 4888f5b5a41STony Lindgren void __init omap3630_init_early(void) 4898f5b5a41STony Lindgren { 4907b250affSTony Lindgren omap3_init_early(); 4918f5b5a41STony Lindgren } 4928f5b5a41STony Lindgren 4938f5b5a41STony Lindgren void __init am35xx_init_early(void) 4948f5b5a41STony Lindgren { 4957b250affSTony Lindgren omap3_init_early(); 4968f5b5a41STony Lindgren } 4978f5b5a41STony Lindgren 498a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 4998f5b5a41STony Lindgren { 500b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP343X_CLASS, 501b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(TI81XX_TAP_BASE)); 502b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(TI81XX_CTRL_BASE), 503b6a4226cSPaul Walmsley NULL); 504d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE)); 505d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(TI81XX_PRCM_BASE), NULL); 5064de34f35SVaibhav Hiremath omap3xxx_check_revision(); 5074de34f35SVaibhav Hiremath ti81xx_check_features(); 5084c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 5094c3cf901STony Lindgren omap3xxx_powerdomains_init(); 5104c3cf901STony Lindgren omap3xxx_clockdomains_init(); 5114c3cf901STony Lindgren omap3xxx_hwmod_init(); 5124c3cf901STony Lindgren omap_hwmod_init_postsetup(); 513ff931c82SRajendra Nayak omap_clk_init = omap3xxx_clk_init; 5148f5b5a41STony Lindgren } 515bbd707acSShawn Guo 516bbd707acSShawn Guo void __init omap3_init_late(void) 517bbd707acSShawn Guo { 518*4ed12be0SRuslan Bilovol omap_common_late_init(); 519bbd707acSShawn Guo omap3_pm_init(); 52023fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 521bbd707acSShawn Guo } 522bbd707acSShawn Guo 523bbd707acSShawn Guo void __init omap3430_init_late(void) 524bbd707acSShawn Guo { 525*4ed12be0SRuslan Bilovol omap_common_late_init(); 526bbd707acSShawn Guo omap3_pm_init(); 52723fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 528bbd707acSShawn Guo } 529bbd707acSShawn Guo 530bbd707acSShawn Guo void __init omap35xx_init_late(void) 531bbd707acSShawn Guo { 532*4ed12be0SRuslan Bilovol omap_common_late_init(); 533bbd707acSShawn Guo omap3_pm_init(); 53423fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 535bbd707acSShawn Guo } 536bbd707acSShawn Guo 537bbd707acSShawn Guo void __init omap3630_init_late(void) 538bbd707acSShawn Guo { 539*4ed12be0SRuslan Bilovol omap_common_late_init(); 540bbd707acSShawn Guo omap3_pm_init(); 54123fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 542bbd707acSShawn Guo } 543bbd707acSShawn Guo 544bbd707acSShawn Guo void __init am35xx_init_late(void) 545bbd707acSShawn Guo { 546*4ed12be0SRuslan Bilovol omap_common_late_init(); 547bbd707acSShawn Guo omap3_pm_init(); 54823fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 549bbd707acSShawn Guo } 550bbd707acSShawn Guo 551bbd707acSShawn Guo void __init ti81xx_init_late(void) 552bbd707acSShawn Guo { 553*4ed12be0SRuslan Bilovol omap_common_late_init(); 554bbd707acSShawn Guo omap3_pm_init(); 55523fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 556bbd707acSShawn Guo } 557c4e2d245SSanjeev Premi #endif 5588f5b5a41STony Lindgren 55908f30989SAfzal Mohammed #ifdef CONFIG_SOC_AM33XX 56008f30989SAfzal Mohammed void __init am33xx_init_early(void) 56108f30989SAfzal Mohammed { 562b6a4226cSPaul Walmsley omap2_set_globals_tap(AM335X_CLASS, 563b6a4226cSPaul Walmsley AM33XX_L4_WK_IO_ADDRESS(AM33XX_TAP_BASE)); 564b6a4226cSPaul Walmsley omap2_set_globals_control(AM33XX_L4_WK_IO_ADDRESS(AM33XX_CTRL_BASE), 565b6a4226cSPaul Walmsley NULL); 566d9a16f9aSPaul Walmsley omap2_set_globals_prm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE)); 567d9a16f9aSPaul Walmsley omap2_set_globals_cm(AM33XX_L4_WK_IO_ADDRESS(AM33XX_PRCM_BASE), NULL); 56808f30989SAfzal Mohammed omap3xxx_check_revision(); 56908f30989SAfzal Mohammed ti81xx_check_features(); 570ce3fc89aSVaibhav Hiremath am33xx_voltagedomains_init(); 5713f0ea764SVaibhav Hiremath am33xx_powerdomains_init(); 5729c80f3aaSVaibhav Hiremath am33xx_clockdomains_init(); 573a2cfc509SVaibhav Hiremath am33xx_hwmod_init(); 574a2cfc509SVaibhav Hiremath omap_hwmod_init_postsetup(); 575ff931c82SRajendra Nayak omap_clk_init = am33xx_clk_init; 57608f30989SAfzal Mohammed } 57708f30989SAfzal Mohammed #endif 57808f30989SAfzal Mohammed 579c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 5808f5b5a41STony Lindgren void __init omap4430_init_early(void) 5818f5b5a41STony Lindgren { 582b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP443X_CLASS, 583b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE)); 584b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP443X_SCM_BASE), 585b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP443X_CTRL_BASE)); 586d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP4430_PRM_BASE)); 587d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP4430_CM_BASE), 588d9a16f9aSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE)); 589d9a16f9aSPaul Walmsley omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP4430_PRCM_MPU_BASE)); 590d9a16f9aSPaul Walmsley omap_prm_base_init(); 591d9a16f9aSPaul Walmsley omap_cm_base_init(); 5924de34f35SVaibhav Hiremath omap4xxx_check_revision(); 5934de34f35SVaibhav Hiremath omap4xxx_check_features(); 59463a293e0SPaul Walmsley omap44xx_prm_init(); 5957b250affSTony Lindgren omap44xx_voltagedomains_init(); 5967b250affSTony Lindgren omap44xx_powerdomains_init(); 5977b250affSTony Lindgren omap44xx_clockdomains_init(); 5987b250affSTony Lindgren omap44xx_hwmod_init(); 5997b250affSTony Lindgren omap_hwmod_init_postsetup(); 600ff931c82SRajendra Nayak omap_clk_init = omap4xxx_clk_init; 6018f5b5a41STony Lindgren } 602bbd707acSShawn Guo 603bbd707acSShawn Guo void __init omap4430_init_late(void) 604bbd707acSShawn Guo { 605*4ed12be0SRuslan Bilovol omap_common_late_init(); 606bbd707acSShawn Guo omap4_pm_init(); 60723fb8ba3SRajendra Nayak omap2_clk_enable_autoidle_all(); 608bbd707acSShawn Guo } 609c4e2d245SSanjeev Premi #endif 6108f5b5a41STony Lindgren 61105e152c7SR Sricharan #ifdef CONFIG_SOC_OMAP5 61205e152c7SR Sricharan void __init omap5_init_early(void) 61305e152c7SR Sricharan { 614b6a4226cSPaul Walmsley omap2_set_globals_tap(OMAP54XX_CLASS, 615b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE)); 616b6a4226cSPaul Walmsley omap2_set_globals_control(OMAP2_L4_IO_ADDRESS(OMAP54XX_SCM_BASE), 617b6a4226cSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CTRL_BASE)); 618d9a16f9aSPaul Walmsley omap2_set_globals_prm(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRM_BASE)); 619d9a16f9aSPaul Walmsley omap2_set_globals_cm(OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_AON_BASE), 620d9a16f9aSPaul Walmsley OMAP2_L4_IO_ADDRESS(OMAP54XX_CM_CORE_BASE)); 621d9a16f9aSPaul Walmsley omap2_set_globals_prcm_mpu(OMAP2_L4_IO_ADDRESS(OMAP54XX_PRCM_MPU_BASE)); 622d9a16f9aSPaul Walmsley omap_prm_base_init(); 623d9a16f9aSPaul Walmsley omap_cm_base_init(); 62405e152c7SR Sricharan omap5xxx_check_revision(); 62505e152c7SR Sricharan } 62605e152c7SR Sricharan #endif 62705e152c7SR Sricharan 628a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 6294805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 6304805734bSPaul Walmsley { 631a66cb345STony Lindgren omap_sram_init(); 632a66cb345STony Lindgren 63301001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 63458cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 6352f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 636aa4b1f6eSKevin Hilman } 6371dbae815STony Lindgren } 638