11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 2491773a00STomi Valkeinen #include <linux/omapfb.h> 251dbae815STony Lindgren 26120db2cbSTony Lindgren #include <asm/tlb.h> 27120db2cbSTony Lindgren 28120db2cbSTony Lindgren #include <asm/mach/map.h> 29120db2cbSTony Lindgren 30ce491cf8STony Lindgren #include <plat/sram.h> 31ce491cf8STony Lindgren #include <plat/sdrc.h> 32ce491cf8STony Lindgren #include <plat/serial.h> 33646e3ed1STony Lindgren 34e80a9729SPaul Walmsley #include "clock2xxx.h" 35657ebfadSPaul Walmsley #include "clock3xxx.h" 36e80a9729SPaul Walmsley #include "clock44xx.h" 371dbae815STony Lindgren 38*4e65331cSTony Lindgren #include "common.h" 39ce491cf8STony Lindgren #include <plat/omap-pm.h> 4081a60482SKevin Hilman #include "voltage.h" 4172e06d08SPaul Walmsley #include "powerdomain.h" 429717100fSPaul Walmsley 431540f214SPaul Walmsley #include "clockdomain.h" 44ce491cf8STony Lindgren #include <plat/omap_hwmod.h> 455d190c40STony Lindgren #include <plat/multi.h> 46*4e65331cSTony Lindgren #include "common.h" 4702bfc030SPaul Walmsley 481dbae815STony Lindgren /* 491dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 501dbae815STony Lindgren * default mapping provided here. 511dbae815STony Lindgren */ 52cc26b3b0SSyed Mohammed, Khasim 53088ef950STony Lindgren #ifdef CONFIG_ARCH_OMAP2 54cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 551dbae815STony Lindgren { 561dbae815STony Lindgren .virtual = L3_24XX_VIRT, 571dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 581dbae815STony Lindgren .length = L3_24XX_SIZE, 591dbae815STony Lindgren .type = MT_DEVICE 601dbae815STony Lindgren }, 6109f21ed4SKyungmin Park { 6209f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6309f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6409f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6509f21ed4SKyungmin Park .type = MT_DEVICE 6609f21ed4SKyungmin Park }, 67cc26b3b0SSyed Mohammed, Khasim }; 68cc26b3b0SSyed Mohammed, Khasim 6959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 70cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 711dbae815STony Lindgren { 727adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 737adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 747adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 75c40fae95STony Lindgren .type = MT_DEVICE 76c40fae95STony Lindgren }, 77c40fae95STony Lindgren { 787adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 797adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 807adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 81c40fae95STony Lindgren .type = MT_DEVICE 82c40fae95STony Lindgren }, 83c40fae95STony Lindgren { 847adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 857adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 867adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 871dbae815STony Lindgren .type = MT_DEVICE 88cc26b3b0SSyed Mohammed, Khasim }, 891dbae815STony Lindgren }; 901dbae815STony Lindgren 91cc26b3b0SSyed Mohammed, Khasim #endif 92cc26b3b0SSyed Mohammed, Khasim 9359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 94cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 95cc26b3b0SSyed Mohammed, Khasim { 96cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 97cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 98cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 99cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 100cc26b3b0SSyed Mohammed, Khasim }, 101cc26b3b0SSyed Mohammed, Khasim { 102cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 103cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 104cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 105cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 106cc26b3b0SSyed Mohammed, Khasim }, 107cc26b3b0SSyed Mohammed, Khasim { 108cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 109cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 110cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 111cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 112cc26b3b0SSyed Mohammed, Khasim }, 113cc26b3b0SSyed Mohammed, Khasim { 114cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 115cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 116cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 117cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 118cc26b3b0SSyed Mohammed, Khasim }, 119cc26b3b0SSyed Mohammed, Khasim }; 120cc26b3b0SSyed Mohammed, Khasim #endif 121cc26b3b0SSyed Mohammed, Khasim #endif 122cc26b3b0SSyed Mohammed, Khasim 123a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 124cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 125cc26b3b0SSyed Mohammed, Khasim { 126cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 127cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 128cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 129cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 130cc26b3b0SSyed Mohammed, Khasim }, 131cc26b3b0SSyed Mohammed, Khasim { 132cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 133cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 134cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 135cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 136cc26b3b0SSyed Mohammed, Khasim }, 137cc26b3b0SSyed Mohammed, Khasim { 138cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 139cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 140cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 141cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 142cc26b3b0SSyed Mohammed, Khasim }, 143cc26b3b0SSyed Mohammed, Khasim { 144cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 145cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 146cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 147cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 148cc26b3b0SSyed Mohammed, Khasim }, 149cc26b3b0SSyed Mohammed, Khasim { 150cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 151cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 152cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 153cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 154cc26b3b0SSyed Mohammed, Khasim }, 155cc26b3b0SSyed Mohammed, Khasim { 156cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 157cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 158cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 159cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 160cc26b3b0SSyed Mohammed, Khasim }, 161cc26b3b0SSyed Mohammed, Khasim { 162cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 163cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 164cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 165cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 166cc26b3b0SSyed Mohammed, Khasim }, 167a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 168a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 169a4f57b81STony Lindgren { 170a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 171a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 172a4f57b81STony Lindgren .length = SZ_1M, 173a4f57b81STony Lindgren .type = MT_DEVICE 174a4f57b81STony Lindgren }, 175a4f57b81STony Lindgren #endif 176cc26b3b0SSyed Mohammed, Khasim }; 177cc26b3b0SSyed Mohammed, Khasim #endif 17801001712SHemant Pedanekar 17901001712SHemant Pedanekar #ifdef CONFIG_SOC_OMAPTI816X 18001001712SHemant Pedanekar static struct map_desc omapti816x_io_desc[] __initdata = { 18101001712SHemant Pedanekar { 18201001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 18301001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 18401001712SHemant Pedanekar .length = L4_34XX_SIZE, 18501001712SHemant Pedanekar .type = MT_DEVICE 18601001712SHemant Pedanekar }, 18701001712SHemant Pedanekar }; 18801001712SHemant Pedanekar #endif 18901001712SHemant Pedanekar 19044169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 19144169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 19244169075SSantosh Shilimkar { 19344169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 19444169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 19544169075SSantosh Shilimkar .length = L3_44XX_SIZE, 19644169075SSantosh Shilimkar .type = MT_DEVICE, 19744169075SSantosh Shilimkar }, 19844169075SSantosh Shilimkar { 19944169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 20044169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 20144169075SSantosh Shilimkar .length = L4_44XX_SIZE, 20244169075SSantosh Shilimkar .type = MT_DEVICE, 20344169075SSantosh Shilimkar }, 20444169075SSantosh Shilimkar { 20544169075SSantosh Shilimkar .virtual = OMAP44XX_GPMC_VIRT, 20644169075SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS), 20744169075SSantosh Shilimkar .length = OMAP44XX_GPMC_SIZE, 20844169075SSantosh Shilimkar .type = MT_DEVICE, 20944169075SSantosh Shilimkar }, 21044169075SSantosh Shilimkar { 211f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF1_VIRT, 212f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS), 213f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF1_SIZE, 214f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 215f5d2d659SSantosh Shilimkar }, 216f5d2d659SSantosh Shilimkar { 217f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF2_VIRT, 218f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS), 219f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF2_SIZE, 220f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 221f5d2d659SSantosh Shilimkar }, 222f5d2d659SSantosh Shilimkar { 223f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_DMM_VIRT, 224f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS), 225f5d2d659SSantosh Shilimkar .length = OMAP44XX_DMM_SIZE, 226f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 227f5d2d659SSantosh Shilimkar }, 228f5d2d659SSantosh Shilimkar { 22944169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 23044169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 23144169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 23244169075SSantosh Shilimkar .type = MT_DEVICE, 23344169075SSantosh Shilimkar }, 23444169075SSantosh Shilimkar { 23544169075SSantosh Shilimkar .virtual = L4_EMU_44XX_VIRT, 23644169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS), 23744169075SSantosh Shilimkar .length = L4_EMU_44XX_SIZE, 23844169075SSantosh Shilimkar .type = MT_DEVICE, 23944169075SSantosh Shilimkar }, 24044169075SSantosh Shilimkar }; 24144169075SSantosh Shilimkar #endif 242cc26b3b0SSyed Mohammed, Khasim 24359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 2448185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2456fbd55d0STony Lindgren { 2466fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2476fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2486fbd55d0STony Lindgren } 2496fbd55d0STony Lindgren #endif 2506fbd55d0STony Lindgren 25159b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 2528185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2536fbd55d0STony Lindgren { 2546fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2556fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2566fbd55d0STony Lindgren } 2576fbd55d0STony Lindgren #endif 2586fbd55d0STony Lindgren 259a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2608185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2616fbd55d0STony Lindgren { 2626fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2636fbd55d0STony Lindgren } 2646fbd55d0STony Lindgren #endif 2656fbd55d0STony Lindgren 26601001712SHemant Pedanekar #ifdef CONFIG_SOC_OMAPTI816X 26701001712SHemant Pedanekar void __init omapti816x_map_common_io(void) 26801001712SHemant Pedanekar { 26901001712SHemant Pedanekar iotable_init(omapti816x_io_desc, ARRAY_SIZE(omapti816x_io_desc)); 27001001712SHemant Pedanekar } 27101001712SHemant Pedanekar #endif 27201001712SHemant Pedanekar 2736fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 2748185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 2756fbd55d0STony Lindgren { 2766fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 2776fbd55d0STony Lindgren } 2786fbd55d0STony Lindgren #endif 2796fbd55d0STony Lindgren 2802f135eafSPaul Walmsley /* 2812f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 2822f135eafSPaul Walmsley * 2832f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 2842f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 2852f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 2862f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 2872f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 2882f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 2892f135eafSPaul Walmsley */ 2902f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 2912f135eafSPaul Walmsley { 2922f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 2932f135eafSPaul Walmsley int v = -EINVAL; 2942f135eafSPaul Walmsley long rate; 2952f135eafSPaul Walmsley 2962f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 2972f135eafSPaul Walmsley return 0; 2982f135eafSPaul Walmsley 2992f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 300e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3012f135eafSPaul Walmsley return -EINVAL; 3022f135eafSPaul Walmsley 3032f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3042f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3052f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3062f135eafSPaul Walmsley if (v) 3072f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3082f135eafSPaul Walmsley 3092f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3102f135eafSPaul Walmsley 3112f135eafSPaul Walmsley return v; 3122f135eafSPaul Walmsley } 3132f135eafSPaul Walmsley 3142092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3152092e5ccSPaul Walmsley { 3162092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3172092e5ccSPaul Walmsley } 3182092e5ccSPaul Walmsley 319741e3a89STony Lindgren /* See irq.c, omap4-common.c and entry-macro.S */ 3209f9605c2SRussell King void __iomem *omap_irq_base; 3219f9605c2SRussell King 3227b250affSTony Lindgren static void __init omap_common_init_early(void) 3237b250affSTony Lindgren { 3247b250affSTony Lindgren omap2_check_revision(); 3258aca3ab5STony Lindgren omap_ioremap_init(); 326df80442dSArnd Bergmann omap_init_consistent_dma_size(); 3277b250affSTony Lindgren } 3287b250affSTony Lindgren 3297b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 330120db2cbSTony Lindgren { 3312092e5ccSPaul Walmsley u8 postsetup_state; 3322092e5ccSPaul Walmsley 3332092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3342092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3352092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3362092e5ccSPaul Walmsley #else 3372092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3382092e5ccSPaul Walmsley #endif 3392092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 34055d2cb08SBenoit Cousson 341ff2516fbSPaul Walmsley /* 342ff2516fbSPaul Walmsley * Set the default postsetup state for unusual modules (like 343ff2516fbSPaul Walmsley * MPU WDT). 344ff2516fbSPaul Walmsley * 345ff2516fbSPaul Walmsley * The postsetup_state is not actually used until 346ff2516fbSPaul Walmsley * omap_hwmod_late_init(), so boards that desire full watchdog 347ff2516fbSPaul Walmsley * coverage of kernel initialization can reprogram the 348ff2516fbSPaul Walmsley * postsetup_state between the calls to 349a4ca9dbeSTony Lindgren * omap2_init_common_infra() and omap_sdrc_init(). 350ff2516fbSPaul Walmsley * 351ff2516fbSPaul Walmsley * XXX ideally we could detect whether the MPU WDT was currently 352ff2516fbSPaul Walmsley * enabled here and make this conditional 353ff2516fbSPaul Walmsley */ 354ff2516fbSPaul Walmsley postsetup_state = _HWMOD_STATE_DISABLED; 355ff2516fbSPaul Walmsley omap_hwmod_for_each_by_class("wd_timer", 356ff2516fbSPaul Walmsley _set_hwmod_postsetup_state, 357ff2516fbSPaul Walmsley &postsetup_state); 358ff2516fbSPaul Walmsley 35953da4ce2SKevin Hilman omap_pm_if_early_init(); 3604805734bSPaul Walmsley } 3614805734bSPaul Walmsley 362c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP2 3638f5b5a41STony Lindgren void __init omap2420_init_early(void) 3648f5b5a41STony Lindgren { 3654c3cf901STony Lindgren omap2_set_globals_242x(); 3667b250affSTony Lindgren omap_common_init_early(); 3677b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3687b250affSTony Lindgren omap242x_powerdomains_init(); 3697b250affSTony Lindgren omap242x_clockdomains_init(); 3707b250affSTony Lindgren omap2420_hwmod_init(); 3717b250affSTony Lindgren omap_hwmod_init_postsetup(); 3727b250affSTony Lindgren omap2420_clk_init(); 3738f5b5a41STony Lindgren } 3748f5b5a41STony Lindgren 3758f5b5a41STony Lindgren void __init omap2430_init_early(void) 3768f5b5a41STony Lindgren { 3774c3cf901STony Lindgren omap2_set_globals_243x(); 3787b250affSTony Lindgren omap_common_init_early(); 3797b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3807b250affSTony Lindgren omap243x_powerdomains_init(); 3817b250affSTony Lindgren omap243x_clockdomains_init(); 3827b250affSTony Lindgren omap2430_hwmod_init(); 3837b250affSTony Lindgren omap_hwmod_init_postsetup(); 3847b250affSTony Lindgren omap2430_clk_init(); 3857b250affSTony Lindgren } 386c4e2d245SSanjeev Premi #endif 3877b250affSTony Lindgren 3887b250affSTony Lindgren /* 3897b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 3907b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 3917b250affSTony Lindgren */ 392c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 3937b250affSTony Lindgren void __init omap3_init_early(void) 3947b250affSTony Lindgren { 3954c3cf901STony Lindgren omap2_set_globals_3xxx(); 3967b250affSTony Lindgren omap_common_init_early(); 3977b250affSTony Lindgren omap3xxx_voltagedomains_init(); 3987b250affSTony Lindgren omap3xxx_powerdomains_init(); 3997b250affSTony Lindgren omap3xxx_clockdomains_init(); 4007b250affSTony Lindgren omap3xxx_hwmod_init(); 4017b250affSTony Lindgren omap_hwmod_init_postsetup(); 4027b250affSTony Lindgren omap3xxx_clk_init(); 4038f5b5a41STony Lindgren } 4048f5b5a41STony Lindgren 4058f5b5a41STony Lindgren void __init omap3430_init_early(void) 4068f5b5a41STony Lindgren { 4077b250affSTony Lindgren omap3_init_early(); 4088f5b5a41STony Lindgren } 4098f5b5a41STony Lindgren 4108f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4118f5b5a41STony Lindgren { 4127b250affSTony Lindgren omap3_init_early(); 4138f5b5a41STony Lindgren } 4148f5b5a41STony Lindgren 4158f5b5a41STony Lindgren void __init omap3630_init_early(void) 4168f5b5a41STony Lindgren { 4177b250affSTony Lindgren omap3_init_early(); 4188f5b5a41STony Lindgren } 4198f5b5a41STony Lindgren 4208f5b5a41STony Lindgren void __init am35xx_init_early(void) 4218f5b5a41STony Lindgren { 4227b250affSTony Lindgren omap3_init_early(); 4238f5b5a41STony Lindgren } 4248f5b5a41STony Lindgren 4258f5b5a41STony Lindgren void __init ti816x_init_early(void) 4268f5b5a41STony Lindgren { 4274c3cf901STony Lindgren omap2_set_globals_ti816x(); 4284c3cf901STony Lindgren omap_common_init_early(); 4294c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 4304c3cf901STony Lindgren omap3xxx_powerdomains_init(); 4314c3cf901STony Lindgren omap3xxx_clockdomains_init(); 4324c3cf901STony Lindgren omap3xxx_hwmod_init(); 4334c3cf901STony Lindgren omap_hwmod_init_postsetup(); 4344c3cf901STony Lindgren omap3xxx_clk_init(); 4358f5b5a41STony Lindgren } 436c4e2d245SSanjeev Premi #endif 4378f5b5a41STony Lindgren 438c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 4398f5b5a41STony Lindgren void __init omap4430_init_early(void) 4408f5b5a41STony Lindgren { 4414c3cf901STony Lindgren omap2_set_globals_443x(); 4427b250affSTony Lindgren omap_common_init_early(); 4437b250affSTony Lindgren omap44xx_voltagedomains_init(); 4447b250affSTony Lindgren omap44xx_powerdomains_init(); 4457b250affSTony Lindgren omap44xx_clockdomains_init(); 4467b250affSTony Lindgren omap44xx_hwmod_init(); 4477b250affSTony Lindgren omap_hwmod_init_postsetup(); 4487b250affSTony Lindgren omap4xxx_clk_init(); 4498f5b5a41STony Lindgren } 450c4e2d245SSanjeev Premi #endif 4518f5b5a41STony Lindgren 452a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 4534805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 4544805734bSPaul Walmsley { 455a66cb345STony Lindgren omap_sram_init(); 456a66cb345STony Lindgren 45701001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 45858cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 4592f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 460aa4b1f6eSKevin Hilman } 4611dbae815STony Lindgren } 462df1e9d1cSTony Lindgren 463df1e9d1cSTony Lindgren /* 464df1e9d1cSTony Lindgren * NOTE: Please use ioremap + __raw_read/write where possible instead of these 465df1e9d1cSTony Lindgren */ 466df1e9d1cSTony Lindgren 467df1e9d1cSTony Lindgren u8 omap_readb(u32 pa) 468df1e9d1cSTony Lindgren { 469df1e9d1cSTony Lindgren return __raw_readb(OMAP2_L4_IO_ADDRESS(pa)); 470df1e9d1cSTony Lindgren } 471df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readb); 472df1e9d1cSTony Lindgren 473df1e9d1cSTony Lindgren u16 omap_readw(u32 pa) 474df1e9d1cSTony Lindgren { 475df1e9d1cSTony Lindgren return __raw_readw(OMAP2_L4_IO_ADDRESS(pa)); 476df1e9d1cSTony Lindgren } 477df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readw); 478df1e9d1cSTony Lindgren 479df1e9d1cSTony Lindgren u32 omap_readl(u32 pa) 480df1e9d1cSTony Lindgren { 481df1e9d1cSTony Lindgren return __raw_readl(OMAP2_L4_IO_ADDRESS(pa)); 482df1e9d1cSTony Lindgren } 483df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readl); 484df1e9d1cSTony Lindgren 485df1e9d1cSTony Lindgren void omap_writeb(u8 v, u32 pa) 486df1e9d1cSTony Lindgren { 487df1e9d1cSTony Lindgren __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa)); 488df1e9d1cSTony Lindgren } 489df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writeb); 490df1e9d1cSTony Lindgren 491df1e9d1cSTony Lindgren void omap_writew(u16 v, u32 pa) 492df1e9d1cSTony Lindgren { 493df1e9d1cSTony Lindgren __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa)); 494df1e9d1cSTony Lindgren } 495df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writew); 496df1e9d1cSTony Lindgren 497df1e9d1cSTony Lindgren void omap_writel(u32 v, u32 pa) 498df1e9d1cSTony Lindgren { 499df1e9d1cSTony Lindgren __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa)); 500df1e9d1cSTony Lindgren } 501df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writel); 502