11dbae815STony Lindgren /* 21dbae815STony Lindgren * linux/arch/arm/mach-omap2/io.c 31dbae815STony Lindgren * 41dbae815STony Lindgren * OMAP2 I/O mapping code 51dbae815STony Lindgren * 61dbae815STony Lindgren * Copyright (C) 2005 Nokia Corporation 744169075SSantosh Shilimkar * Copyright (C) 2007-2009 Texas Instruments 8646e3ed1STony Lindgren * 9646e3ed1STony Lindgren * Author: 10646e3ed1STony Lindgren * Juha Yrjola <juha.yrjola@nokia.com> 11646e3ed1STony Lindgren * Syed Khasim <x0khasim@ti.com> 121dbae815STony Lindgren * 1344169075SSantosh Shilimkar * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com> 1444169075SSantosh Shilimkar * 151dbae815STony Lindgren * This program is free software; you can redistribute it and/or modify 161dbae815STony Lindgren * it under the terms of the GNU General Public License version 2 as 171dbae815STony Lindgren * published by the Free Software Foundation. 181dbae815STony Lindgren */ 191dbae815STony Lindgren #include <linux/module.h> 201dbae815STony Lindgren #include <linux/kernel.h> 211dbae815STony Lindgren #include <linux/init.h> 22fced80c7SRussell King #include <linux/io.h> 232f135eafSPaul Walmsley #include <linux/clk.h> 2491773a00STomi Valkeinen #include <linux/omapfb.h> 251dbae815STony Lindgren 26120db2cbSTony Lindgren #include <asm/tlb.h> 27120db2cbSTony Lindgren 28120db2cbSTony Lindgren #include <asm/mach/map.h> 29120db2cbSTony Lindgren 30ce491cf8STony Lindgren #include <plat/sram.h> 31ce491cf8STony Lindgren #include <plat/sdrc.h> 32ce491cf8STony Lindgren #include <plat/serial.h> 33646e3ed1STony Lindgren 34e80a9729SPaul Walmsley #include "clock2xxx.h" 35657ebfadSPaul Walmsley #include "clock3xxx.h" 36e80a9729SPaul Walmsley #include "clock44xx.h" 371dbae815STony Lindgren 384e65331cSTony Lindgren #include "common.h" 39ce491cf8STony Lindgren #include <plat/omap-pm.h> 4081a60482SKevin Hilman #include "voltage.h" 4172e06d08SPaul Walmsley #include "powerdomain.h" 429717100fSPaul Walmsley 431540f214SPaul Walmsley #include "clockdomain.h" 44ce491cf8STony Lindgren #include <plat/omap_hwmod.h> 455d190c40STony Lindgren #include <plat/multi.h> 464e65331cSTony Lindgren #include "common.h" 4702bfc030SPaul Walmsley 481dbae815STony Lindgren /* 491dbae815STony Lindgren * The machine specific code may provide the extra mapping besides the 501dbae815STony Lindgren * default mapping provided here. 511dbae815STony Lindgren */ 52cc26b3b0SSyed Mohammed, Khasim 53088ef950STony Lindgren #ifdef CONFIG_ARCH_OMAP2 54cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap24xx_io_desc[] __initdata = { 551dbae815STony Lindgren { 561dbae815STony Lindgren .virtual = L3_24XX_VIRT, 571dbae815STony Lindgren .pfn = __phys_to_pfn(L3_24XX_PHYS), 581dbae815STony Lindgren .length = L3_24XX_SIZE, 591dbae815STony Lindgren .type = MT_DEVICE 601dbae815STony Lindgren }, 6109f21ed4SKyungmin Park { 6209f21ed4SKyungmin Park .virtual = L4_24XX_VIRT, 6309f21ed4SKyungmin Park .pfn = __phys_to_pfn(L4_24XX_PHYS), 6409f21ed4SKyungmin Park .length = L4_24XX_SIZE, 6509f21ed4SKyungmin Park .type = MT_DEVICE 6609f21ed4SKyungmin Park }, 67cc26b3b0SSyed Mohammed, Khasim }; 68cc26b3b0SSyed Mohammed, Khasim 6959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 70cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap242x_io_desc[] __initdata = { 711dbae815STony Lindgren { 727adb9987SPaul Walmsley .virtual = DSP_MEM_2420_VIRT, 737adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MEM_2420_PHYS), 747adb9987SPaul Walmsley .length = DSP_MEM_2420_SIZE, 75c40fae95STony Lindgren .type = MT_DEVICE 76c40fae95STony Lindgren }, 77c40fae95STony Lindgren { 787adb9987SPaul Walmsley .virtual = DSP_IPI_2420_VIRT, 797adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_IPI_2420_PHYS), 807adb9987SPaul Walmsley .length = DSP_IPI_2420_SIZE, 81c40fae95STony Lindgren .type = MT_DEVICE 82c40fae95STony Lindgren }, 83c40fae95STony Lindgren { 847adb9987SPaul Walmsley .virtual = DSP_MMU_2420_VIRT, 857adb9987SPaul Walmsley .pfn = __phys_to_pfn(DSP_MMU_2420_PHYS), 867adb9987SPaul Walmsley .length = DSP_MMU_2420_SIZE, 871dbae815STony Lindgren .type = MT_DEVICE 88cc26b3b0SSyed Mohammed, Khasim }, 891dbae815STony Lindgren }; 901dbae815STony Lindgren 91cc26b3b0SSyed Mohammed, Khasim #endif 92cc26b3b0SSyed Mohammed, Khasim 9359b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 94cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap243x_io_desc[] __initdata = { 95cc26b3b0SSyed Mohammed, Khasim { 96cc26b3b0SSyed Mohammed, Khasim .virtual = L4_WK_243X_VIRT, 97cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_WK_243X_PHYS), 98cc26b3b0SSyed Mohammed, Khasim .length = L4_WK_243X_SIZE, 99cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 100cc26b3b0SSyed Mohammed, Khasim }, 101cc26b3b0SSyed Mohammed, Khasim { 102cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_GPMC_VIRT, 103cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_GPMC_PHYS), 104cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_GPMC_SIZE, 105cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 106cc26b3b0SSyed Mohammed, Khasim }, 107cc26b3b0SSyed Mohammed, Khasim { 108cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SDRC_VIRT, 109cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SDRC_PHYS), 110cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SDRC_SIZE, 111cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 112cc26b3b0SSyed Mohammed, Khasim }, 113cc26b3b0SSyed Mohammed, Khasim { 114cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP243X_SMS_VIRT, 115cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP243X_SMS_PHYS), 116cc26b3b0SSyed Mohammed, Khasim .length = OMAP243X_SMS_SIZE, 117cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 118cc26b3b0SSyed Mohammed, Khasim }, 119cc26b3b0SSyed Mohammed, Khasim }; 120cc26b3b0SSyed Mohammed, Khasim #endif 121cc26b3b0SSyed Mohammed, Khasim #endif 122cc26b3b0SSyed Mohammed, Khasim 123a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 124cc26b3b0SSyed Mohammed, Khasim static struct map_desc omap34xx_io_desc[] __initdata = { 125cc26b3b0SSyed Mohammed, Khasim { 126cc26b3b0SSyed Mohammed, Khasim .virtual = L3_34XX_VIRT, 127cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L3_34XX_PHYS), 128cc26b3b0SSyed Mohammed, Khasim .length = L3_34XX_SIZE, 129cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 130cc26b3b0SSyed Mohammed, Khasim }, 131cc26b3b0SSyed Mohammed, Khasim { 132cc26b3b0SSyed Mohammed, Khasim .virtual = L4_34XX_VIRT, 133cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_34XX_PHYS), 134cc26b3b0SSyed Mohammed, Khasim .length = L4_34XX_SIZE, 135cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 136cc26b3b0SSyed Mohammed, Khasim }, 137cc26b3b0SSyed Mohammed, Khasim { 138cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP34XX_GPMC_VIRT, 139cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP34XX_GPMC_PHYS), 140cc26b3b0SSyed Mohammed, Khasim .length = OMAP34XX_GPMC_SIZE, 141cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 142cc26b3b0SSyed Mohammed, Khasim }, 143cc26b3b0SSyed Mohammed, Khasim { 144cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SMS_VIRT, 145cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SMS_PHYS), 146cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SMS_SIZE, 147cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 148cc26b3b0SSyed Mohammed, Khasim }, 149cc26b3b0SSyed Mohammed, Khasim { 150cc26b3b0SSyed Mohammed, Khasim .virtual = OMAP343X_SDRC_VIRT, 151cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(OMAP343X_SDRC_PHYS), 152cc26b3b0SSyed Mohammed, Khasim .length = OMAP343X_SDRC_SIZE, 153cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 154cc26b3b0SSyed Mohammed, Khasim }, 155cc26b3b0SSyed Mohammed, Khasim { 156cc26b3b0SSyed Mohammed, Khasim .virtual = L4_PER_34XX_VIRT, 157cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_PER_34XX_PHYS), 158cc26b3b0SSyed Mohammed, Khasim .length = L4_PER_34XX_SIZE, 159cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 160cc26b3b0SSyed Mohammed, Khasim }, 161cc26b3b0SSyed Mohammed, Khasim { 162cc26b3b0SSyed Mohammed, Khasim .virtual = L4_EMU_34XX_VIRT, 163cc26b3b0SSyed Mohammed, Khasim .pfn = __phys_to_pfn(L4_EMU_34XX_PHYS), 164cc26b3b0SSyed Mohammed, Khasim .length = L4_EMU_34XX_SIZE, 165cc26b3b0SSyed Mohammed, Khasim .type = MT_DEVICE 166cc26b3b0SSyed Mohammed, Khasim }, 167a4f57b81STony Lindgren #if defined(CONFIG_DEBUG_LL) && \ 168a4f57b81STony Lindgren (defined(CONFIG_MACH_OMAP_ZOOM2) || defined(CONFIG_MACH_OMAP_ZOOM3)) 169a4f57b81STony Lindgren { 170a4f57b81STony Lindgren .virtual = ZOOM_UART_VIRT, 171a4f57b81STony Lindgren .pfn = __phys_to_pfn(ZOOM_UART_BASE), 172a4f57b81STony Lindgren .length = SZ_1M, 173a4f57b81STony Lindgren .type = MT_DEVICE 174a4f57b81STony Lindgren }, 175a4f57b81STony Lindgren #endif 176cc26b3b0SSyed Mohammed, Khasim }; 177cc26b3b0SSyed Mohammed, Khasim #endif 17801001712SHemant Pedanekar 179a920360fSHemant Pedanekar #ifdef CONFIG_SOC_OMAPTI81XX 180a920360fSHemant Pedanekar static struct map_desc omapti81xx_io_desc[] __initdata = { 18101001712SHemant Pedanekar { 18201001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 18301001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 18401001712SHemant Pedanekar .length = L4_34XX_SIZE, 18501001712SHemant Pedanekar .type = MT_DEVICE 1861e6cb146SAfzal Mohammed } 1871e6cb146SAfzal Mohammed }; 1881e6cb146SAfzal Mohammed #endif 1891e6cb146SAfzal Mohammed 1901e6cb146SAfzal Mohammed #ifdef CONFIG_SOC_OMAPAM33XX 1911e6cb146SAfzal Mohammed static struct map_desc omapam33xx_io_desc[] __initdata = { 19201001712SHemant Pedanekar { 19301001712SHemant Pedanekar .virtual = L4_34XX_VIRT, 19401001712SHemant Pedanekar .pfn = __phys_to_pfn(L4_34XX_PHYS), 19501001712SHemant Pedanekar .length = L4_34XX_SIZE, 19601001712SHemant Pedanekar .type = MT_DEVICE 19701001712SHemant Pedanekar }, 1981e6cb146SAfzal Mohammed { 1991e6cb146SAfzal Mohammed .virtual = L4_WK_AM33XX_VIRT, 2001e6cb146SAfzal Mohammed .pfn = __phys_to_pfn(L4_WK_AM33XX_PHYS), 2011e6cb146SAfzal Mohammed .length = L4_WK_AM33XX_SIZE, 2021e6cb146SAfzal Mohammed .type = MT_DEVICE 2031e6cb146SAfzal Mohammed } 20401001712SHemant Pedanekar }; 20501001712SHemant Pedanekar #endif 20601001712SHemant Pedanekar 20744169075SSantosh Shilimkar #ifdef CONFIG_ARCH_OMAP4 20844169075SSantosh Shilimkar static struct map_desc omap44xx_io_desc[] __initdata = { 20944169075SSantosh Shilimkar { 21044169075SSantosh Shilimkar .virtual = L3_44XX_VIRT, 21144169075SSantosh Shilimkar .pfn = __phys_to_pfn(L3_44XX_PHYS), 21244169075SSantosh Shilimkar .length = L3_44XX_SIZE, 21344169075SSantosh Shilimkar .type = MT_DEVICE, 21444169075SSantosh Shilimkar }, 21544169075SSantosh Shilimkar { 21644169075SSantosh Shilimkar .virtual = L4_44XX_VIRT, 21744169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_44XX_PHYS), 21844169075SSantosh Shilimkar .length = L4_44XX_SIZE, 21944169075SSantosh Shilimkar .type = MT_DEVICE, 22044169075SSantosh Shilimkar }, 22144169075SSantosh Shilimkar { 22244169075SSantosh Shilimkar .virtual = OMAP44XX_GPMC_VIRT, 22344169075SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_GPMC_PHYS), 22444169075SSantosh Shilimkar .length = OMAP44XX_GPMC_SIZE, 22544169075SSantosh Shilimkar .type = MT_DEVICE, 22644169075SSantosh Shilimkar }, 22744169075SSantosh Shilimkar { 228f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF1_VIRT, 229f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF1_PHYS), 230f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF1_SIZE, 231f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 232f5d2d659SSantosh Shilimkar }, 233f5d2d659SSantosh Shilimkar { 234f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_EMIF2_VIRT, 235f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_EMIF2_PHYS), 236f5d2d659SSantosh Shilimkar .length = OMAP44XX_EMIF2_SIZE, 237f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 238f5d2d659SSantosh Shilimkar }, 239f5d2d659SSantosh Shilimkar { 240f5d2d659SSantosh Shilimkar .virtual = OMAP44XX_DMM_VIRT, 241f5d2d659SSantosh Shilimkar .pfn = __phys_to_pfn(OMAP44XX_DMM_PHYS), 242f5d2d659SSantosh Shilimkar .length = OMAP44XX_DMM_SIZE, 243f5d2d659SSantosh Shilimkar .type = MT_DEVICE, 244f5d2d659SSantosh Shilimkar }, 245f5d2d659SSantosh Shilimkar { 24644169075SSantosh Shilimkar .virtual = L4_PER_44XX_VIRT, 24744169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_PER_44XX_PHYS), 24844169075SSantosh Shilimkar .length = L4_PER_44XX_SIZE, 24944169075SSantosh Shilimkar .type = MT_DEVICE, 25044169075SSantosh Shilimkar }, 25144169075SSantosh Shilimkar { 25244169075SSantosh Shilimkar .virtual = L4_EMU_44XX_VIRT, 25344169075SSantosh Shilimkar .pfn = __phys_to_pfn(L4_EMU_44XX_PHYS), 25444169075SSantosh Shilimkar .length = L4_EMU_44XX_SIZE, 25544169075SSantosh Shilimkar .type = MT_DEVICE, 25644169075SSantosh Shilimkar }, 257137d105dSSantosh Shilimkar #ifdef CONFIG_OMAP4_ERRATA_I688 258137d105dSSantosh Shilimkar { 259137d105dSSantosh Shilimkar .virtual = OMAP4_SRAM_VA, 260137d105dSSantosh Shilimkar .pfn = __phys_to_pfn(OMAP4_SRAM_PA), 261137d105dSSantosh Shilimkar .length = PAGE_SIZE, 262137d105dSSantosh Shilimkar .type = MT_MEMORY_SO, 263137d105dSSantosh Shilimkar }, 264137d105dSSantosh Shilimkar #endif 265137d105dSSantosh Shilimkar 26644169075SSantosh Shilimkar }; 26744169075SSantosh Shilimkar #endif 268cc26b3b0SSyed Mohammed, Khasim 26959b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2420 2708185e468SAaro Koskinen void __init omap242x_map_common_io(void) 2716fbd55d0STony Lindgren { 2726fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2736fbd55d0STony Lindgren iotable_init(omap242x_io_desc, ARRAY_SIZE(omap242x_io_desc)); 2746fbd55d0STony Lindgren } 2756fbd55d0STony Lindgren #endif 2766fbd55d0STony Lindgren 27759b479e0STony Lindgren #ifdef CONFIG_SOC_OMAP2430 2788185e468SAaro Koskinen void __init omap243x_map_common_io(void) 2796fbd55d0STony Lindgren { 2806fbd55d0STony Lindgren iotable_init(omap24xx_io_desc, ARRAY_SIZE(omap24xx_io_desc)); 2816fbd55d0STony Lindgren iotable_init(omap243x_io_desc, ARRAY_SIZE(omap243x_io_desc)); 2826fbd55d0STony Lindgren } 2836fbd55d0STony Lindgren #endif 2846fbd55d0STony Lindgren 285a8eb7ca0STony Lindgren #ifdef CONFIG_ARCH_OMAP3 2868185e468SAaro Koskinen void __init omap34xx_map_common_io(void) 2876fbd55d0STony Lindgren { 2886fbd55d0STony Lindgren iotable_init(omap34xx_io_desc, ARRAY_SIZE(omap34xx_io_desc)); 2896fbd55d0STony Lindgren } 2906fbd55d0STony Lindgren #endif 2916fbd55d0STony Lindgren 292a920360fSHemant Pedanekar #ifdef CONFIG_SOC_OMAPTI81XX 293a920360fSHemant Pedanekar void __init omapti81xx_map_common_io(void) 29401001712SHemant Pedanekar { 295a920360fSHemant Pedanekar iotable_init(omapti81xx_io_desc, ARRAY_SIZE(omapti81xx_io_desc)); 29601001712SHemant Pedanekar } 29701001712SHemant Pedanekar #endif 29801001712SHemant Pedanekar 2991e6cb146SAfzal Mohammed #ifdef CONFIG_SOC_OMAPAM33XX 3001e6cb146SAfzal Mohammed void __init omapam33xx_map_common_io(void) 3011e6cb146SAfzal Mohammed { 3021e6cb146SAfzal Mohammed iotable_init(omapam33xx_io_desc, ARRAY_SIZE(omapam33xx_io_desc)); 3036fbd55d0STony Lindgren } 3046fbd55d0STony Lindgren #endif 3056fbd55d0STony Lindgren 3066fbd55d0STony Lindgren #ifdef CONFIG_ARCH_OMAP4 3078185e468SAaro Koskinen void __init omap44xx_map_common_io(void) 3086fbd55d0STony Lindgren { 3096fbd55d0STony Lindgren iotable_init(omap44xx_io_desc, ARRAY_SIZE(omap44xx_io_desc)); 310*2ec1fc4eSSantosh Shilimkar omap_barriers_init(); 3116fbd55d0STony Lindgren } 3126fbd55d0STony Lindgren #endif 3136fbd55d0STony Lindgren 3142f135eafSPaul Walmsley /* 3152f135eafSPaul Walmsley * omap2_init_reprogram_sdrc - reprogram SDRC timing parameters 3162f135eafSPaul Walmsley * 3172f135eafSPaul Walmsley * Sets the CORE DPLL3 M2 divider to the same value that it's at 3182f135eafSPaul Walmsley * currently. This has the effect of setting the SDRC SDRAM AC timing 3192f135eafSPaul Walmsley * registers to the values currently defined by the kernel. Currently 3202f135eafSPaul Walmsley * only defined for OMAP3; will return 0 if called on OMAP2. Returns 3212f135eafSPaul Walmsley * -EINVAL if the dpll3_m2_ck cannot be found, 0 if called on OMAP2, 3222f135eafSPaul Walmsley * or passes along the return value of clk_set_rate(). 3232f135eafSPaul Walmsley */ 3242f135eafSPaul Walmsley static int __init _omap2_init_reprogram_sdrc(void) 3252f135eafSPaul Walmsley { 3262f135eafSPaul Walmsley struct clk *dpll3_m2_ck; 3272f135eafSPaul Walmsley int v = -EINVAL; 3282f135eafSPaul Walmsley long rate; 3292f135eafSPaul Walmsley 3302f135eafSPaul Walmsley if (!cpu_is_omap34xx()) 3312f135eafSPaul Walmsley return 0; 3322f135eafSPaul Walmsley 3332f135eafSPaul Walmsley dpll3_m2_ck = clk_get(NULL, "dpll3_m2_ck"); 334e281f7ecSAaro Koskinen if (IS_ERR(dpll3_m2_ck)) 3352f135eafSPaul Walmsley return -EINVAL; 3362f135eafSPaul Walmsley 3372f135eafSPaul Walmsley rate = clk_get_rate(dpll3_m2_ck); 3382f135eafSPaul Walmsley pr_info("Reprogramming SDRC clock to %ld Hz\n", rate); 3392f135eafSPaul Walmsley v = clk_set_rate(dpll3_m2_ck, rate); 3402f135eafSPaul Walmsley if (v) 3412f135eafSPaul Walmsley pr_err("dpll3_m2_clk rate change failed: %d\n", v); 3422f135eafSPaul Walmsley 3432f135eafSPaul Walmsley clk_put(dpll3_m2_ck); 3442f135eafSPaul Walmsley 3452f135eafSPaul Walmsley return v; 3462f135eafSPaul Walmsley } 3472f135eafSPaul Walmsley 3482092e5ccSPaul Walmsley static int _set_hwmod_postsetup_state(struct omap_hwmod *oh, void *data) 3492092e5ccSPaul Walmsley { 3502092e5ccSPaul Walmsley return omap_hwmod_set_postsetup_state(oh, *(u8 *)data); 3512092e5ccSPaul Walmsley } 3522092e5ccSPaul Walmsley 3537b250affSTony Lindgren static void __init omap_common_init_early(void) 3547b250affSTony Lindgren { 3557b250affSTony Lindgren omap2_check_revision(); 356df80442dSArnd Bergmann omap_init_consistent_dma_size(); 3577b250affSTony Lindgren } 3587b250affSTony Lindgren 3597b250affSTony Lindgren static void __init omap_hwmod_init_postsetup(void) 360120db2cbSTony Lindgren { 3612092e5ccSPaul Walmsley u8 postsetup_state; 3622092e5ccSPaul Walmsley 3632092e5ccSPaul Walmsley /* Set the default postsetup state for all hwmods */ 3642092e5ccSPaul Walmsley #ifdef CONFIG_PM_RUNTIME 3652092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_IDLE; 3662092e5ccSPaul Walmsley #else 3672092e5ccSPaul Walmsley postsetup_state = _HWMOD_STATE_ENABLED; 3682092e5ccSPaul Walmsley #endif 3692092e5ccSPaul Walmsley omap_hwmod_for_each(_set_hwmod_postsetup_state, &postsetup_state); 37055d2cb08SBenoit Cousson 371ff2516fbSPaul Walmsley /* 372ff2516fbSPaul Walmsley * Set the default postsetup state for unusual modules (like 373ff2516fbSPaul Walmsley * MPU WDT). 374ff2516fbSPaul Walmsley * 375ff2516fbSPaul Walmsley * The postsetup_state is not actually used until 376ff2516fbSPaul Walmsley * omap_hwmod_late_init(), so boards that desire full watchdog 377ff2516fbSPaul Walmsley * coverage of kernel initialization can reprogram the 378ff2516fbSPaul Walmsley * postsetup_state between the calls to 379a4ca9dbeSTony Lindgren * omap2_init_common_infra() and omap_sdrc_init(). 380ff2516fbSPaul Walmsley * 381ff2516fbSPaul Walmsley * XXX ideally we could detect whether the MPU WDT was currently 382ff2516fbSPaul Walmsley * enabled here and make this conditional 383ff2516fbSPaul Walmsley */ 384ff2516fbSPaul Walmsley postsetup_state = _HWMOD_STATE_DISABLED; 385ff2516fbSPaul Walmsley omap_hwmod_for_each_by_class("wd_timer", 386ff2516fbSPaul Walmsley _set_hwmod_postsetup_state, 387ff2516fbSPaul Walmsley &postsetup_state); 388ff2516fbSPaul Walmsley 38953da4ce2SKevin Hilman omap_pm_if_early_init(); 3904805734bSPaul Walmsley } 3914805734bSPaul Walmsley 392c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP2 3938f5b5a41STony Lindgren void __init omap2420_init_early(void) 3948f5b5a41STony Lindgren { 3954c3cf901STony Lindgren omap2_set_globals_242x(); 3967b250affSTony Lindgren omap_common_init_early(); 3977b250affSTony Lindgren omap2xxx_voltagedomains_init(); 3987b250affSTony Lindgren omap242x_powerdomains_init(); 3997b250affSTony Lindgren omap242x_clockdomains_init(); 4007b250affSTony Lindgren omap2420_hwmod_init(); 4017b250affSTony Lindgren omap_hwmod_init_postsetup(); 4027b250affSTony Lindgren omap2420_clk_init(); 4038f5b5a41STony Lindgren } 4048f5b5a41STony Lindgren 4058f5b5a41STony Lindgren void __init omap2430_init_early(void) 4068f5b5a41STony Lindgren { 4074c3cf901STony Lindgren omap2_set_globals_243x(); 4087b250affSTony Lindgren omap_common_init_early(); 4097b250affSTony Lindgren omap2xxx_voltagedomains_init(); 4107b250affSTony Lindgren omap243x_powerdomains_init(); 4117b250affSTony Lindgren omap243x_clockdomains_init(); 4127b250affSTony Lindgren omap2430_hwmod_init(); 4137b250affSTony Lindgren omap_hwmod_init_postsetup(); 4147b250affSTony Lindgren omap2430_clk_init(); 4157b250affSTony Lindgren } 416c4e2d245SSanjeev Premi #endif 4177b250affSTony Lindgren 4187b250affSTony Lindgren /* 4197b250affSTony Lindgren * Currently only board-omap3beagle.c should call this because of the 4207b250affSTony Lindgren * same machine_id for 34xx and 36xx beagle.. Will get fixed with DT. 4217b250affSTony Lindgren */ 422c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP3 4237b250affSTony Lindgren void __init omap3_init_early(void) 4247b250affSTony Lindgren { 4254c3cf901STony Lindgren omap2_set_globals_3xxx(); 4267b250affSTony Lindgren omap_common_init_early(); 4277b250affSTony Lindgren omap3xxx_voltagedomains_init(); 4287b250affSTony Lindgren omap3xxx_powerdomains_init(); 4297b250affSTony Lindgren omap3xxx_clockdomains_init(); 4307b250affSTony Lindgren omap3xxx_hwmod_init(); 4317b250affSTony Lindgren omap_hwmod_init_postsetup(); 4327b250affSTony Lindgren omap3xxx_clk_init(); 4338f5b5a41STony Lindgren } 4348f5b5a41STony Lindgren 4358f5b5a41STony Lindgren void __init omap3430_init_early(void) 4368f5b5a41STony Lindgren { 4377b250affSTony Lindgren omap3_init_early(); 4388f5b5a41STony Lindgren } 4398f5b5a41STony Lindgren 4408f5b5a41STony Lindgren void __init omap35xx_init_early(void) 4418f5b5a41STony Lindgren { 4427b250affSTony Lindgren omap3_init_early(); 4438f5b5a41STony Lindgren } 4448f5b5a41STony Lindgren 4458f5b5a41STony Lindgren void __init omap3630_init_early(void) 4468f5b5a41STony Lindgren { 4477b250affSTony Lindgren omap3_init_early(); 4488f5b5a41STony Lindgren } 4498f5b5a41STony Lindgren 4508f5b5a41STony Lindgren void __init am35xx_init_early(void) 4518f5b5a41STony Lindgren { 4527b250affSTony Lindgren omap3_init_early(); 4538f5b5a41STony Lindgren } 4548f5b5a41STony Lindgren 455a920360fSHemant Pedanekar void __init ti81xx_init_early(void) 4568f5b5a41STony Lindgren { 457a920360fSHemant Pedanekar omap2_set_globals_ti81xx(); 4584c3cf901STony Lindgren omap_common_init_early(); 4594c3cf901STony Lindgren omap3xxx_voltagedomains_init(); 4604c3cf901STony Lindgren omap3xxx_powerdomains_init(); 4614c3cf901STony Lindgren omap3xxx_clockdomains_init(); 4624c3cf901STony Lindgren omap3xxx_hwmod_init(); 4634c3cf901STony Lindgren omap_hwmod_init_postsetup(); 4644c3cf901STony Lindgren omap3xxx_clk_init(); 4658f5b5a41STony Lindgren } 466c4e2d245SSanjeev Premi #endif 4678f5b5a41STony Lindgren 468c4e2d245SSanjeev Premi #ifdef CONFIG_ARCH_OMAP4 4698f5b5a41STony Lindgren void __init omap4430_init_early(void) 4708f5b5a41STony Lindgren { 4714c3cf901STony Lindgren omap2_set_globals_443x(); 4727b250affSTony Lindgren omap_common_init_early(); 4737b250affSTony Lindgren omap44xx_voltagedomains_init(); 4747b250affSTony Lindgren omap44xx_powerdomains_init(); 4757b250affSTony Lindgren omap44xx_clockdomains_init(); 4767b250affSTony Lindgren omap44xx_hwmod_init(); 4777b250affSTony Lindgren omap_hwmod_init_postsetup(); 4787b250affSTony Lindgren omap4xxx_clk_init(); 4798f5b5a41STony Lindgren } 480c4e2d245SSanjeev Premi #endif 4818f5b5a41STony Lindgren 482a4ca9dbeSTony Lindgren void __init omap_sdrc_init(struct omap_sdrc_params *sdrc_cs0, 4834805734bSPaul Walmsley struct omap_sdrc_params *sdrc_cs1) 4844805734bSPaul Walmsley { 485a66cb345STony Lindgren omap_sram_init(); 486a66cb345STony Lindgren 48701001712SHemant Pedanekar if (cpu_is_omap24xx() || omap3_has_sdrc()) { 48858cda884SJean Pihet omap2_sdrc_init(sdrc_cs0, sdrc_cs1); 4892f135eafSPaul Walmsley _omap2_init_reprogram_sdrc(); 490aa4b1f6eSKevin Hilman } 4911dbae815STony Lindgren } 492df1e9d1cSTony Lindgren 493df1e9d1cSTony Lindgren /* 494df1e9d1cSTony Lindgren * NOTE: Please use ioremap + __raw_read/write where possible instead of these 495df1e9d1cSTony Lindgren */ 496df1e9d1cSTony Lindgren 497df1e9d1cSTony Lindgren u8 omap_readb(u32 pa) 498df1e9d1cSTony Lindgren { 499df1e9d1cSTony Lindgren return __raw_readb(OMAP2_L4_IO_ADDRESS(pa)); 500df1e9d1cSTony Lindgren } 501df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readb); 502df1e9d1cSTony Lindgren 503df1e9d1cSTony Lindgren u16 omap_readw(u32 pa) 504df1e9d1cSTony Lindgren { 505df1e9d1cSTony Lindgren return __raw_readw(OMAP2_L4_IO_ADDRESS(pa)); 506df1e9d1cSTony Lindgren } 507df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readw); 508df1e9d1cSTony Lindgren 509df1e9d1cSTony Lindgren u32 omap_readl(u32 pa) 510df1e9d1cSTony Lindgren { 511df1e9d1cSTony Lindgren return __raw_readl(OMAP2_L4_IO_ADDRESS(pa)); 512df1e9d1cSTony Lindgren } 513df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_readl); 514df1e9d1cSTony Lindgren 515df1e9d1cSTony Lindgren void omap_writeb(u8 v, u32 pa) 516df1e9d1cSTony Lindgren { 517df1e9d1cSTony Lindgren __raw_writeb(v, OMAP2_L4_IO_ADDRESS(pa)); 518df1e9d1cSTony Lindgren } 519df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writeb); 520df1e9d1cSTony Lindgren 521df1e9d1cSTony Lindgren void omap_writew(u16 v, u32 pa) 522df1e9d1cSTony Lindgren { 523df1e9d1cSTony Lindgren __raw_writew(v, OMAP2_L4_IO_ADDRESS(pa)); 524df1e9d1cSTony Lindgren } 525df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writew); 526df1e9d1cSTony Lindgren 527df1e9d1cSTony Lindgren void omap_writel(u32 v, u32 pa) 528df1e9d1cSTony Lindgren { 529df1e9d1cSTony Lindgren __raw_writel(v, OMAP2_L4_IO_ADDRESS(pa)); 530df1e9d1cSTony Lindgren } 531df1e9d1cSTony Lindgren EXPORT_SYMBOL(omap_writel); 532