xref: /openbmc/linux/arch/arm/mach-omap2/control.h (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
14814ced5SPaul Walmsley /*
24814ced5SPaul Walmsley  * arch/arm/mach-omap2/control.h
34814ced5SPaul Walmsley  *
44814ced5SPaul Walmsley  * OMAP2/3/4 System Control Module definitions
54814ced5SPaul Walmsley  *
64814ced5SPaul Walmsley  * Copyright (C) 2007-2010 Texas Instruments, Inc.
74814ced5SPaul Walmsley  * Copyright (C) 2007-2008, 2010 Nokia Corporation
84814ced5SPaul Walmsley  *
94814ced5SPaul Walmsley  * Written by Paul Walmsley
104814ced5SPaul Walmsley  *
114814ced5SPaul Walmsley  * This program is free software; you can redistribute it and/or modify
124814ced5SPaul Walmsley  * it under the terms of the GNU General Public License as published by
134814ced5SPaul Walmsley  * the Free Software Foundation.
144814ced5SPaul Walmsley  */
154814ced5SPaul Walmsley 
164814ced5SPaul Walmsley #ifndef __ARCH_ARM_MACH_OMAP2_CONTROL_H
174814ced5SPaul Walmsley #define __ARCH_ARM_MACH_OMAP2_CONTROL_H
184814ced5SPaul Walmsley 
19c49f34bcSTony Lindgren #include "am33xx.h"
202e113c64SVaibhav Hiremath 
214814ced5SPaul Walmsley #ifndef __ASSEMBLY__
224814ced5SPaul Walmsley #define OMAP242X_CTRL_REGADDR(reg)					\
234814ced5SPaul Walmsley 		OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE + (reg))
244814ced5SPaul Walmsley #define OMAP243X_CTRL_REGADDR(reg)					\
254814ced5SPaul Walmsley 		OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE + (reg))
264814ced5SPaul Walmsley #define OMAP343X_CTRL_REGADDR(reg)					\
274814ced5SPaul Walmsley 		OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE + (reg))
282e113c64SVaibhav Hiremath #define AM33XX_CTRL_REGADDR(reg)					\
292e113c64SVaibhav Hiremath 		AM33XX_L4_WK_IO_ADDRESS(AM33XX_SCM_BASE + (reg))
304814ced5SPaul Walmsley #else
314814ced5SPaul Walmsley #define OMAP242X_CTRL_REGADDR(reg)					\
324814ced5SPaul Walmsley 		OMAP2_L4_IO_ADDRESS(OMAP242X_CTRL_BASE + (reg))
334814ced5SPaul Walmsley #define OMAP243X_CTRL_REGADDR(reg)					\
344814ced5SPaul Walmsley 		OMAP2_L4_IO_ADDRESS(OMAP243X_CTRL_BASE + (reg))
354814ced5SPaul Walmsley #define OMAP343X_CTRL_REGADDR(reg)					\
364814ced5SPaul Walmsley 		OMAP2_L4_IO_ADDRESS(OMAP343X_CTRL_BASE + (reg))
372e113c64SVaibhav Hiremath #define AM33XX_CTRL_REGADDR(reg)					\
382e113c64SVaibhav Hiremath 		AM33XX_L4_WK_IO_ADDRESS(AM33XX_SCM_BASE + (reg))
394814ced5SPaul Walmsley #endif /* __ASSEMBLY__ */
404814ced5SPaul Walmsley 
414814ced5SPaul Walmsley /*
424814ced5SPaul Walmsley  * As elsewhere, the "OMAP2_" prefix indicates that the macro is valid for
434814ced5SPaul Walmsley  * OMAP24XX and OMAP34XX.
444814ced5SPaul Walmsley  */
454814ced5SPaul Walmsley 
464814ced5SPaul Walmsley /* Control submodule offsets */
474814ced5SPaul Walmsley 
484814ced5SPaul Walmsley #define OMAP2_CONTROL_INTERFACE		0x000
494814ced5SPaul Walmsley #define OMAP2_CONTROL_PADCONFS		0x030
504814ced5SPaul Walmsley #define OMAP2_CONTROL_GENERAL		0x270
514814ced5SPaul Walmsley #define OMAP343X_CONTROL_MEM_WKUP	0x600
524814ced5SPaul Walmsley #define OMAP343X_CONTROL_PADCONFS_WKUP	0xa00
534814ced5SPaul Walmsley #define OMAP343X_CONTROL_GENERAL_WKUP	0xa60
544814ced5SPaul Walmsley 
55a920360fSHemant Pedanekar /* TI81XX spefic control submodules */
56e226ebe9STony Lindgren #define TI81XX_CONTROL_DEVBOOT		0x040
57a920360fSHemant Pedanekar #define TI81XX_CONTROL_DEVCONF		0x600
5801001712SHemant Pedanekar 
594814ced5SPaul Walmsley /* Control register offsets - read/write with omap_ctrl_{read,write}{bwl}() */
604814ced5SPaul Walmsley 
614814ced5SPaul Walmsley #define OMAP2_CONTROL_SYSCONFIG		(OMAP2_CONTROL_INTERFACE + 0x10)
624814ced5SPaul Walmsley 
634814ced5SPaul Walmsley /* CONTROL_GENERAL register offsets common to OMAP2 & 3 */
644814ced5SPaul Walmsley #define OMAP2_CONTROL_DEVCONF0		(OMAP2_CONTROL_GENERAL + 0x0004)
654814ced5SPaul Walmsley #define OMAP2_CONTROL_MSUSPENDMUX_0	(OMAP2_CONTROL_GENERAL + 0x0020)
664814ced5SPaul Walmsley #define OMAP2_CONTROL_MSUSPENDMUX_1	(OMAP2_CONTROL_GENERAL + 0x0024)
674814ced5SPaul Walmsley #define OMAP2_CONTROL_MSUSPENDMUX_2	(OMAP2_CONTROL_GENERAL + 0x0028)
684814ced5SPaul Walmsley #define OMAP2_CONTROL_MSUSPENDMUX_3	(OMAP2_CONTROL_GENERAL + 0x002c)
694814ced5SPaul Walmsley #define OMAP2_CONTROL_MSUSPENDMUX_4	(OMAP2_CONTROL_GENERAL + 0x0030)
704814ced5SPaul Walmsley #define OMAP2_CONTROL_MSUSPENDMUX_5	(OMAP2_CONTROL_GENERAL + 0x0034)
714814ced5SPaul Walmsley #define OMAP2_CONTROL_SEC_CTRL		(OMAP2_CONTROL_GENERAL + 0x0040)
724814ced5SPaul Walmsley #define OMAP2_CONTROL_RPUB_KEY_H_0	(OMAP2_CONTROL_GENERAL + 0x0090)
734814ced5SPaul Walmsley #define OMAP2_CONTROL_RPUB_KEY_H_1	(OMAP2_CONTROL_GENERAL + 0x0094)
744814ced5SPaul Walmsley #define OMAP2_CONTROL_RPUB_KEY_H_2	(OMAP2_CONTROL_GENERAL + 0x0098)
754814ced5SPaul Walmsley #define OMAP2_CONTROL_RPUB_KEY_H_3	(OMAP2_CONTROL_GENERAL + 0x009c)
764814ced5SPaul Walmsley 
774814ced5SPaul Walmsley /* 242x-only CONTROL_GENERAL register offsets */
784814ced5SPaul Walmsley #define OMAP242X_CONTROL_DEVCONF	OMAP2_CONTROL_DEVCONF0 /* match TRM */
794814ced5SPaul Walmsley #define OMAP242X_CONTROL_OCM_RAM_PERM	(OMAP2_CONTROL_GENERAL + 0x0068)
804814ced5SPaul Walmsley 
814814ced5SPaul Walmsley /* 243x-only CONTROL_GENERAL register offsets */
824814ced5SPaul Walmsley /* CONTROL_IVA2_BOOT{ADDR,MOD} are at the same place on 343x - noted below */
834814ced5SPaul Walmsley #define OMAP243X_CONTROL_DEVCONF1	(OMAP2_CONTROL_GENERAL + 0x0078)
844814ced5SPaul Walmsley #define OMAP243X_CONTROL_CSIRXFE	(OMAP2_CONTROL_GENERAL + 0x007c)
854814ced5SPaul Walmsley #define OMAP243X_CONTROL_IVA2_BOOTADDR	(OMAP2_CONTROL_GENERAL + 0x0190)
864814ced5SPaul Walmsley #define OMAP243X_CONTROL_IVA2_BOOTMOD	(OMAP2_CONTROL_GENERAL + 0x0194)
874814ced5SPaul Walmsley #define OMAP243X_CONTROL_IVA2_GEMCFG	(OMAP2_CONTROL_GENERAL + 0x0198)
884814ced5SPaul Walmsley #define OMAP243X_CONTROL_PBIAS_LITE	(OMAP2_CONTROL_GENERAL + 0x0230)
894814ced5SPaul Walmsley 
904814ced5SPaul Walmsley /* 24xx-only CONTROL_GENERAL register offsets */
914814ced5SPaul Walmsley #define OMAP24XX_CONTROL_DEBOBS		(OMAP2_CONTROL_GENERAL + 0x0000)
924814ced5SPaul Walmsley #define OMAP24XX_CONTROL_EMU_SUPPORT	(OMAP2_CONTROL_GENERAL + 0x0008)
934814ced5SPaul Walmsley #define OMAP24XX_CONTROL_SEC_TEST	(OMAP2_CONTROL_GENERAL + 0x0044)
944814ced5SPaul Walmsley #define OMAP24XX_CONTROL_PSA_CTRL	(OMAP2_CONTROL_GENERAL + 0x0048)
954814ced5SPaul Walmsley #define OMAP24XX_CONTROL_PSA_CMD	(OMAP2_CONTROL_GENERAL + 0x004c)
964814ced5SPaul Walmsley #define OMAP24XX_CONTROL_PSA_VALUE	(OMAP2_CONTROL_GENERAL + 0x0050)
974814ced5SPaul Walmsley #define OMAP24XX_CONTROL_SEC_EMU	(OMAP2_CONTROL_GENERAL + 0x0060)
984814ced5SPaul Walmsley #define OMAP24XX_CONTROL_SEC_TAP	(OMAP2_CONTROL_GENERAL + 0x0064)
994814ced5SPaul Walmsley #define OMAP24XX_CONTROL_OCM_PUB_RAM_ADD	(OMAP2_CONTROL_GENERAL + 0x006c)
1004814ced5SPaul Walmsley #define OMAP24XX_CONTROL_EXT_SEC_RAM_START_ADD	(OMAP2_CONTROL_GENERAL + 0x0070)
1014814ced5SPaul Walmsley #define OMAP24XX_CONTROL_EXT_SEC_RAM_STOP_ADD	(OMAP2_CONTROL_GENERAL + 0x0074)
1024814ced5SPaul Walmsley #define OMAP24XX_CONTROL_SEC_STATUS		(OMAP2_CONTROL_GENERAL + 0x0080)
1034814ced5SPaul Walmsley #define OMAP24XX_CONTROL_SEC_ERR_STATUS		(OMAP2_CONTROL_GENERAL + 0x0084)
1044814ced5SPaul Walmsley #define OMAP24XX_CONTROL_STATUS			(OMAP2_CONTROL_GENERAL + 0x0088)
1054814ced5SPaul Walmsley #define OMAP24XX_CONTROL_GENERAL_PURPOSE_STATUS	(OMAP2_CONTROL_GENERAL + 0x008c)
1064814ced5SPaul Walmsley #define OMAP24XX_CONTROL_RAND_KEY_0	(OMAP2_CONTROL_GENERAL + 0x00a0)
1074814ced5SPaul Walmsley #define OMAP24XX_CONTROL_RAND_KEY_1	(OMAP2_CONTROL_GENERAL + 0x00a4)
1084814ced5SPaul Walmsley #define OMAP24XX_CONTROL_RAND_KEY_2	(OMAP2_CONTROL_GENERAL + 0x00a8)
1094814ced5SPaul Walmsley #define OMAP24XX_CONTROL_RAND_KEY_3	(OMAP2_CONTROL_GENERAL + 0x00ac)
1104814ced5SPaul Walmsley #define OMAP24XX_CONTROL_CUST_KEY_0	(OMAP2_CONTROL_GENERAL + 0x00b0)
1114814ced5SPaul Walmsley #define OMAP24XX_CONTROL_CUST_KEY_1	(OMAP2_CONTROL_GENERAL + 0x00b4)
1124814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_0	(OMAP2_CONTROL_GENERAL + 0x00c0)
1134814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_1	(OMAP2_CONTROL_GENERAL + 0x00c4)
1144814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_2	(OMAP2_CONTROL_GENERAL + 0x00c8)
1154814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_3	(OMAP2_CONTROL_GENERAL + 0x00cc)
1164814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_4	(OMAP2_CONTROL_GENERAL + 0x00d0)
1174814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_5	(OMAP2_CONTROL_GENERAL + 0x00d4)
1184814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_6	(OMAP2_CONTROL_GENERAL + 0x00d8)
1194814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_7	(OMAP2_CONTROL_GENERAL + 0x00dc)
1204814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_8	(OMAP2_CONTROL_GENERAL + 0x00e0)
1214814ced5SPaul Walmsley #define OMAP24XX_CONTROL_TEST_KEY_9	(OMAP2_CONTROL_GENERAL + 0x00e4)
1224814ced5SPaul Walmsley 
1234814ced5SPaul Walmsley #define OMAP343X_CONTROL_PADCONF_SYSNIRQ (OMAP2_CONTROL_INTERFACE + 0x01b0)
1244814ced5SPaul Walmsley 
1254814ced5SPaul Walmsley /* 34xx-only CONTROL_GENERAL register offsets */
1264814ced5SPaul Walmsley #define OMAP343X_CONTROL_PADCONF_OFF	(OMAP2_CONTROL_GENERAL + 0x0000)
1274814ced5SPaul Walmsley #define OMAP343X_CONTROL_MEM_DFTRW0	(OMAP2_CONTROL_GENERAL + 0x0008)
1284814ced5SPaul Walmsley #define OMAP343X_CONTROL_MEM_DFTRW1	(OMAP2_CONTROL_GENERAL + 0x000c)
1294814ced5SPaul Walmsley #define OMAP343X_CONTROL_DEVCONF1	(OMAP2_CONTROL_GENERAL + 0x0068)
1304814ced5SPaul Walmsley #define OMAP343X_CONTROL_CSIRXFE		(OMAP2_CONTROL_GENERAL + 0x006c)
1314814ced5SPaul Walmsley #define OMAP343X_CONTROL_SEC_STATUS		(OMAP2_CONTROL_GENERAL + 0x0070)
1324814ced5SPaul Walmsley #define OMAP343X_CONTROL_SEC_ERR_STATUS		(OMAP2_CONTROL_GENERAL + 0x0074)
1334814ced5SPaul Walmsley #define OMAP343X_CONTROL_SEC_ERR_STATUS_DEBUG	(OMAP2_CONTROL_GENERAL + 0x0078)
1344814ced5SPaul Walmsley #define OMAP343X_CONTROL_STATUS			(OMAP2_CONTROL_GENERAL + 0x0080)
1354814ced5SPaul Walmsley #define OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS	(OMAP2_CONTROL_GENERAL + 0x0084)
1364814ced5SPaul Walmsley #define OMAP343X_CONTROL_RPUB_KEY_H_4	(OMAP2_CONTROL_GENERAL + 0x00a0)
1374814ced5SPaul Walmsley #define OMAP343X_CONTROL_RAND_KEY_0	(OMAP2_CONTROL_GENERAL + 0x00a8)
1384814ced5SPaul Walmsley #define OMAP343X_CONTROL_RAND_KEY_1	(OMAP2_CONTROL_GENERAL + 0x00ac)
1394814ced5SPaul Walmsley #define OMAP343X_CONTROL_RAND_KEY_2	(OMAP2_CONTROL_GENERAL + 0x00b0)
1404814ced5SPaul Walmsley #define OMAP343X_CONTROL_RAND_KEY_3	(OMAP2_CONTROL_GENERAL + 0x00b4)
1414814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_0	(OMAP2_CONTROL_GENERAL + 0x00c8)
1424814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_1	(OMAP2_CONTROL_GENERAL + 0x00cc)
1434814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_2	(OMAP2_CONTROL_GENERAL + 0x00d0)
1444814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_3	(OMAP2_CONTROL_GENERAL + 0x00d4)
1454814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_4	(OMAP2_CONTROL_GENERAL + 0x00d8)
1464814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_5	(OMAP2_CONTROL_GENERAL + 0x00dc)
1474814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_6	(OMAP2_CONTROL_GENERAL + 0x00e0)
1484814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_7	(OMAP2_CONTROL_GENERAL + 0x00e4)
1494814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_8	(OMAP2_CONTROL_GENERAL + 0x00e8)
1504814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_9	(OMAP2_CONTROL_GENERAL + 0x00ec)
1514814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_10	(OMAP2_CONTROL_GENERAL + 0x00f0)
1524814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_11	(OMAP2_CONTROL_GENERAL + 0x00f4)
1534814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_12	(OMAP2_CONTROL_GENERAL + 0x00f8)
1544814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEST_KEY_13	(OMAP2_CONTROL_GENERAL + 0x00fc)
1552f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP1_VDD1 (OMAP2_CONTROL_GENERAL + 0x0110)
1562f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP2_VDD1 (OMAP2_CONTROL_GENERAL + 0x0114)
1572f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP3_VDD1 (OMAP2_CONTROL_GENERAL + 0x0118)
1582f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP4_VDD1 (OMAP2_CONTROL_GENERAL + 0x011c)
1592f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP5_VDD1 (OMAP2_CONTROL_GENERAL + 0x0120)
1602f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP1_VDD2 (OMAP2_CONTROL_GENERAL + 0x0124)
1612f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP2_VDD2 (OMAP2_CONTROL_GENERAL + 0x0128)
1622f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_OPP3_VDD2 (OMAP2_CONTROL_GENERAL + 0x012c)
1632f34ce81SThara Gopinath #define OMAP343X_CONTROL_FUSE_SR        (OMAP2_CONTROL_GENERAL + 0x0130)
1644814ced5SPaul Walmsley #define OMAP343X_CONTROL_IVA2_BOOTADDR	(OMAP2_CONTROL_GENERAL + 0x0190)
1654814ced5SPaul Walmsley #define OMAP343X_CONTROL_IVA2_BOOTMOD	(OMAP2_CONTROL_GENERAL + 0x0194)
1664814ced5SPaul Walmsley #define OMAP343X_CONTROL_DEBOBS(i)	(OMAP2_CONTROL_GENERAL + 0x01B0 \
1674814ced5SPaul Walmsley 					+ ((i) >> 1) * 4 + (!((i) & 1)) * 2)
1684814ced5SPaul Walmsley #define OMAP343X_CONTROL_PROG_IO0	(OMAP2_CONTROL_GENERAL + 0x01D4)
1694814ced5SPaul Walmsley #define OMAP343X_CONTROL_PROG_IO1	(OMAP2_CONTROL_GENERAL + 0x01D8)
1704814ced5SPaul Walmsley #define OMAP343X_CONTROL_DSS_DPLL_SPREADING	(OMAP2_CONTROL_GENERAL + 0x01E0)
1714814ced5SPaul Walmsley #define OMAP343X_CONTROL_CORE_DPLL_SPREADING	(OMAP2_CONTROL_GENERAL + 0x01E4)
1724814ced5SPaul Walmsley #define OMAP343X_CONTROL_PER_DPLL_SPREADING	(OMAP2_CONTROL_GENERAL + 0x01E8)
1734814ced5SPaul Walmsley #define OMAP343X_CONTROL_USBHOST_DPLL_SPREADING	(OMAP2_CONTROL_GENERAL + 0x01EC)
1744814ced5SPaul Walmsley #define OMAP343X_CONTROL_PBIAS_LITE	(OMAP2_CONTROL_GENERAL + 0x02B0)
1754814ced5SPaul Walmsley #define OMAP343X_CONTROL_TEMP_SENSOR	(OMAP2_CONTROL_GENERAL + 0x02B4)
1764814ced5SPaul Walmsley #define OMAP343X_CONTROL_SRAMLDO4	(OMAP2_CONTROL_GENERAL + 0x02B8)
1774814ced5SPaul Walmsley #define OMAP343X_CONTROL_SRAMLDO5	(OMAP2_CONTROL_GENERAL + 0x02C0)
1784814ced5SPaul Walmsley #define OMAP343X_CONTROL_CSI		(OMAP2_CONTROL_GENERAL + 0x02C4)
1794814ced5SPaul Walmsley 
1802f34ce81SThara Gopinath /* OMAP3630 only CONTROL_GENERAL register offsets */
1812f34ce81SThara Gopinath #define OMAP3630_CONTROL_FUSE_OPP1G_VDD1        (OMAP2_CONTROL_GENERAL + 0x0110)
1822f34ce81SThara Gopinath #define OMAP3630_CONTROL_FUSE_OPP50_VDD1        (OMAP2_CONTROL_GENERAL + 0x0114)
1832f34ce81SThara Gopinath #define OMAP3630_CONTROL_FUSE_OPP100_VDD1       (OMAP2_CONTROL_GENERAL + 0x0118)
1842f34ce81SThara Gopinath #define OMAP3630_CONTROL_FUSE_OPP120_VDD1       (OMAP2_CONTROL_GENERAL + 0x0120)
1852f34ce81SThara Gopinath #define OMAP3630_CONTROL_FUSE_OPP50_VDD2        (OMAP2_CONTROL_GENERAL + 0x0128)
1862f34ce81SThara Gopinath #define OMAP3630_CONTROL_FUSE_OPP100_VDD2       (OMAP2_CONTROL_GENERAL + 0x012C)
187f0d3d821SSakari Ailus #define OMAP3630_CONTROL_CAMERA_PHY_CTRL	(OMAP2_CONTROL_GENERAL + 0x02f0)
1882f34ce81SThara Gopinath 
189bd38107bSThara Gopinath /* OMAP44xx control efuse offsets */
190bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_IVA_OPP50		0x22C
191bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_IVA_OPP100	0x22F
192bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_IVA_OPPTURBO	0x232
193bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_IVA_OPPNITRO	0x235
194bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_MPU_OPP50		0x240
195bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_MPU_OPP100	0x243
196bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_MPU_OPPTURBO	0x246
197bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_MPU_OPPNITRO	0x249
198*32236a84STony Lindgren #define OMAP44XX_CONTROL_FUSE_MPU_OPPNITROSB	0x24C
199bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_CORE_OPP50	0x254
200bd38107bSThara Gopinath #define OMAP44XX_CONTROL_FUSE_CORE_OPP100	0x257
201df7cded3SVishwanath Sripathy #define OMAP44XX_CONTROL_FUSE_CORE_OPP100OV	0x25A
202bd38107bSThara Gopinath 
2034814ced5SPaul Walmsley /* AM35XX only CONTROL_GENERAL register offsets */
2044814ced5SPaul Walmsley #define AM35XX_CONTROL_MSUSPENDMUX_6    (OMAP2_CONTROL_GENERAL + 0x0038)
2054814ced5SPaul Walmsley #define AM35XX_CONTROL_DEVCONF2         (OMAP2_CONTROL_GENERAL + 0x0310)
2064814ced5SPaul Walmsley #define AM35XX_CONTROL_DEVCONF3         (OMAP2_CONTROL_GENERAL + 0x0314)
2074814ced5SPaul Walmsley #define AM35XX_CONTROL_CBA_PRIORITY     (OMAP2_CONTROL_GENERAL + 0x0320)
2084814ced5SPaul Walmsley #define AM35XX_CONTROL_LVL_INTR_CLEAR   (OMAP2_CONTROL_GENERAL + 0x0324)
2094814ced5SPaul Walmsley #define AM35XX_CONTROL_IP_SW_RESET      (OMAP2_CONTROL_GENERAL + 0x0328)
2104814ced5SPaul Walmsley #define AM35XX_CONTROL_IPSS_CLK_CTRL    (OMAP2_CONTROL_GENERAL + 0x032C)
2114814ced5SPaul Walmsley 
2124814ced5SPaul Walmsley /* 34xx PADCONF register offsets */
2134814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK(i)		(OMAP2_CONTROL_PADCONFS + 0x5a8 + \
2144814ced5SPaul Walmsley 						(i)*2)
2154814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_CLK	OMAP343X_PADCONF_ETK(0)
2164814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_CTL	OMAP343X_PADCONF_ETK(1)
2174814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D0		OMAP343X_PADCONF_ETK(2)
2184814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D1		OMAP343X_PADCONF_ETK(3)
2194814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D2		OMAP343X_PADCONF_ETK(4)
2204814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D3		OMAP343X_PADCONF_ETK(5)
2214814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D4		OMAP343X_PADCONF_ETK(6)
2224814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D5		OMAP343X_PADCONF_ETK(7)
2234814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D6		OMAP343X_PADCONF_ETK(8)
2244814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D7		OMAP343X_PADCONF_ETK(9)
2254814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D8		OMAP343X_PADCONF_ETK(10)
2264814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D9		OMAP343X_PADCONF_ETK(11)
2274814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D10	OMAP343X_PADCONF_ETK(12)
2284814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D11	OMAP343X_PADCONF_ETK(13)
2294814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D12	OMAP343X_PADCONF_ETK(14)
2304814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D13	OMAP343X_PADCONF_ETK(15)
2314814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D14	OMAP343X_PADCONF_ETK(16)
2324814ced5SPaul Walmsley #define OMAP343X_PADCONF_ETK_D15	OMAP343X_PADCONF_ETK(17)
2334814ced5SPaul Walmsley 
2347eae44faSYOSHIFUJI Hideaki /* 34xx GENERAL_WKUP register offsets */
235b96b332fSTony Lindgren #define OMAP34XX_CONTROL_WKUP_CTRL	(OMAP343X_CONTROL_GENERAL_WKUP - 0x4)
236b96b332fSTony Lindgren #define OMAP36XX_GPIO_IO_PWRDNZ		BIT(6)
237b96b332fSTony Lindgren 
2384814ced5SPaul Walmsley #define OMAP343X_CONTROL_WKUP_DEBOBSMUX(i) (OMAP343X_CONTROL_GENERAL_WKUP + \
2394814ced5SPaul Walmsley 						0x008 + (i))
2404814ced5SPaul Walmsley #define OMAP343X_CONTROL_WKUP_DEBOBS0 (OMAP343X_CONTROL_GENERAL_WKUP + 0x008)
2414814ced5SPaul Walmsley #define OMAP343X_CONTROL_WKUP_DEBOBS1 (OMAP343X_CONTROL_GENERAL_WKUP + 0x00C)
2424814ced5SPaul Walmsley #define OMAP343X_CONTROL_WKUP_DEBOBS2 (OMAP343X_CONTROL_GENERAL_WKUP + 0x010)
2434814ced5SPaul Walmsley #define OMAP343X_CONTROL_WKUP_DEBOBS3 (OMAP343X_CONTROL_GENERAL_WKUP + 0x014)
2444814ced5SPaul Walmsley #define OMAP343X_CONTROL_WKUP_DEBOBS4 (OMAP343X_CONTROL_GENERAL_WKUP + 0x018)
2454814ced5SPaul Walmsley 
24670f23fd6SJustin P. Mattock /* 36xx-only RTA - Retention till Access control registers and bits */
247458e999eSNishanth Menon #define OMAP36XX_CONTROL_MEM_RTA_CTRL	0x40C
248458e999eSNishanth Menon #define OMAP36XX_RTA_DISABLE		0x0
249458e999eSNishanth Menon 
2504814ced5SPaul Walmsley /* 34xx D2D idle-related pins, handled by PM core */
2514814ced5SPaul Walmsley #define OMAP3_PADCONF_SAD2D_MSTANDBY   0x250
2524814ced5SPaul Walmsley #define OMAP3_PADCONF_SAD2D_IDLEACK    0x254
2534814ced5SPaul Walmsley 
254e226ebe9STony Lindgren /* TI81XX CONTROL_DEVBOOT register offsets */
255e226ebe9STony Lindgren #define TI81XX_CONTROL_STATUS		(TI81XX_CONTROL_DEVBOOT + 0x000)
256e226ebe9STony Lindgren 
257a920360fSHemant Pedanekar /* TI81XX CONTROL_DEVCONF register offsets */
258a920360fSHemant Pedanekar #define TI81XX_CONTROL_DEVICE_ID	(TI81XX_CONTROL_DEVCONF + 0x000)
25901001712SHemant Pedanekar 
2606bf58859SJoachim Eastwood /* OMAP4 CONTROL MODULE */
2616bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_PAD_WKUP			0x4a31e000
2626bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_PAD_WKUP_CONTROL_I2C_2	0x0604
2636bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_CORE_STATUS			0x02c4
2646bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1	0x0218
2656bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR		0x0304
2666bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_DSIPHY	0x0618
2676bf58859SJoachim Eastwood #define OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_CAMERA_RX	0x0608
2686bf58859SJoachim Eastwood 
2696bf58859SJoachim Eastwood /* OMAP4 CONTROL_DSIPHY */
2706bf58859SJoachim Eastwood #define OMAP4_DSI2_LANEENABLE_SHIFT			29
2716bf58859SJoachim Eastwood #define OMAP4_DSI2_LANEENABLE_MASK			(0x7 << 29)
2726bf58859SJoachim Eastwood #define OMAP4_DSI1_LANEENABLE_SHIFT			24
2736bf58859SJoachim Eastwood #define OMAP4_DSI1_LANEENABLE_MASK			(0x1f << 24)
2746bf58859SJoachim Eastwood #define OMAP4_DSI1_PIPD_SHIFT				19
2756bf58859SJoachim Eastwood #define OMAP4_DSI1_PIPD_MASK				(0x1f << 19)
2766bf58859SJoachim Eastwood #define OMAP4_DSI2_PIPD_SHIFT				14
2776bf58859SJoachim Eastwood #define OMAP4_DSI2_PIPD_MASK				(0x1f << 14)
2786bf58859SJoachim Eastwood 
2796bf58859SJoachim Eastwood /* OMAP4 CONTROL_CAMERA_RX */
2806bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI21_LANEENABLE_SHIFT		24
2816bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI21_LANEENABLE_MASK		(0x1f << 24)
2826bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI22_LANEENABLE_SHIFT		29
2836bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI22_LANEENABLE_MASK		(0x3 << 29)
2846bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI22_CTRLCLKEN_SHIFT		21
2856bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI22_CTRLCLKEN_MASK		(1 << 21)
2866bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI22_CAMMODE_SHIFT		19
2876bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI22_CAMMODE_MASK		(0x3 << 19)
2886bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI21_CTRLCLKEN_SHIFT		18
2896bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI21_CTRLCLKEN_MASK		(1 << 18)
2906bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI21_CAMMODE_SHIFT		16
2916bf58859SJoachim Eastwood #define OMAP4_CAMERARX_CSI21_CAMMODE_MASK		(0x3 << 16)
2926bf58859SJoachim Eastwood 
293b13e80a8SR Sricharan /* OMAP54XX CONTROL STATUS register */
294b13e80a8SR Sricharan #define OMAP5XXX_CONTROL_STATUS                0x134
295b13e80a8SR Sricharan #define OMAP5_DEVICETYPE_MASK          (0x7 << 6)
296b13e80a8SR Sricharan 
297afc9d590SLennart Sorensen /* DRA7XX CONTROL CORE BOOTSTRAP */
298afc9d590SLennart Sorensen #define DRA7_CTRL_CORE_BOOTSTRAP	0x6c4
299afc9d590SLennart Sorensen #define DRA7_SPEEDSELECT_MASK		(0x3 << 8)
300afc9d590SLennart Sorensen 
3014814ced5SPaul Walmsley /*
3024814ced5SPaul Walmsley  * REVISIT: This list of registers is not comprehensive - there are more
3034814ced5SPaul Walmsley  * that should be added.
3044814ced5SPaul Walmsley  */
3054814ced5SPaul Walmsley 
3064814ced5SPaul Walmsley /*
3074814ced5SPaul Walmsley  * Control module register bit defines - these should eventually go into
3084814ced5SPaul Walmsley  * their own regbits file.  Some of these will be complicated, depending
3094814ced5SPaul Walmsley  * on the device type (general-purpose, emulator, test, secure, bad, other)
3104814ced5SPaul Walmsley  * and the security mode (secure, non-secure, don't care)
3114814ced5SPaul Walmsley  */
3124814ced5SPaul Walmsley /* CONTROL_DEVCONF0 bits */
3134814ced5SPaul Walmsley #define OMAP2_MMCSDIO1ADPCLKISEL	(1 << 24) /* MMC1 loop back clock */
3144814ced5SPaul Walmsley #define OMAP24XX_USBSTANDBYCTRL		(1 << 15)
3154814ced5SPaul Walmsley #define OMAP2_MCBSP2_CLKS_MASK		(1 << 6)
3164814ced5SPaul Walmsley #define OMAP2_MCBSP1_FSR_MASK		(1 << 4)
3174814ced5SPaul Walmsley #define OMAP2_MCBSP1_CLKR_MASK		(1 << 3)
3184814ced5SPaul Walmsley #define OMAP2_MCBSP1_CLKS_MASK		(1 << 2)
3194814ced5SPaul Walmsley 
3204814ced5SPaul Walmsley /* CONTROL_DEVCONF1 bits */
3214814ced5SPaul Walmsley #define OMAP243X_MMC1_ACTIVE_OVERWRITE	(1 << 31)
3224814ced5SPaul Walmsley #define OMAP2_MMCSDIO2ADPCLKISEL	(1 << 6) /* MMC2 loop back clock */
3234814ced5SPaul Walmsley #define OMAP2_MCBSP5_CLKS_MASK		(1 << 4) /* > 242x */
3244814ced5SPaul Walmsley #define OMAP2_MCBSP4_CLKS_MASK		(1 << 2) /* > 242x */
3254814ced5SPaul Walmsley #define OMAP2_MCBSP3_CLKS_MASK		(1 << 0) /* > 242x */
3264814ced5SPaul Walmsley 
3274814ced5SPaul Walmsley /* CONTROL_STATUS bits */
3284814ced5SPaul Walmsley #define OMAP2_DEVICETYPE_MASK		(0x7 << 8)
3294814ced5SPaul Walmsley #define OMAP2_SYSBOOT_5_MASK		(1 << 5)
3304814ced5SPaul Walmsley #define OMAP2_SYSBOOT_4_MASK		(1 << 4)
3314814ced5SPaul Walmsley #define OMAP2_SYSBOOT_3_MASK		(1 << 3)
3324814ced5SPaul Walmsley #define OMAP2_SYSBOOT_2_MASK		(1 << 2)
3334814ced5SPaul Walmsley #define OMAP2_SYSBOOT_1_MASK		(1 << 1)
3344814ced5SPaul Walmsley #define OMAP2_SYSBOOT_0_MASK		(1 << 0)
3354814ced5SPaul Walmsley 
3364814ced5SPaul Walmsley /* CONTROL_PBIAS_LITE bits */
3374814ced5SPaul Walmsley #define OMAP343X_PBIASLITESUPPLY_HIGH1	(1 << 15)
3384814ced5SPaul Walmsley #define OMAP343X_PBIASLITEVMODEERROR1	(1 << 11)
3394814ced5SPaul Walmsley #define OMAP343X_PBIASSPEEDCTRL1	(1 << 10)
3404814ced5SPaul Walmsley #define OMAP343X_PBIASLITEPWRDNZ1	(1 << 9)
3414814ced5SPaul Walmsley #define OMAP343X_PBIASLITEVMODE1	(1 << 8)
3424814ced5SPaul Walmsley #define OMAP343X_PBIASLITESUPPLY_HIGH0	(1 << 7)
3434814ced5SPaul Walmsley #define OMAP343X_PBIASLITEVMODEERROR0	(1 << 3)
3444814ced5SPaul Walmsley #define OMAP2_PBIASSPEEDCTRL0		(1 << 2)
3454814ced5SPaul Walmsley #define OMAP2_PBIASLITEPWRDNZ0		(1 << 1)
3464814ced5SPaul Walmsley #define OMAP2_PBIASLITEVMODE0		(1 << 0)
3474814ced5SPaul Walmsley 
3484814ced5SPaul Walmsley /* CONTROL_PROG_IO1 bits */
3494814ced5SPaul Walmsley #define OMAP3630_PRG_SDMMC1_SPEEDCTRL	(1 << 20)
3504814ced5SPaul Walmsley 
3514814ced5SPaul Walmsley /* CONTROL_IVA2_BOOTMOD bits */
3524814ced5SPaul Walmsley #define OMAP3_IVA2_BOOTMOD_SHIFT	0
3534814ced5SPaul Walmsley #define OMAP3_IVA2_BOOTMOD_MASK		(0xf << 0)
3544814ced5SPaul Walmsley #define OMAP3_IVA2_BOOTMOD_IDLE		(0x1 << 0)
3554814ced5SPaul Walmsley 
3564814ced5SPaul Walmsley /* CONTROL_PADCONF_X bits */
3574814ced5SPaul Walmsley #define OMAP3_PADCONF_WAKEUPEVENT0	(1 << 15)
3584814ced5SPaul Walmsley #define OMAP3_PADCONF_WAKEUPENABLE0	(1 << 14)
3594814ced5SPaul Walmsley 
3604814ced5SPaul Walmsley #define OMAP343X_SCRATCHPAD_ROM		(OMAP343X_CTRL_BASE + 0x860)
3614814ced5SPaul Walmsley #define OMAP343X_SCRATCHPAD		(OMAP343X_CTRL_BASE + 0x910)
3624814ced5SPaul Walmsley #define OMAP343X_SCRATCHPAD_ROM_OFFSET	0x19C
363fe360e1cSJean Pihet #define OMAP343X_SCRATCHPAD_REGADDR(reg)	OMAP2_L4_IO_ADDRESS(\
364fe360e1cSJean Pihet 						OMAP343X_SCRATCHPAD + reg)
3654814ced5SPaul Walmsley 
3664814ced5SPaul Walmsley /* AM35XX_CONTROL_IPSS_CLK_CTRL bits */
3674814ced5SPaul Walmsley #define AM35XX_USBOTG_VBUSP_CLK_SHIFT	0
3684814ced5SPaul Walmsley #define AM35XX_CPGMAC_VBUSP_CLK_SHIFT	1
3694814ced5SPaul Walmsley #define AM35XX_VPFE_VBUSP_CLK_SHIFT	2
3704814ced5SPaul Walmsley #define AM35XX_HECC_VBUSP_CLK_SHIFT	3
3714814ced5SPaul Walmsley #define AM35XX_USBOTG_FCLK_SHIFT	8
3724814ced5SPaul Walmsley #define AM35XX_CPGMAC_FCLK_SHIFT	9
3734814ced5SPaul Walmsley #define AM35XX_VPFE_FCLK_SHIFT		10
3744814ced5SPaul Walmsley 
3754814ced5SPaul Walmsley /* AM35XX CONTROL_LVL_INTR_CLEAR bits */
3764814ced5SPaul Walmsley #define AM35XX_CPGMAC_C0_MISC_PULSE_CLR	BIT(0)
3774814ced5SPaul Walmsley #define AM35XX_CPGMAC_C0_RX_PULSE_CLR	BIT(1)
3784814ced5SPaul Walmsley #define AM35XX_CPGMAC_C0_RX_THRESH_CLR	BIT(2)
3794814ced5SPaul Walmsley #define AM35XX_CPGMAC_C0_TX_PULSE_CLR	BIT(3)
3804814ced5SPaul Walmsley #define AM35XX_USBOTGSS_INT_CLR		BIT(4)
3814814ced5SPaul Walmsley #define AM35XX_VPFE_CCDC_VD0_INT_CLR	BIT(5)
3824814ced5SPaul Walmsley #define AM35XX_VPFE_CCDC_VD1_INT_CLR	BIT(6)
3834814ced5SPaul Walmsley #define AM35XX_VPFE_CCDC_VD2_INT_CLR	BIT(7)
3844814ced5SPaul Walmsley 
3854814ced5SPaul Walmsley /* AM35XX CONTROL_IP_SW_RESET bits */
3864814ced5SPaul Walmsley #define AM35XX_USBOTGSS_SW_RST		BIT(0)
3874814ced5SPaul Walmsley #define AM35XX_CPGMACSS_SW_RST		BIT(1)
3884814ced5SPaul Walmsley #define AM35XX_VPFE_VBUSP_SW_RST	BIT(2)
3894814ced5SPaul Walmsley #define AM35XX_HECC_SW_RST		BIT(3)
3904814ced5SPaul Walmsley #define AM35XX_VPFE_PCLK_SW_RST		BIT(4)
3914814ced5SPaul Walmsley 
3922e113c64SVaibhav Hiremath /* AM33XX CONTROL_STATUS register */
393fb3cfb1fSAfzal Mohammed #define AM33XX_CONTROL_STATUS		0x040
3942e113c64SVaibhav Hiremath #define AM33XX_CONTROL_SEC_CLK_CTRL	0x1bc
395fb3cfb1fSAfzal Mohammed 
3962e113c64SVaibhav Hiremath /* AM33XX CONTROL_STATUS bitfields (partial) */
3972e113c64SVaibhav Hiremath #define AM33XX_CONTROL_STATUS_SYSBOOT1_SHIFT		22
398a86c0b98SVaibhav Hiremath #define AM33XX_CONTROL_STATUS_SYSBOOT1_WIDTH		0x2
3992e113c64SVaibhav Hiremath #define AM33XX_CONTROL_STATUS_SYSBOOT1_MASK		(0x3 << 22)
4002e113c64SVaibhav Hiremath 
401563ce4d5SPhilip Avinash /* AM33XX PWMSS Control register */
402563ce4d5SPhilip Avinash #define AM33XX_PWMSS_TBCLK_CLKCTRL			0x664
403563ce4d5SPhilip Avinash 
404563ce4d5SPhilip Avinash /* AM33XX  PWMSS Control bitfields */
405563ce4d5SPhilip Avinash #define AM33XX_PWMSS0_TBCLKEN_SHIFT			0
406563ce4d5SPhilip Avinash #define AM33XX_PWMSS1_TBCLKEN_SHIFT			1
407563ce4d5SPhilip Avinash #define AM33XX_PWMSS2_TBCLKEN_SHIFT			2
408563ce4d5SPhilip Avinash 
4097bcad170SVaibhav Hiremath /* DEV Feature register to identify AM33XX features */
4107bcad170SVaibhav Hiremath #define AM33XX_DEV_FEATURE		0x604
4117bcad170SVaibhav Hiremath #define AM33XX_SGX_MASK			BIT(29)
4127bcad170SVaibhav Hiremath 
41338c4b121STero Kristo /* Additional AM33XX/AM43XX CONTROL registers */
41438c4b121STero Kristo #define AM33XX_CONTROL_SYSCONFIG_OFFSET			0x0010
41538c4b121STero Kristo #define AM33XX_CONTROL_STATUS_OFFSET			0x0040
41638c4b121STero Kristo #define AM43XX_CONTROL_MPU_L2_CTRL_OFFSET		0x01e0
41738c4b121STero Kristo #define AM33XX_CONTROL_CORTEX_VBBLDO_CTRL_OFFSET	0x041c
41838c4b121STero Kristo #define AM33XX_CONTROL_CORE_SLDO_CTRL_OFFSET		0x0428
41938c4b121STero Kristo #define AM33XX_CONTROL_MPU_SLDO_CTRL_OFFSET		0x042c
42038c4b121STero Kristo #define AM33XX_CONTROL_CLK32KDIVRATIO_CTRL_OFFSET	0x0444
42138c4b121STero Kristo #define AM33XX_CONTROL_BANDGAP_CTRL_OFFSET		0x0448
42238c4b121STero Kristo #define AM33XX_CONTROL_BANDGAP_TRIM_OFFSET		0x044c
42338c4b121STero Kristo #define AM33XX_CONTROL_PLL_CLKINPULOW_CTRL_OFFSET	0x0458
42438c4b121STero Kristo #define AM33XX_CONTROL_MOSC_CTRL_OFFSET			0x0468
42538c4b121STero Kristo #define AM33XX_CONTROL_RCOSC_CTRL_OFFSET		0x046c
42638c4b121STero Kristo #define AM33XX_CONTROL_DEEPSLEEP_CTRL_OFFSET		0x0470
42738c4b121STero Kristo #define AM43XX_CONTROL_DISPLAY_PLL_SEL_OFFSET		0x0534
42838c4b121STero Kristo #define AM33XX_CONTROL_INIT_PRIORITY_0_OFFSET		0x0608
42938c4b121STero Kristo #define AM33XX_CONTROL_INIT_PRIORITY_1_OFFSET		0x060c
43038c4b121STero Kristo #define AM33XX_CONTROL_MMU_CFG_OFFSET			0x0610
43138c4b121STero Kristo #define AM33XX_CONTROL_TPTC_CFG_OFFSET			0x0614
43238c4b121STero Kristo #define AM33XX_CONTROL_USB_CTRL0_OFFSET			0x0620
43338c4b121STero Kristo #define AM33XX_CONTROL_USB_CTRL1_OFFSET			0x0628
43438c4b121STero Kristo #define AM33XX_CONTROL_USB_WKUP_CTRL_OFFSET		0x0648
43538c4b121STero Kristo #define AM43XX_CONTROL_USB_CTRL2_OFFSET			0x064c
43638c4b121STero Kristo #define AM43XX_CONTROL_GMII_SEL_OFFSET			0x0650
43738c4b121STero Kristo #define AM43XX_CONTROL_MPUSS_CTRL_OFFSET		0x0654
43838c4b121STero Kristo #define AM43XX_CONTROL_TIMER_CASCADE_CTRL_OFFSET	0x0658
43938c4b121STero Kristo #define AM43XX_CONTROL_PWMSS_CTRL_OFFSET		0x0664
44038c4b121STero Kristo #define AM33XX_CONTROL_MREQPRIO_0_OFFSET		0x0670
44138c4b121STero Kristo #define AM33XX_CONTROL_MREQPRIO_1_OFFSET		0x0674
44238c4b121STero Kristo #define AM33XX_CONTROL_HW_EVENT_SEL_GRP1_OFFSET		0x0690
44338c4b121STero Kristo #define AM33XX_CONTROL_HW_EVENT_SEL_GRP2_OFFSET		0x0694
44438c4b121STero Kristo #define AM33XX_CONTROL_HW_EVENT_SEL_GRP3_OFFSET		0x0698
44538c4b121STero Kristo #define AM33XX_CONTROL_HW_EVENT_SEL_GRP4_OFFSET		0x069c
44638c4b121STero Kristo #define AM33XX_CONTROL_SMRT_CTRL_OFFSET			0x06a0
44738c4b121STero Kristo #define AM33XX_CONTROL_MPUSS_HW_DEBUG_SEL_OFFSET	0x06a4
44838c4b121STero Kristo #define AM43XX_CONTROL_CQDETECT_STS_OFFSET		0x0e00
44938c4b121STero Kristo #define AM43XX_CONTROL_CQDETECT_STS2_OFFSET		0x0e08
45038c4b121STero Kristo #define AM43XX_CONTROL_VTP_CTRL_OFFSET			0x0e0c
45138c4b121STero Kristo #define AM33XX_CONTROL_VREF_CTRL_OFFSET			0x0e14
45238c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_0_3_OFFSET		0x0f90
45338c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_4_7_OFFSET		0x0f94
45438c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_8_11_OFFSET		0x0f98
45538c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_12_15_OFFSET	0x0f9c
45638c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_16_19_OFFSET	0x0fa0
45738c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_20_23_OFFSET	0x0fa4
45838c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_24_27_OFFSET	0x0fa8
45938c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_28_31_OFFSET	0x0fac
46038c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_32_35_OFFSET	0x0fb0
46138c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_36_39_OFFSET	0x0fb4
46238c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_40_43_OFFSET	0x0fb8
46338c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_44_47_OFFSET	0x0fbc
46438c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_48_51_OFFSET	0x0fc0
46538c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_52_55_OFFSET	0x0fc4
46638c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_56_59_OFFSET	0x0fc8
46738c4b121STero Kristo #define AM33XX_CONTROL_TPCC_EVT_MUX_60_63_OFFSET	0x0fcc
46838c4b121STero Kristo #define AM33XX_CONTROL_TIMER_EVT_CAPT_OFFSET		0x0fd0
46938c4b121STero Kristo #define AM33XX_CONTROL_ECAP_EVT_CAPT_OFFSET		0x0fd4
47038c4b121STero Kristo #define AM33XX_CONTROL_ADC_EVT_CAPT_OFFSET		0x0fd8
47138c4b121STero Kristo #define AM43XX_CONTROL_ADC1_EVT_CAPT_OFFSET		0x0fdc
47238c4b121STero Kristo #define AM33XX_CONTROL_RESET_ISO_OFFSET			0x1000
47338c4b121STero Kristo 
4742e113c64SVaibhav Hiremath /* CONTROL OMAP STATUS register to identify OMAP3 features */
4754814ced5SPaul Walmsley #define OMAP3_CONTROL_OMAP_STATUS	0x044c
4764814ced5SPaul Walmsley 
4774814ced5SPaul Walmsley #define OMAP3_SGX_SHIFT			13
4784814ced5SPaul Walmsley #define OMAP3_SGX_MASK			(3 << OMAP3_SGX_SHIFT)
4794814ced5SPaul Walmsley #define		FEAT_SGX_FULL		0
4804814ced5SPaul Walmsley #define		FEAT_SGX_HALF		1
4814814ced5SPaul Walmsley #define		FEAT_SGX_NONE		2
4824814ced5SPaul Walmsley 
4834814ced5SPaul Walmsley #define OMAP3_IVA_SHIFT			12
4844e012e5fSArno Steffen #define OMAP3_IVA_MASK			(1 << OMAP3_IVA_SHIFT)
4854814ced5SPaul Walmsley #define		FEAT_IVA		0
4864814ced5SPaul Walmsley #define		FEAT_IVA_NONE		1
4874814ced5SPaul Walmsley 
4884814ced5SPaul Walmsley #define OMAP3_L2CACHE_SHIFT		10
4894814ced5SPaul Walmsley #define OMAP3_L2CACHE_MASK		(3 << OMAP3_L2CACHE_SHIFT)
4904814ced5SPaul Walmsley #define		FEAT_L2CACHE_NONE	0
4914814ced5SPaul Walmsley #define		FEAT_L2CACHE_64KB	1
4924814ced5SPaul Walmsley #define		FEAT_L2CACHE_128KB	2
4934814ced5SPaul Walmsley #define		FEAT_L2CACHE_256KB	3
4944814ced5SPaul Walmsley 
4954814ced5SPaul Walmsley #define OMAP3_ISP_SHIFT			5
4964814ced5SPaul Walmsley #define OMAP3_ISP_MASK			(1 << OMAP3_ISP_SHIFT)
4974814ced5SPaul Walmsley #define		FEAT_ISP		0
4984814ced5SPaul Walmsley #define		FEAT_ISP_NONE		1
4994814ced5SPaul Walmsley 
5004814ced5SPaul Walmsley #define OMAP3_NEON_SHIFT		4
5014814ced5SPaul Walmsley #define OMAP3_NEON_MASK			(1 << OMAP3_NEON_SHIFT)
5024814ced5SPaul Walmsley #define		FEAT_NEON		0
5034814ced5SPaul Walmsley #define		FEAT_NEON_NONE		1
5044814ced5SPaul Walmsley 
5054814ced5SPaul Walmsley 
5064814ced5SPaul Walmsley #ifndef __ASSEMBLY__
5074814ced5SPaul Walmsley #ifdef CONFIG_ARCH_OMAP2PLUS
5084814ced5SPaul Walmsley extern u8 omap_ctrl_readb(u16 offset);
5094814ced5SPaul Walmsley extern u16 omap_ctrl_readw(u16 offset);
5104814ced5SPaul Walmsley extern u32 omap_ctrl_readl(u16 offset);
5114814ced5SPaul Walmsley extern void omap_ctrl_writeb(u8 val, u16 offset);
5124814ced5SPaul Walmsley extern void omap_ctrl_writew(u16 val, u16 offset);
5134814ced5SPaul Walmsley extern void omap_ctrl_writel(u32 val, u16 offset);
5144814ced5SPaul Walmsley 
51514c79bbeSKevin Hilman extern void omap3_restore(void);
51614c79bbeSKevin Hilman extern void omap3_restore_es3(void);
51714c79bbeSKevin Hilman extern void omap3_restore_3630(void);
5184814ced5SPaul Walmsley extern u32 omap3_arm_context[128];
5194814ced5SPaul Walmsley extern void omap3_control_save_context(void);
5204814ced5SPaul Walmsley extern void omap3_control_restore_context(void);
521166353bdSPaul Walmsley extern void omap3_ctrl_write_boot_mode(u8 bootmode);
522458e999eSNishanth Menon extern void omap3630_ctrl_disable_rta(void);
523596efe47SPaul Walmsley extern int omap3_ctrl_save_padconf(void);
524ba12c242STero Kristo void omap3_ctrl_init(void);
5252208bf11STero Kristo int omap2_control_base_init(void);
526fe87414fSTero Kristo int omap_control_init(void);
5274814ced5SPaul Walmsley #else
5284814ced5SPaul Walmsley #define omap_ctrl_readb(x)		0
5294814ced5SPaul Walmsley #define omap_ctrl_readw(x)		0
5304814ced5SPaul Walmsley #define omap_ctrl_readl(x)		0
5314814ced5SPaul Walmsley #define omap4_ctrl_pad_readl(x)		0
5324814ced5SPaul Walmsley #define omap_ctrl_writeb(x, y)		WARN_ON(1)
5334814ced5SPaul Walmsley #define omap_ctrl_writew(x, y)		WARN_ON(1)
5344814ced5SPaul Walmsley #define omap_ctrl_writel(x, y)		WARN_ON(1)
5354814ced5SPaul Walmsley #define omap4_ctrl_pad_writel(x, y)	WARN_ON(1)
5364814ced5SPaul Walmsley #endif
5374814ced5SPaul Walmsley #endif	/* __ASSEMBLY__ */
5384814ced5SPaul Walmsley 
5394814ced5SPaul Walmsley #endif /* __ARCH_ARM_MACH_OMAP2_CONTROL_H */
5404814ced5SPaul Walmsley 
541