169d88a00SPaul Walmsley /* 269d88a00SPaul Walmsley * OMAP2/3 System Control Module register access 369d88a00SPaul Walmsley * 43e6ece13SPaul Walmsley * Copyright (C) 2007, 2012 Texas Instruments, Inc. 569d88a00SPaul Walmsley * Copyright (C) 2007 Nokia Corporation 669d88a00SPaul Walmsley * 769d88a00SPaul Walmsley * Written by Paul Walmsley 869d88a00SPaul Walmsley * 969d88a00SPaul Walmsley * This program is free software; you can redistribute it and/or modify 1069d88a00SPaul Walmsley * it under the terms of the GNU General Public License version 2 as 1169d88a00SPaul Walmsley * published by the Free Software Foundation. 1269d88a00SPaul Walmsley */ 1369d88a00SPaul Walmsley #undef DEBUG 1469d88a00SPaul Walmsley 1569d88a00SPaul Walmsley #include <linux/kernel.h> 16a58caad1STony Lindgren #include <linux/io.h> 17fe87414fSTero Kristo #include <linux/of_address.h> 18e5b63574STero Kristo #include <linux/regmap.h> 19e5b63574STero Kristo #include <linux/mfd/syscon.h> 2069d88a00SPaul Walmsley 21dbc04161STony Lindgren #include "soc.h" 22ee0839c2STony Lindgren #include "iomap.h" 23ee0839c2STony Lindgren #include "common.h" 2480140786SRajendra Nayak #include "cm-regbits-34xx.h" 2580140786SRajendra Nayak #include "prm-regbits-34xx.h" 26139563adSPaul Walmsley #include "prm3xxx.h" 27ff4ae5d9SPaul Walmsley #include "cm3xxx.h" 2880140786SRajendra Nayak #include "sdrc.h" 2938815733SManjunath Kondaiah G #include "pm.h" 304814ced5SPaul Walmsley #include "control.h" 31fe87414fSTero Kristo #include "clock.h" 3269d88a00SPaul Walmsley 33596efe47SPaul Walmsley /* Used by omap3_ctrl_save_padconf() */ 34596efe47SPaul Walmsley #define START_PADCONF_SAVE 0x2 35596efe47SPaul Walmsley #define PADCONF_SAVE_DONE 0x1 36596efe47SPaul Walmsley 37a58caad1STony Lindgren static void __iomem *omap2_ctrl_base; 38e5b63574STero Kristo static s16 omap2_ctrl_offset; 39e5b63574STero Kristo static struct regmap *omap2_ctrl_syscon; 4069d88a00SPaul Walmsley 41c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM) 4280140786SRajendra Nayak struct omap3_scratchpad { 4380140786SRajendra Nayak u32 boot_config_ptr; 4480140786SRajendra Nayak u32 public_restore_ptr; 4580140786SRajendra Nayak u32 secure_ram_restore_ptr; 4680140786SRajendra Nayak u32 sdrc_module_semaphore; 4780140786SRajendra Nayak u32 prcm_block_offset; 4880140786SRajendra Nayak u32 sdrc_block_offset; 4980140786SRajendra Nayak }; 5080140786SRajendra Nayak 5180140786SRajendra Nayak struct omap3_scratchpad_prcm_block { 527e28b465STero Kristo u32 prm_contents[2]; 53c6a2d839STero Kristo u32 cm_contents[11]; 5480140786SRajendra Nayak u32 prcm_block_size; 5580140786SRajendra Nayak }; 5680140786SRajendra Nayak 5780140786SRajendra Nayak struct omap3_scratchpad_sdrc_block { 5880140786SRajendra Nayak u16 sysconfig; 5980140786SRajendra Nayak u16 cs_cfg; 6080140786SRajendra Nayak u16 sharing; 6180140786SRajendra Nayak u16 err_type; 6280140786SRajendra Nayak u32 dll_a_ctrl; 6380140786SRajendra Nayak u32 dll_b_ctrl; 6480140786SRajendra Nayak u32 power; 6580140786SRajendra Nayak u32 cs_0; 6680140786SRajendra Nayak u32 mcfg_0; 6780140786SRajendra Nayak u16 mr_0; 6880140786SRajendra Nayak u16 emr_1_0; 6980140786SRajendra Nayak u16 emr_2_0; 7080140786SRajendra Nayak u16 emr_3_0; 7180140786SRajendra Nayak u32 actim_ctrla_0; 7280140786SRajendra Nayak u32 actim_ctrlb_0; 7380140786SRajendra Nayak u32 rfr_ctrl_0; 7480140786SRajendra Nayak u32 cs_1; 7580140786SRajendra Nayak u32 mcfg_1; 7680140786SRajendra Nayak u16 mr_1; 7780140786SRajendra Nayak u16 emr_1_1; 7880140786SRajendra Nayak u16 emr_2_1; 7980140786SRajendra Nayak u16 emr_3_1; 8080140786SRajendra Nayak u32 actim_ctrla_1; 8180140786SRajendra Nayak u32 actim_ctrlb_1; 8280140786SRajendra Nayak u32 rfr_ctrl_1; 8380140786SRajendra Nayak u16 dcdl_1_ctrl; 8480140786SRajendra Nayak u16 dcdl_2_ctrl; 8580140786SRajendra Nayak u32 flags; 8680140786SRajendra Nayak u32 block_size; 8780140786SRajendra Nayak }; 8880140786SRajendra Nayak 8927d59a4aSTero Kristo void *omap3_secure_ram_storage; 9027d59a4aSTero Kristo 9180140786SRajendra Nayak /* 9280140786SRajendra Nayak * This is used to store ARM registers in SDRAM before attempting 9380140786SRajendra Nayak * an MPU OFF. The save and restore happens from the SRAM sleep code. 9480140786SRajendra Nayak * The address is stored in scratchpad, so that it can be used 9580140786SRajendra Nayak * during the restore path. 9680140786SRajendra Nayak */ 9780140786SRajendra Nayak u32 omap3_arm_context[128]; 9880140786SRajendra Nayak 99c96631e1SRajendra Nayak struct omap3_control_regs { 100c96631e1SRajendra Nayak u32 sysconfig; 101c96631e1SRajendra Nayak u32 devconf0; 102c96631e1SRajendra Nayak u32 mem_dftrw0; 103c96631e1SRajendra Nayak u32 mem_dftrw1; 104c96631e1SRajendra Nayak u32 msuspendmux_0; 105c96631e1SRajendra Nayak u32 msuspendmux_1; 106c96631e1SRajendra Nayak u32 msuspendmux_2; 107c96631e1SRajendra Nayak u32 msuspendmux_3; 108c96631e1SRajendra Nayak u32 msuspendmux_4; 109c96631e1SRajendra Nayak u32 msuspendmux_5; 110c96631e1SRajendra Nayak u32 sec_ctrl; 111c96631e1SRajendra Nayak u32 devconf1; 112c96631e1SRajendra Nayak u32 csirxfe; 113c96631e1SRajendra Nayak u32 iva2_bootaddr; 114c96631e1SRajendra Nayak u32 iva2_bootmod; 115c96631e1SRajendra Nayak u32 debobs_0; 116c96631e1SRajendra Nayak u32 debobs_1; 117c96631e1SRajendra Nayak u32 debobs_2; 118c96631e1SRajendra Nayak u32 debobs_3; 119c96631e1SRajendra Nayak u32 debobs_4; 120c96631e1SRajendra Nayak u32 debobs_5; 121c96631e1SRajendra Nayak u32 debobs_6; 122c96631e1SRajendra Nayak u32 debobs_7; 123c96631e1SRajendra Nayak u32 debobs_8; 124c96631e1SRajendra Nayak u32 prog_io0; 125c96631e1SRajendra Nayak u32 prog_io1; 126c96631e1SRajendra Nayak u32 dss_dpll_spreading; 127c96631e1SRajendra Nayak u32 core_dpll_spreading; 128c96631e1SRajendra Nayak u32 per_dpll_spreading; 129c96631e1SRajendra Nayak u32 usbhost_dpll_spreading; 130c96631e1SRajendra Nayak u32 pbias_lite; 131c96631e1SRajendra Nayak u32 temp_sensor; 132c96631e1SRajendra Nayak u32 sramldo4; 133c96631e1SRajendra Nayak u32 sramldo5; 134c96631e1SRajendra Nayak u32 csi; 135f5f9d132SPaul Walmsley u32 padconf_sys_nirq; 136c96631e1SRajendra Nayak }; 137c96631e1SRajendra Nayak 138c96631e1SRajendra Nayak static struct omap3_control_regs control_context; 139c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */ 140c96631e1SRajendra Nayak 141efde2346STero Kristo void __init omap2_set_globals_control(void __iomem *ctrl) 14269d88a00SPaul Walmsley { 143b6a4226cSPaul Walmsley omap2_ctrl_base = ctrl; 14469d88a00SPaul Walmsley } 14569d88a00SPaul Walmsley 14669d88a00SPaul Walmsley u8 omap_ctrl_readb(u16 offset) 14769d88a00SPaul Walmsley { 148e5b63574STero Kristo u32 val; 149e5b63574STero Kristo u8 byte_offset = offset & 0x3; 150e5b63574STero Kristo 151e5b63574STero Kristo val = omap_ctrl_readl(offset); 152e5b63574STero Kristo 153e5b63574STero Kristo return (val >> (byte_offset * 8)) & 0xff; 15469d88a00SPaul Walmsley } 15569d88a00SPaul Walmsley 15669d88a00SPaul Walmsley u16 omap_ctrl_readw(u16 offset) 15769d88a00SPaul Walmsley { 158e5b63574STero Kristo u32 val; 159e5b63574STero Kristo u16 byte_offset = offset & 0x2; 160e5b63574STero Kristo 161e5b63574STero Kristo val = omap_ctrl_readl(offset); 162e5b63574STero Kristo 163e5b63574STero Kristo return (val >> (byte_offset * 8)) & 0xffff; 16469d88a00SPaul Walmsley } 16569d88a00SPaul Walmsley 16669d88a00SPaul Walmsley u32 omap_ctrl_readl(u16 offset) 16769d88a00SPaul Walmsley { 168e5b63574STero Kristo u32 val; 169e5b63574STero Kristo 170e5b63574STero Kristo offset &= 0xfffc; 171e5b63574STero Kristo if (!omap2_ctrl_syscon) 172e5b63574STero Kristo val = readl_relaxed(omap2_ctrl_base + offset); 173e5b63574STero Kristo else 174e5b63574STero Kristo regmap_read(omap2_ctrl_syscon, omap2_ctrl_offset + offset, 175e5b63574STero Kristo &val); 176e5b63574STero Kristo 177e5b63574STero Kristo return val; 17869d88a00SPaul Walmsley } 17969d88a00SPaul Walmsley 18069d88a00SPaul Walmsley void omap_ctrl_writeb(u8 val, u16 offset) 18169d88a00SPaul Walmsley { 182e5b63574STero Kristo u32 tmp; 183e5b63574STero Kristo u8 byte_offset = offset & 0x3; 184e5b63574STero Kristo 185e5b63574STero Kristo tmp = omap_ctrl_readl(offset); 186e5b63574STero Kristo 187e5b63574STero Kristo tmp &= 0xffffffff ^ (0xff << (byte_offset * 8)); 188e5b63574STero Kristo tmp |= val << (byte_offset * 8); 189e5b63574STero Kristo 190e5b63574STero Kristo omap_ctrl_writel(tmp, offset); 19169d88a00SPaul Walmsley } 19269d88a00SPaul Walmsley 19369d88a00SPaul Walmsley void omap_ctrl_writew(u16 val, u16 offset) 19469d88a00SPaul Walmsley { 195e5b63574STero Kristo u32 tmp; 196e5b63574STero Kristo u8 byte_offset = offset & 0x2; 197e5b63574STero Kristo 198e5b63574STero Kristo tmp = omap_ctrl_readl(offset); 199e5b63574STero Kristo 200e5b63574STero Kristo tmp &= 0xffffffff ^ (0xffff << (byte_offset * 8)); 201e5b63574STero Kristo tmp |= val << (byte_offset * 8); 202e5b63574STero Kristo 203e5b63574STero Kristo omap_ctrl_writel(tmp, offset); 20469d88a00SPaul Walmsley } 20569d88a00SPaul Walmsley 20669d88a00SPaul Walmsley void omap_ctrl_writel(u32 val, u16 offset) 20769d88a00SPaul Walmsley { 208e5b63574STero Kristo offset &= 0xfffc; 209e5b63574STero Kristo if (!omap2_ctrl_syscon) 210e5b63574STero Kristo writel_relaxed(val, omap2_ctrl_base + offset); 211e5b63574STero Kristo else 212e5b63574STero Kristo regmap_write(omap2_ctrl_syscon, omap2_ctrl_offset + offset, 213e5b63574STero Kristo val); 21469d88a00SPaul Walmsley } 21569d88a00SPaul Walmsley 216166353bdSPaul Walmsley #ifdef CONFIG_ARCH_OMAP3 217166353bdSPaul Walmsley 218166353bdSPaul Walmsley /** 219166353bdSPaul Walmsley * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot 220166353bdSPaul Walmsley * @bootmode: 8-bit value to pass to some boot code 221166353bdSPaul Walmsley * 222166353bdSPaul Walmsley * Set the bootmode in the scratchpad RAM. This is used after the 223166353bdSPaul Walmsley * system restarts. Not sure what actually uses this - it may be the 224166353bdSPaul Walmsley * bootloader, rather than the boot ROM - contrary to the preserved 225166353bdSPaul Walmsley * comment below. No return value. 226166353bdSPaul Walmsley */ 227166353bdSPaul Walmsley void omap3_ctrl_write_boot_mode(u8 bootmode) 228166353bdSPaul Walmsley { 229166353bdSPaul Walmsley u32 l; 230166353bdSPaul Walmsley 231166353bdSPaul Walmsley l = ('B' << 24) | ('M' << 16) | bootmode; 232166353bdSPaul Walmsley 233166353bdSPaul Walmsley /* 234166353bdSPaul Walmsley * Reserve the first word in scratchpad for communicating 235166353bdSPaul Walmsley * with the boot ROM. A pointer to a data structure 236166353bdSPaul Walmsley * describing the boot process can be stored there, 237166353bdSPaul Walmsley * cf. OMAP34xx TRM, Initialization / Software Booting 238166353bdSPaul Walmsley * Configuration. 239166353bdSPaul Walmsley * 240166353bdSPaul Walmsley * XXX This should use some omap_ctrl_writel()-type function 241166353bdSPaul Walmsley */ 242edfaf05cSVictor Kamensky writel_relaxed(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4)); 243166353bdSPaul Walmsley } 244166353bdSPaul Walmsley 245166353bdSPaul Walmsley #endif 246166353bdSPaul Walmsley 24790f1380eSOmar Ramirez Luna /** 24890f1380eSOmar Ramirez Luna * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor 24990f1380eSOmar Ramirez Luna * @bootaddr: physical address of the boot loader 25090f1380eSOmar Ramirez Luna * 25190f1380eSOmar Ramirez Luna * Set boot address for the boot loader of a supported processor 25290f1380eSOmar Ramirez Luna * when a power ON sequence occurs. 25390f1380eSOmar Ramirez Luna */ 25490f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_addr(u32 bootaddr) 25590f1380eSOmar Ramirez Luna { 25690f1380eSOmar Ramirez Luna u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR : 25790f1380eSOmar Ramirez Luna cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR : 25890f1380eSOmar Ramirez Luna cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR : 259668468b1SSuman Anna soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR : 26090f1380eSOmar Ramirez Luna 0; 26190f1380eSOmar Ramirez Luna 26290f1380eSOmar Ramirez Luna if (!offset) { 26390f1380eSOmar Ramirez Luna pr_err("%s: unsupported omap type\n", __func__); 26490f1380eSOmar Ramirez Luna return; 26590f1380eSOmar Ramirez Luna } 26690f1380eSOmar Ramirez Luna 26790f1380eSOmar Ramirez Luna omap_ctrl_writel(bootaddr, offset); 26890f1380eSOmar Ramirez Luna } 26990f1380eSOmar Ramirez Luna 27090f1380eSOmar Ramirez Luna /** 27190f1380eSOmar Ramirez Luna * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor 27290f1380eSOmar Ramirez Luna * @bootmode: 8-bit value to pass to some boot code 27390f1380eSOmar Ramirez Luna * 27490f1380eSOmar Ramirez Luna * Sets boot mode for the boot loader of a supported processor 27590f1380eSOmar Ramirez Luna * when a power ON sequence occurs. 27690f1380eSOmar Ramirez Luna */ 27790f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_mode(u8 bootmode) 27890f1380eSOmar Ramirez Luna { 27990f1380eSOmar Ramirez Luna u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD : 28090f1380eSOmar Ramirez Luna cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD : 28190f1380eSOmar Ramirez Luna 0; 28290f1380eSOmar Ramirez Luna 28390f1380eSOmar Ramirez Luna if (!offset) { 28490f1380eSOmar Ramirez Luna pr_err("%s: unsupported omap type\n", __func__); 28590f1380eSOmar Ramirez Luna return; 28690f1380eSOmar Ramirez Luna } 28790f1380eSOmar Ramirez Luna 28890f1380eSOmar Ramirez Luna omap_ctrl_writel(bootmode, offset); 28990f1380eSOmar Ramirez Luna } 29090f1380eSOmar Ramirez Luna 291c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM) 29280140786SRajendra Nayak /* 29380140786SRajendra Nayak * Clears the scratchpad contents in case of cold boot- 29480140786SRajendra Nayak * called during bootup 29580140786SRajendra Nayak */ 29680140786SRajendra Nayak void omap3_clear_scratchpad_contents(void) 29780140786SRajendra Nayak { 29880140786SRajendra Nayak u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET; 2994d63bc1dSManjunath Kondaiah G void __iomem *v_addr; 30080140786SRajendra Nayak u32 offset = 0; 301ae21e618SJeremy Vial 30280140786SRajendra Nayak v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM); 3039efcea09STero Kristo if (omap3xxx_prm_clear_global_cold_reset()) { 30480140786SRajendra Nayak for ( ; offset <= max_offset; offset += 0x4) 305edfaf05cSVictor Kamensky writel_relaxed(0x0, (v_addr + offset)); 30680140786SRajendra Nayak } 30780140786SRajendra Nayak } 30880140786SRajendra Nayak 30980140786SRajendra Nayak /* Populate the scratchpad structure with restore structure */ 31080140786SRajendra Nayak void omap3_save_scratchpad_contents(void) 31180140786SRajendra Nayak { 3124d63bc1dSManjunath Kondaiah G void __iomem *scratchpad_address; 31380140786SRajendra Nayak u32 arm_context_addr; 31480140786SRajendra Nayak struct omap3_scratchpad scratchpad_contents; 31580140786SRajendra Nayak struct omap3_scratchpad_prcm_block prcm_block_contents; 31680140786SRajendra Nayak struct omap3_scratchpad_sdrc_block sdrc_block_contents; 31780140786SRajendra Nayak 318f7dfe3d8SJean Pihet /* 319f7dfe3d8SJean Pihet * Populate the Scratchpad contents 320f7dfe3d8SJean Pihet * 321f7dfe3d8SJean Pihet * The "get_*restore_pointer" functions are used to provide a 322f7dfe3d8SJean Pihet * physical restore address where the ROM code jumps while waking 323f7dfe3d8SJean Pihet * up from MPU OFF/OSWR state. 324f7dfe3d8SJean Pihet * The restore pointer is stored into the scratchpad. 325f7dfe3d8SJean Pihet */ 32680140786SRajendra Nayak scratchpad_contents.boot_config_ptr = 0x0; 327458e999eSNishanth Menon if (cpu_is_omap3630()) 328458e999eSNishanth Menon scratchpad_contents.public_restore_ptr = 32914c79bbeSKevin Hilman virt_to_phys(omap3_restore_3630); 330458e999eSNishanth Menon else if (omap_rev() != OMAP3430_REV_ES3_0 && 3319b5f7428SJeremy Vial omap_rev() != OMAP3430_REV_ES3_1 && 3329b5f7428SJeremy Vial omap_rev() != OMAP3430_REV_ES3_1_2) 33380140786SRajendra Nayak scratchpad_contents.public_restore_ptr = 33414c79bbeSKevin Hilman virt_to_phys(omap3_restore); 3350795a75aSTero Kristo else 3360795a75aSTero Kristo scratchpad_contents.public_restore_ptr = 33714c79bbeSKevin Hilman virt_to_phys(omap3_restore_es3); 33814c79bbeSKevin Hilman 33927d59a4aSTero Kristo if (omap_type() == OMAP2_DEVICE_TYPE_GP) 34080140786SRajendra Nayak scratchpad_contents.secure_ram_restore_ptr = 0x0; 34127d59a4aSTero Kristo else 34227d59a4aSTero Kristo scratchpad_contents.secure_ram_restore_ptr = 34327d59a4aSTero Kristo (u32) __pa(omap3_secure_ram_storage); 34480140786SRajendra Nayak scratchpad_contents.sdrc_module_semaphore = 0x0; 34580140786SRajendra Nayak scratchpad_contents.prcm_block_offset = 0x2C; 34680140786SRajendra Nayak scratchpad_contents.sdrc_block_offset = 0x64; 34780140786SRajendra Nayak 34880140786SRajendra Nayak /* Populate the PRCM block contents */ 3497e28b465STero Kristo omap3_prm_save_scratchpad_contents(prcm_block_contents.prm_contents); 350c6a2d839STero Kristo omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents); 351c6a2d839STero Kristo 35280140786SRajendra Nayak prcm_block_contents.prcm_block_size = 0x0; 35380140786SRajendra Nayak 35480140786SRajendra Nayak /* Populate the SDRC block contents */ 35580140786SRajendra Nayak sdrc_block_contents.sysconfig = 35680140786SRajendra Nayak (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF); 35780140786SRajendra Nayak sdrc_block_contents.cs_cfg = 35880140786SRajendra Nayak (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF); 35980140786SRajendra Nayak sdrc_block_contents.sharing = 36080140786SRajendra Nayak (sdrc_read_reg(SDRC_SHARING) & 0xFFFF); 36180140786SRajendra Nayak sdrc_block_contents.err_type = 36280140786SRajendra Nayak (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF); 36380140786SRajendra Nayak sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL); 36480140786SRajendra Nayak sdrc_block_contents.dll_b_ctrl = 0x0; 365f265dc4cSRajendra Nayak /* 366f265dc4cSRajendra Nayak * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should 367f265dc4cSRajendra Nayak * be programed to issue automatic self refresh on timeout 368f265dc4cSRajendra Nayak * of AUTO_CNT = 1 prior to any transition to OFF mode. 369f265dc4cSRajendra Nayak */ 370f265dc4cSRajendra Nayak if ((omap_type() != OMAP2_DEVICE_TYPE_GP) 371f265dc4cSRajendra Nayak && (omap_rev() >= OMAP3430_REV_ES3_0)) 372f265dc4cSRajendra Nayak sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) & 373f265dc4cSRajendra Nayak ~(SDRC_POWER_AUTOCOUNT_MASK| 374f265dc4cSRajendra Nayak SDRC_POWER_CLKCTRL_MASK)) | 375f265dc4cSRajendra Nayak (1 << SDRC_POWER_AUTOCOUNT_SHIFT) | 376f265dc4cSRajendra Nayak SDRC_SELF_REFRESH_ON_AUTOCOUNT; 377f265dc4cSRajendra Nayak else 37880140786SRajendra Nayak sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER); 379f265dc4cSRajendra Nayak 38080140786SRajendra Nayak sdrc_block_contents.cs_0 = 0x0; 38180140786SRajendra Nayak sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0); 38280140786SRajendra Nayak sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF); 38380140786SRajendra Nayak sdrc_block_contents.emr_1_0 = 0x0; 38480140786SRajendra Nayak sdrc_block_contents.emr_2_0 = 0x0; 38580140786SRajendra Nayak sdrc_block_contents.emr_3_0 = 0x0; 38680140786SRajendra Nayak sdrc_block_contents.actim_ctrla_0 = 38780140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_A_0); 38880140786SRajendra Nayak sdrc_block_contents.actim_ctrlb_0 = 38980140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_B_0); 39080140786SRajendra Nayak sdrc_block_contents.rfr_ctrl_0 = 39180140786SRajendra Nayak sdrc_read_reg(SDRC_RFR_CTRL_0); 39280140786SRajendra Nayak sdrc_block_contents.cs_1 = 0x0; 39380140786SRajendra Nayak sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1); 39480140786SRajendra Nayak sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF; 39580140786SRajendra Nayak sdrc_block_contents.emr_1_1 = 0x0; 39680140786SRajendra Nayak sdrc_block_contents.emr_2_1 = 0x0; 39780140786SRajendra Nayak sdrc_block_contents.emr_3_1 = 0x0; 39880140786SRajendra Nayak sdrc_block_contents.actim_ctrla_1 = 39980140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_A_1); 40080140786SRajendra Nayak sdrc_block_contents.actim_ctrlb_1 = 40180140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_B_1); 40280140786SRajendra Nayak sdrc_block_contents.rfr_ctrl_1 = 40380140786SRajendra Nayak sdrc_read_reg(SDRC_RFR_CTRL_1); 40480140786SRajendra Nayak sdrc_block_contents.dcdl_1_ctrl = 0x0; 40580140786SRajendra Nayak sdrc_block_contents.dcdl_2_ctrl = 0x0; 40680140786SRajendra Nayak sdrc_block_contents.flags = 0x0; 40780140786SRajendra Nayak sdrc_block_contents.block_size = 0x0; 40880140786SRajendra Nayak 40980140786SRajendra Nayak arm_context_addr = virt_to_phys(omap3_arm_context); 41080140786SRajendra Nayak 41180140786SRajendra Nayak /* Copy all the contents to the scratchpad location */ 41280140786SRajendra Nayak scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD); 41380140786SRajendra Nayak memcpy_toio(scratchpad_address, &scratchpad_contents, 41480140786SRajendra Nayak sizeof(scratchpad_contents)); 41580140786SRajendra Nayak /* Scratchpad contents being 32 bits, a divide by 4 done here */ 41680140786SRajendra Nayak memcpy_toio(scratchpad_address + 41780140786SRajendra Nayak scratchpad_contents.prcm_block_offset, 41880140786SRajendra Nayak &prcm_block_contents, sizeof(prcm_block_contents)); 41980140786SRajendra Nayak memcpy_toio(scratchpad_address + 42080140786SRajendra Nayak scratchpad_contents.sdrc_block_offset, 42180140786SRajendra Nayak &sdrc_block_contents, sizeof(sdrc_block_contents)); 42280140786SRajendra Nayak /* 42380140786SRajendra Nayak * Copies the address of the location in SDRAM where ARM 42480140786SRajendra Nayak * registers get saved during a MPU OFF transition. 42580140786SRajendra Nayak */ 42680140786SRajendra Nayak memcpy_toio(scratchpad_address + 42780140786SRajendra Nayak scratchpad_contents.sdrc_block_offset + 42880140786SRajendra Nayak sizeof(sdrc_block_contents), &arm_context_addr, 4); 42980140786SRajendra Nayak } 43080140786SRajendra Nayak 431c96631e1SRajendra Nayak void omap3_control_save_context(void) 432c96631e1SRajendra Nayak { 433c96631e1SRajendra Nayak control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG); 434c96631e1SRajendra Nayak control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0); 435c96631e1SRajendra Nayak control_context.mem_dftrw0 = 436c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0); 437c96631e1SRajendra Nayak control_context.mem_dftrw1 = 438c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1); 439c96631e1SRajendra Nayak control_context.msuspendmux_0 = 440c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0); 441c96631e1SRajendra Nayak control_context.msuspendmux_1 = 442c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1); 443c96631e1SRajendra Nayak control_context.msuspendmux_2 = 444c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2); 445c96631e1SRajendra Nayak control_context.msuspendmux_3 = 446c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3); 447c96631e1SRajendra Nayak control_context.msuspendmux_4 = 448c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4); 449c96631e1SRajendra Nayak control_context.msuspendmux_5 = 450c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5); 451c96631e1SRajendra Nayak control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL); 452c96631e1SRajendra Nayak control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1); 453c96631e1SRajendra Nayak control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE); 454c96631e1SRajendra Nayak control_context.iva2_bootaddr = 455c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR); 456c96631e1SRajendra Nayak control_context.iva2_bootmod = 457c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD); 458c96631e1SRajendra Nayak control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0)); 459c96631e1SRajendra Nayak control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1)); 460c96631e1SRajendra Nayak control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2)); 461c96631e1SRajendra Nayak control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3)); 462c96631e1SRajendra Nayak control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4)); 463c96631e1SRajendra Nayak control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5)); 464c96631e1SRajendra Nayak control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6)); 465c96631e1SRajendra Nayak control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7)); 466c96631e1SRajendra Nayak control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8)); 467c96631e1SRajendra Nayak control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0); 468c96631e1SRajendra Nayak control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1); 469c96631e1SRajendra Nayak control_context.dss_dpll_spreading = 470c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING); 471c96631e1SRajendra Nayak control_context.core_dpll_spreading = 472c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING); 473c96631e1SRajendra Nayak control_context.per_dpll_spreading = 474c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING); 475c96631e1SRajendra Nayak control_context.usbhost_dpll_spreading = 476c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING); 477c96631e1SRajendra Nayak control_context.pbias_lite = 478c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE); 479c96631e1SRajendra Nayak control_context.temp_sensor = 480c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR); 481c96631e1SRajendra Nayak control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4); 482c96631e1SRajendra Nayak control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5); 483c96631e1SRajendra Nayak control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI); 484f5f9d132SPaul Walmsley control_context.padconf_sys_nirq = 485f5f9d132SPaul Walmsley omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ); 486c96631e1SRajendra Nayak } 487c96631e1SRajendra Nayak 488c96631e1SRajendra Nayak void omap3_control_restore_context(void) 489c96631e1SRajendra Nayak { 490c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG); 491c96631e1SRajendra Nayak omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0); 492c96631e1SRajendra Nayak omap_ctrl_writel(control_context.mem_dftrw0, 493c96631e1SRajendra Nayak OMAP343X_CONTROL_MEM_DFTRW0); 494c96631e1SRajendra Nayak omap_ctrl_writel(control_context.mem_dftrw1, 495c96631e1SRajendra Nayak OMAP343X_CONTROL_MEM_DFTRW1); 496c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_0, 497c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_0); 498c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_1, 499c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_1); 500c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_2, 501c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_2); 502c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_3, 503c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_3); 504c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_4, 505c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_4); 506c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_5, 507c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_5); 508c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL); 509c96631e1SRajendra Nayak omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1); 510c96631e1SRajendra Nayak omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE); 511c96631e1SRajendra Nayak omap_ctrl_writel(control_context.iva2_bootaddr, 512c96631e1SRajendra Nayak OMAP343X_CONTROL_IVA2_BOOTADDR); 513c96631e1SRajendra Nayak omap_ctrl_writel(control_context.iva2_bootmod, 514c96631e1SRajendra Nayak OMAP343X_CONTROL_IVA2_BOOTMOD); 515c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0)); 516c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1)); 517c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2)); 518c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3)); 519c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4)); 520c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5)); 521c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6)); 522c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7)); 523c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8)); 524c96631e1SRajendra Nayak omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0); 525c96631e1SRajendra Nayak omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1); 526c96631e1SRajendra Nayak omap_ctrl_writel(control_context.dss_dpll_spreading, 527c96631e1SRajendra Nayak OMAP343X_CONTROL_DSS_DPLL_SPREADING); 528c96631e1SRajendra Nayak omap_ctrl_writel(control_context.core_dpll_spreading, 529c96631e1SRajendra Nayak OMAP343X_CONTROL_CORE_DPLL_SPREADING); 530c96631e1SRajendra Nayak omap_ctrl_writel(control_context.per_dpll_spreading, 531c96631e1SRajendra Nayak OMAP343X_CONTROL_PER_DPLL_SPREADING); 532c96631e1SRajendra Nayak omap_ctrl_writel(control_context.usbhost_dpll_spreading, 533c96631e1SRajendra Nayak OMAP343X_CONTROL_USBHOST_DPLL_SPREADING); 534c96631e1SRajendra Nayak omap_ctrl_writel(control_context.pbias_lite, 535c96631e1SRajendra Nayak OMAP343X_CONTROL_PBIAS_LITE); 536c96631e1SRajendra Nayak omap_ctrl_writel(control_context.temp_sensor, 537c96631e1SRajendra Nayak OMAP343X_CONTROL_TEMP_SENSOR); 538c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4); 539c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5); 540c96631e1SRajendra Nayak omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI); 541f5f9d132SPaul Walmsley omap_ctrl_writel(control_context.padconf_sys_nirq, 542f5f9d132SPaul Walmsley OMAP343X_CONTROL_PADCONF_SYSNIRQ); 543c96631e1SRajendra Nayak } 544458e999eSNishanth Menon 545458e999eSNishanth Menon void omap3630_ctrl_disable_rta(void) 546458e999eSNishanth Menon { 547458e999eSNishanth Menon if (!cpu_is_omap3630()) 548458e999eSNishanth Menon return; 549458e999eSNishanth Menon omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL); 550458e999eSNishanth Menon } 551458e999eSNishanth Menon 552596efe47SPaul Walmsley /** 553596efe47SPaul Walmsley * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM 554596efe47SPaul Walmsley * 555596efe47SPaul Walmsley * Tell the SCM to start saving the padconf registers, then wait for 556596efe47SPaul Walmsley * the process to complete. Returns 0 unconditionally, although it 557596efe47SPaul Walmsley * should also eventually be able to return -ETIMEDOUT, if the save 558596efe47SPaul Walmsley * does not complete. 559596efe47SPaul Walmsley * 560596efe47SPaul Walmsley * XXX This function is missing a timeout. What should it be? 561596efe47SPaul Walmsley */ 562596efe47SPaul Walmsley int omap3_ctrl_save_padconf(void) 563596efe47SPaul Walmsley { 564596efe47SPaul Walmsley u32 cpo; 565596efe47SPaul Walmsley 566596efe47SPaul Walmsley /* Save the padconf registers */ 567596efe47SPaul Walmsley cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF); 568596efe47SPaul Walmsley cpo |= START_PADCONF_SAVE; 569596efe47SPaul Walmsley omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF); 570596efe47SPaul Walmsley 571596efe47SPaul Walmsley /* wait for the save to complete */ 572596efe47SPaul Walmsley while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS) 573596efe47SPaul Walmsley & PADCONF_SAVE_DONE)) 574596efe47SPaul Walmsley udelay(1); 575596efe47SPaul Walmsley 576596efe47SPaul Walmsley return 0; 577596efe47SPaul Walmsley } 578596efe47SPaul Walmsley 57949e03402STero Kristo /** 58049e03402STero Kristo * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle 58149e03402STero Kristo * 58249e03402STero Kristo * Sets the bootmode for IVA2 to idle. This is needed by the PM code to 58349e03402STero Kristo * force disable IVA2 so that it does not prevent any low-power states. 58449e03402STero Kristo */ 585ba12c242STero Kristo static void __init omap3_ctrl_set_iva_bootmode_idle(void) 58649e03402STero Kristo { 58749e03402STero Kristo omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE, 58849e03402STero Kristo OMAP343X_CONTROL_IVA2_BOOTMOD); 58949e03402STero Kristo } 590bbd36f9fSTero Kristo 591bbd36f9fSTero Kristo /** 592bbd36f9fSTero Kristo * omap3_ctrl_setup_d2d_padconf - setup stacked modem pads for idle 593bbd36f9fSTero Kristo * 594bbd36f9fSTero Kristo * Sets up the pads controlling the stacked modem in such way that the 595bbd36f9fSTero Kristo * device can enter idle. 596bbd36f9fSTero Kristo */ 597ba12c242STero Kristo static void __init omap3_ctrl_setup_d2d_padconf(void) 598bbd36f9fSTero Kristo { 599bbd36f9fSTero Kristo u16 mask, padconf; 600bbd36f9fSTero Kristo 601bbd36f9fSTero Kristo /* 602bbd36f9fSTero Kristo * In a stand alone OMAP3430 where there is not a stacked 603bbd36f9fSTero Kristo * modem for the D2D Idle Ack and D2D MStandby must be pulled 604bbd36f9fSTero Kristo * high. S CONTROL_PADCONF_SAD2D_IDLEACK and 605bbd36f9fSTero Kristo * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. 606bbd36f9fSTero Kristo */ 607bbd36f9fSTero Kristo mask = (1 << 4) | (1 << 3); /* pull-up, enabled */ 608bbd36f9fSTero Kristo padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY); 609bbd36f9fSTero Kristo padconf |= mask; 610bbd36f9fSTero Kristo omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY); 611bbd36f9fSTero Kristo 612bbd36f9fSTero Kristo padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK); 613bbd36f9fSTero Kristo padconf |= mask; 614bbd36f9fSTero Kristo omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK); 615bbd36f9fSTero Kristo } 616ba12c242STero Kristo 617ba12c242STero Kristo /** 618ba12c242STero Kristo * omap3_ctrl_init - does static initializations for control module 619ba12c242STero Kristo * 620ba12c242STero Kristo * Initializes system control module. This sets up the sysconfig autoidle, 621ba12c242STero Kristo * and sets up modem and iva2 so that they can be idled properly. 622ba12c242STero Kristo */ 623ba12c242STero Kristo void __init omap3_ctrl_init(void) 624ba12c242STero Kristo { 625ba12c242STero Kristo omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG); 626ba12c242STero Kristo 627ba12c242STero Kristo omap3_ctrl_set_iva_bootmode_idle(); 628ba12c242STero Kristo 629ba12c242STero Kristo omap3_ctrl_setup_d2d_padconf(); 630ba12c242STero Kristo } 631c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */ 632fe87414fSTero Kristo 633fe87414fSTero Kristo struct control_init_data { 634fe87414fSTero Kristo int index; 635e5b63574STero Kristo s16 offset; 636fe87414fSTero Kristo }; 637fe87414fSTero Kristo 638fe87414fSTero Kristo static struct control_init_data ctrl_data = { 639fe87414fSTero Kristo .index = TI_CLKM_CTRL, 640fe87414fSTero Kristo }; 641fe87414fSTero Kristo 64272b10ac0STero Kristo static const struct control_init_data omap2_ctrl_data = { 64372b10ac0STero Kristo .index = TI_CLKM_CTRL, 64472b10ac0STero Kristo .offset = -OMAP2_CONTROL_GENERAL, 64572b10ac0STero Kristo }; 64672b10ac0STero Kristo 647fe87414fSTero Kristo static const struct of_device_id omap_scrm_dt_match_table[] = { 648e3bc5358STero Kristo { .compatible = "ti,am3-scm", .data = &ctrl_data }, 64983a5d6c9STero Kristo { .compatible = "ti,am4-scm", .data = &ctrl_data }, 65072b10ac0STero Kristo { .compatible = "ti,omap2-scm", .data = &omap2_ctrl_data }, 651b8845074STero Kristo { .compatible = "ti,omap3-scm", .data = &omap2_ctrl_data }, 6522208bf11STero Kristo { .compatible = "ti,dm816-scrm", .data = &ctrl_data }, 653*ca125b5eSTero Kristo { .compatible = "ti,omap4-scm-core", .data = &ctrl_data }, 654*ca125b5eSTero Kristo { .compatible = "ti,omap5-scm-core", .data = &ctrl_data }, 655*ca125b5eSTero Kristo { .compatible = "ti,dra7-scm-core", .data = &ctrl_data }, 656fe87414fSTero Kristo { } 657fe87414fSTero Kristo }; 658fe87414fSTero Kristo 659fe87414fSTero Kristo /** 6602208bf11STero Kristo * omap2_control_base_init - initialize iomappings for the control driver 6612208bf11STero Kristo * 6622208bf11STero Kristo * Detects and initializes the iomappings for the control driver, based 6632208bf11STero Kristo * on the DT data. Returns 0 in success, negative error value 6642208bf11STero Kristo * otherwise. 6652208bf11STero Kristo */ 6662208bf11STero Kristo int __init omap2_control_base_init(void) 6672208bf11STero Kristo { 6682208bf11STero Kristo struct device_node *np; 6692208bf11STero Kristo const struct of_device_id *match; 6702208bf11STero Kristo struct control_init_data *data; 6712208bf11STero Kristo 6722208bf11STero Kristo for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) { 6732208bf11STero Kristo data = (struct control_init_data *)match->data; 6742208bf11STero Kristo 675e5b63574STero Kristo omap2_ctrl_base = of_iomap(np, 0); 676e5b63574STero Kristo if (!omap2_ctrl_base) 6772208bf11STero Kristo return -ENOMEM; 6782208bf11STero Kristo 679e5b63574STero Kristo omap2_ctrl_offset = data->offset; 6802208bf11STero Kristo } 6812208bf11STero Kristo 6822208bf11STero Kristo return 0; 6832208bf11STero Kristo } 6842208bf11STero Kristo 6852208bf11STero Kristo /** 686fe87414fSTero Kristo * omap_control_init - low level init for the control driver 687fe87414fSTero Kristo * 688fe87414fSTero Kristo * Initializes the low level clock infrastructure for control driver. 689fe87414fSTero Kristo * Returns 0 in success, negative error value in failure. 690fe87414fSTero Kristo */ 691fe87414fSTero Kristo int __init omap_control_init(void) 692fe87414fSTero Kristo { 693e5b63574STero Kristo struct device_node *np, *scm_conf; 694fe87414fSTero Kristo const struct of_device_id *match; 695fe87414fSTero Kristo const struct omap_prcm_init_data *data; 696fe87414fSTero Kristo int ret; 697e5b63574STero Kristo struct regmap *syscon; 698fe87414fSTero Kristo 699fe87414fSTero Kristo for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) { 700fe87414fSTero Kristo data = match->data; 701fe87414fSTero Kristo 702e5b63574STero Kristo /* 703e5b63574STero Kristo * Check if we have scm_conf node, if yes, use this to 704e5b63574STero Kristo * access clock registers. 705e5b63574STero Kristo */ 706e5b63574STero Kristo scm_conf = of_get_child_by_name(np, "scm_conf"); 707e5b63574STero Kristo 708e5b63574STero Kristo if (scm_conf) { 709e5b63574STero Kristo syscon = syscon_node_to_regmap(scm_conf); 710e5b63574STero Kristo 711e5b63574STero Kristo if (IS_ERR(syscon)) 712e5b63574STero Kristo return PTR_ERR(syscon); 713e5b63574STero Kristo 714e5b63574STero Kristo omap2_ctrl_syscon = syscon; 715e5b63574STero Kristo 716e5b63574STero Kristo if (of_get_child_by_name(scm_conf, "clocks")) { 717e5b63574STero Kristo ret = omap2_clk_provider_init(scm_conf, 718e5b63574STero Kristo data->index, 719e5b63574STero Kristo syscon, NULL); 720fe87414fSTero Kristo if (ret) 721fe87414fSTero Kristo return ret; 722fe87414fSTero Kristo } 723fe87414fSTero Kristo 724e5b63574STero Kristo iounmap(omap2_ctrl_base); 725e5b63574STero Kristo omap2_ctrl_base = NULL; 726e5b63574STero Kristo } else { 727e5b63574STero Kristo /* No scm_conf found, direct access */ 728e5b63574STero Kristo ret = omap2_clk_provider_init(np, data->index, NULL, 729e5b63574STero Kristo omap2_ctrl_base); 730e5b63574STero Kristo if (ret) 731e5b63574STero Kristo return ret; 732e5b63574STero Kristo } 733e5b63574STero Kristo } 734e5b63574STero Kristo 735fe87414fSTero Kristo return 0; 736fe87414fSTero Kristo } 7372208bf11STero Kristo 7382208bf11STero Kristo /** 7392208bf11STero Kristo * omap3_control_legacy_iomap_init - legacy iomap init for clock providers 7402208bf11STero Kristo * 7412208bf11STero Kristo * Legacy iomap init for clock provider. Needed only by legacy boot mode, 7422208bf11STero Kristo * where the base addresses are not parsed from DT, but still required 7432208bf11STero Kristo * by the clock driver to be setup properly. 7442208bf11STero Kristo */ 7452208bf11STero Kristo void __init omap3_control_legacy_iomap_init(void) 7462208bf11STero Kristo { 7472208bf11STero Kristo omap2_clk_legacy_provider_init(TI_CLKM_SCRM, omap2_ctrl_base); 7482208bf11STero Kristo } 749