169d88a00SPaul Walmsley /* 269d88a00SPaul Walmsley * OMAP2/3 System Control Module register access 369d88a00SPaul Walmsley * 469d88a00SPaul Walmsley * Copyright (C) 2007 Texas Instruments, Inc. 569d88a00SPaul Walmsley * Copyright (C) 2007 Nokia Corporation 669d88a00SPaul Walmsley * 769d88a00SPaul Walmsley * Written by Paul Walmsley 869d88a00SPaul Walmsley * 969d88a00SPaul Walmsley * This program is free software; you can redistribute it and/or modify 1069d88a00SPaul Walmsley * it under the terms of the GNU General Public License version 2 as 1169d88a00SPaul Walmsley * published by the Free Software Foundation. 1269d88a00SPaul Walmsley */ 1369d88a00SPaul Walmsley #undef DEBUG 1469d88a00SPaul Walmsley 1569d88a00SPaul Walmsley #include <linux/kernel.h> 16a58caad1STony Lindgren #include <linux/io.h> 1769d88a00SPaul Walmsley 18ce491cf8STony Lindgren #include <plat/common.h> 19ce491cf8STony Lindgren #include <plat/control.h> 2080140786SRajendra Nayak #include <plat/sdrc.h> 2180140786SRajendra Nayak #include "cm-regbits-34xx.h" 2280140786SRajendra Nayak #include "prm-regbits-34xx.h" 2380140786SRajendra Nayak #include "cm.h" 2480140786SRajendra Nayak #include "prm.h" 2580140786SRajendra Nayak #include "sdrc.h" 2669d88a00SPaul Walmsley 27a58caad1STony Lindgren static void __iomem *omap2_ctrl_base; 2869d88a00SPaul Walmsley 29*c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM) 3080140786SRajendra Nayak struct omap3_scratchpad { 3180140786SRajendra Nayak u32 boot_config_ptr; 3280140786SRajendra Nayak u32 public_restore_ptr; 3380140786SRajendra Nayak u32 secure_ram_restore_ptr; 3480140786SRajendra Nayak u32 sdrc_module_semaphore; 3580140786SRajendra Nayak u32 prcm_block_offset; 3680140786SRajendra Nayak u32 sdrc_block_offset; 3780140786SRajendra Nayak }; 3880140786SRajendra Nayak 3980140786SRajendra Nayak struct omap3_scratchpad_prcm_block { 4080140786SRajendra Nayak u32 prm_clksrc_ctrl; 4180140786SRajendra Nayak u32 prm_clksel; 4280140786SRajendra Nayak u32 cm_clksel_core; 4380140786SRajendra Nayak u32 cm_clksel_wkup; 4480140786SRajendra Nayak u32 cm_clken_pll; 4580140786SRajendra Nayak u32 cm_autoidle_pll; 4680140786SRajendra Nayak u32 cm_clksel1_pll; 4780140786SRajendra Nayak u32 cm_clksel2_pll; 4880140786SRajendra Nayak u32 cm_clksel3_pll; 4980140786SRajendra Nayak u32 cm_clken_pll_mpu; 5080140786SRajendra Nayak u32 cm_autoidle_pll_mpu; 5180140786SRajendra Nayak u32 cm_clksel1_pll_mpu; 5280140786SRajendra Nayak u32 cm_clksel2_pll_mpu; 5380140786SRajendra Nayak u32 prcm_block_size; 5480140786SRajendra Nayak }; 5580140786SRajendra Nayak 5680140786SRajendra Nayak struct omap3_scratchpad_sdrc_block { 5780140786SRajendra Nayak u16 sysconfig; 5880140786SRajendra Nayak u16 cs_cfg; 5980140786SRajendra Nayak u16 sharing; 6080140786SRajendra Nayak u16 err_type; 6180140786SRajendra Nayak u32 dll_a_ctrl; 6280140786SRajendra Nayak u32 dll_b_ctrl; 6380140786SRajendra Nayak u32 power; 6480140786SRajendra Nayak u32 cs_0; 6580140786SRajendra Nayak u32 mcfg_0; 6680140786SRajendra Nayak u16 mr_0; 6780140786SRajendra Nayak u16 emr_1_0; 6880140786SRajendra Nayak u16 emr_2_0; 6980140786SRajendra Nayak u16 emr_3_0; 7080140786SRajendra Nayak u32 actim_ctrla_0; 7180140786SRajendra Nayak u32 actim_ctrlb_0; 7280140786SRajendra Nayak u32 rfr_ctrl_0; 7380140786SRajendra Nayak u32 cs_1; 7480140786SRajendra Nayak u32 mcfg_1; 7580140786SRajendra Nayak u16 mr_1; 7680140786SRajendra Nayak u16 emr_1_1; 7780140786SRajendra Nayak u16 emr_2_1; 7880140786SRajendra Nayak u16 emr_3_1; 7980140786SRajendra Nayak u32 actim_ctrla_1; 8080140786SRajendra Nayak u32 actim_ctrlb_1; 8180140786SRajendra Nayak u32 rfr_ctrl_1; 8280140786SRajendra Nayak u16 dcdl_1_ctrl; 8380140786SRajendra Nayak u16 dcdl_2_ctrl; 8480140786SRajendra Nayak u32 flags; 8580140786SRajendra Nayak u32 block_size; 8680140786SRajendra Nayak }; 8780140786SRajendra Nayak 8880140786SRajendra Nayak /* 8980140786SRajendra Nayak * This is used to store ARM registers in SDRAM before attempting 9080140786SRajendra Nayak * an MPU OFF. The save and restore happens from the SRAM sleep code. 9180140786SRajendra Nayak * The address is stored in scratchpad, so that it can be used 9280140786SRajendra Nayak * during the restore path. 9380140786SRajendra Nayak */ 9480140786SRajendra Nayak u32 omap3_arm_context[128]; 9580140786SRajendra Nayak 96*c96631e1SRajendra Nayak struct omap3_control_regs { 97*c96631e1SRajendra Nayak u32 sysconfig; 98*c96631e1SRajendra Nayak u32 devconf0; 99*c96631e1SRajendra Nayak u32 mem_dftrw0; 100*c96631e1SRajendra Nayak u32 mem_dftrw1; 101*c96631e1SRajendra Nayak u32 msuspendmux_0; 102*c96631e1SRajendra Nayak u32 msuspendmux_1; 103*c96631e1SRajendra Nayak u32 msuspendmux_2; 104*c96631e1SRajendra Nayak u32 msuspendmux_3; 105*c96631e1SRajendra Nayak u32 msuspendmux_4; 106*c96631e1SRajendra Nayak u32 msuspendmux_5; 107*c96631e1SRajendra Nayak u32 sec_ctrl; 108*c96631e1SRajendra Nayak u32 devconf1; 109*c96631e1SRajendra Nayak u32 csirxfe; 110*c96631e1SRajendra Nayak u32 iva2_bootaddr; 111*c96631e1SRajendra Nayak u32 iva2_bootmod; 112*c96631e1SRajendra Nayak u32 debobs_0; 113*c96631e1SRajendra Nayak u32 debobs_1; 114*c96631e1SRajendra Nayak u32 debobs_2; 115*c96631e1SRajendra Nayak u32 debobs_3; 116*c96631e1SRajendra Nayak u32 debobs_4; 117*c96631e1SRajendra Nayak u32 debobs_5; 118*c96631e1SRajendra Nayak u32 debobs_6; 119*c96631e1SRajendra Nayak u32 debobs_7; 120*c96631e1SRajendra Nayak u32 debobs_8; 121*c96631e1SRajendra Nayak u32 prog_io0; 122*c96631e1SRajendra Nayak u32 prog_io1; 123*c96631e1SRajendra Nayak u32 dss_dpll_spreading; 124*c96631e1SRajendra Nayak u32 core_dpll_spreading; 125*c96631e1SRajendra Nayak u32 per_dpll_spreading; 126*c96631e1SRajendra Nayak u32 usbhost_dpll_spreading; 127*c96631e1SRajendra Nayak u32 pbias_lite; 128*c96631e1SRajendra Nayak u32 temp_sensor; 129*c96631e1SRajendra Nayak u32 sramldo4; 130*c96631e1SRajendra Nayak u32 sramldo5; 131*c96631e1SRajendra Nayak u32 csi; 132*c96631e1SRajendra Nayak }; 133*c96631e1SRajendra Nayak 134*c96631e1SRajendra Nayak static struct omap3_control_regs control_context; 135*c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */ 136*c96631e1SRajendra Nayak 137a58caad1STony Lindgren #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg)) 13869d88a00SPaul Walmsley 139a58caad1STony Lindgren void __init omap2_set_globals_control(struct omap_globals *omap2_globals) 14069d88a00SPaul Walmsley { 141a58caad1STony Lindgren omap2_ctrl_base = omap2_globals->ctrl; 14269d88a00SPaul Walmsley } 14369d88a00SPaul Walmsley 144a58caad1STony Lindgren void __iomem *omap_ctrl_base_get(void) 14569d88a00SPaul Walmsley { 14669d88a00SPaul Walmsley return omap2_ctrl_base; 14769d88a00SPaul Walmsley } 14869d88a00SPaul Walmsley 14969d88a00SPaul Walmsley u8 omap_ctrl_readb(u16 offset) 15069d88a00SPaul Walmsley { 15169d88a00SPaul Walmsley return __raw_readb(OMAP_CTRL_REGADDR(offset)); 15269d88a00SPaul Walmsley } 15369d88a00SPaul Walmsley 15469d88a00SPaul Walmsley u16 omap_ctrl_readw(u16 offset) 15569d88a00SPaul Walmsley { 15669d88a00SPaul Walmsley return __raw_readw(OMAP_CTRL_REGADDR(offset)); 15769d88a00SPaul Walmsley } 15869d88a00SPaul Walmsley 15969d88a00SPaul Walmsley u32 omap_ctrl_readl(u16 offset) 16069d88a00SPaul Walmsley { 16169d88a00SPaul Walmsley return __raw_readl(OMAP_CTRL_REGADDR(offset)); 16269d88a00SPaul Walmsley } 16369d88a00SPaul Walmsley 16469d88a00SPaul Walmsley void omap_ctrl_writeb(u8 val, u16 offset) 16569d88a00SPaul Walmsley { 16669d88a00SPaul Walmsley __raw_writeb(val, OMAP_CTRL_REGADDR(offset)); 16769d88a00SPaul Walmsley } 16869d88a00SPaul Walmsley 16969d88a00SPaul Walmsley void omap_ctrl_writew(u16 val, u16 offset) 17069d88a00SPaul Walmsley { 17169d88a00SPaul Walmsley __raw_writew(val, OMAP_CTRL_REGADDR(offset)); 17269d88a00SPaul Walmsley } 17369d88a00SPaul Walmsley 17469d88a00SPaul Walmsley void omap_ctrl_writel(u32 val, u16 offset) 17569d88a00SPaul Walmsley { 17669d88a00SPaul Walmsley __raw_writel(val, OMAP_CTRL_REGADDR(offset)); 17769d88a00SPaul Walmsley } 17869d88a00SPaul Walmsley 179*c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM) 18080140786SRajendra Nayak /* 18180140786SRajendra Nayak * Clears the scratchpad contents in case of cold boot- 18280140786SRajendra Nayak * called during bootup 18380140786SRajendra Nayak */ 18480140786SRajendra Nayak void omap3_clear_scratchpad_contents(void) 18580140786SRajendra Nayak { 18680140786SRajendra Nayak u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET; 18780140786SRajendra Nayak u32 *v_addr; 18880140786SRajendra Nayak u32 offset = 0; 18980140786SRajendra Nayak v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM); 19080140786SRajendra Nayak if (prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) & 19180140786SRajendra Nayak OMAP3430_GLOBAL_COLD_RST) { 19280140786SRajendra Nayak for ( ; offset <= max_offset; offset += 0x4) 19380140786SRajendra Nayak __raw_writel(0x0, (v_addr + offset)); 19480140786SRajendra Nayak prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST, OMAP3430_GR_MOD, 19580140786SRajendra Nayak OMAP3_PRM_RSTST_OFFSET); 19680140786SRajendra Nayak } 19780140786SRajendra Nayak } 19880140786SRajendra Nayak 19980140786SRajendra Nayak /* Populate the scratchpad structure with restore structure */ 20080140786SRajendra Nayak void omap3_save_scratchpad_contents(void) 20180140786SRajendra Nayak { 20280140786SRajendra Nayak void * __iomem scratchpad_address; 20380140786SRajendra Nayak u32 arm_context_addr; 20480140786SRajendra Nayak struct omap3_scratchpad scratchpad_contents; 20580140786SRajendra Nayak struct omap3_scratchpad_prcm_block prcm_block_contents; 20680140786SRajendra Nayak struct omap3_scratchpad_sdrc_block sdrc_block_contents; 20780140786SRajendra Nayak 20880140786SRajendra Nayak /* Populate the Scratchpad contents */ 20980140786SRajendra Nayak scratchpad_contents.boot_config_ptr = 0x0; 21080140786SRajendra Nayak scratchpad_contents.public_restore_ptr = 21180140786SRajendra Nayak virt_to_phys(get_restore_pointer()); 21280140786SRajendra Nayak scratchpad_contents.secure_ram_restore_ptr = 0x0; 21380140786SRajendra Nayak scratchpad_contents.sdrc_module_semaphore = 0x0; 21480140786SRajendra Nayak scratchpad_contents.prcm_block_offset = 0x2C; 21580140786SRajendra Nayak scratchpad_contents.sdrc_block_offset = 0x64; 21680140786SRajendra Nayak 21780140786SRajendra Nayak /* Populate the PRCM block contents */ 21880140786SRajendra Nayak prcm_block_contents.prm_clksrc_ctrl = prm_read_mod_reg(OMAP3430_GR_MOD, 21980140786SRajendra Nayak OMAP3_PRM_CLKSRC_CTRL_OFFSET); 22080140786SRajendra Nayak prcm_block_contents.prm_clksel = prm_read_mod_reg(OMAP3430_CCR_MOD, 22180140786SRajendra Nayak OMAP3_PRM_CLKSEL_OFFSET); 22280140786SRajendra Nayak prcm_block_contents.cm_clksel_core = 22380140786SRajendra Nayak cm_read_mod_reg(CORE_MOD, CM_CLKSEL); 22480140786SRajendra Nayak prcm_block_contents.cm_clksel_wkup = 22580140786SRajendra Nayak cm_read_mod_reg(WKUP_MOD, CM_CLKSEL); 22680140786SRajendra Nayak prcm_block_contents.cm_clken_pll = 22780140786SRajendra Nayak cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKEN_PLL); 22880140786SRajendra Nayak prcm_block_contents.cm_autoidle_pll = 22980140786SRajendra Nayak cm_read_mod_reg(PLL_MOD, OMAP3430_CM_AUTOIDLE_PLL); 23080140786SRajendra Nayak prcm_block_contents.cm_clksel1_pll = 23180140786SRajendra Nayak cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL); 23280140786SRajendra Nayak prcm_block_contents.cm_clksel2_pll = 23380140786SRajendra Nayak cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL); 23480140786SRajendra Nayak prcm_block_contents.cm_clksel3_pll = 23580140786SRajendra Nayak cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3); 23680140786SRajendra Nayak prcm_block_contents.cm_clken_pll_mpu = 23780140786SRajendra Nayak cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL); 23880140786SRajendra Nayak prcm_block_contents.cm_autoidle_pll_mpu = 23980140786SRajendra Nayak cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL); 24080140786SRajendra Nayak prcm_block_contents.cm_clksel1_pll_mpu = 24180140786SRajendra Nayak cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL); 24280140786SRajendra Nayak prcm_block_contents.cm_clksel2_pll_mpu = 24380140786SRajendra Nayak cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL); 24480140786SRajendra Nayak prcm_block_contents.prcm_block_size = 0x0; 24580140786SRajendra Nayak 24680140786SRajendra Nayak /* Populate the SDRC block contents */ 24780140786SRajendra Nayak sdrc_block_contents.sysconfig = 24880140786SRajendra Nayak (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF); 24980140786SRajendra Nayak sdrc_block_contents.cs_cfg = 25080140786SRajendra Nayak (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF); 25180140786SRajendra Nayak sdrc_block_contents.sharing = 25280140786SRajendra Nayak (sdrc_read_reg(SDRC_SHARING) & 0xFFFF); 25380140786SRajendra Nayak sdrc_block_contents.err_type = 25480140786SRajendra Nayak (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF); 25580140786SRajendra Nayak sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL); 25680140786SRajendra Nayak sdrc_block_contents.dll_b_ctrl = 0x0; 25780140786SRajendra Nayak sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER); 25880140786SRajendra Nayak sdrc_block_contents.cs_0 = 0x0; 25980140786SRajendra Nayak sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0); 26080140786SRajendra Nayak sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF); 26180140786SRajendra Nayak sdrc_block_contents.emr_1_0 = 0x0; 26280140786SRajendra Nayak sdrc_block_contents.emr_2_0 = 0x0; 26380140786SRajendra Nayak sdrc_block_contents.emr_3_0 = 0x0; 26480140786SRajendra Nayak sdrc_block_contents.actim_ctrla_0 = 26580140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_A_0); 26680140786SRajendra Nayak sdrc_block_contents.actim_ctrlb_0 = 26780140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_B_0); 26880140786SRajendra Nayak sdrc_block_contents.rfr_ctrl_0 = 26980140786SRajendra Nayak sdrc_read_reg(SDRC_RFR_CTRL_0); 27080140786SRajendra Nayak sdrc_block_contents.cs_1 = 0x0; 27180140786SRajendra Nayak sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1); 27280140786SRajendra Nayak sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF; 27380140786SRajendra Nayak sdrc_block_contents.emr_1_1 = 0x0; 27480140786SRajendra Nayak sdrc_block_contents.emr_2_1 = 0x0; 27580140786SRajendra Nayak sdrc_block_contents.emr_3_1 = 0x0; 27680140786SRajendra Nayak sdrc_block_contents.actim_ctrla_1 = 27780140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_A_1); 27880140786SRajendra Nayak sdrc_block_contents.actim_ctrlb_1 = 27980140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_B_1); 28080140786SRajendra Nayak sdrc_block_contents.rfr_ctrl_1 = 28180140786SRajendra Nayak sdrc_read_reg(SDRC_RFR_CTRL_1); 28280140786SRajendra Nayak sdrc_block_contents.dcdl_1_ctrl = 0x0; 28380140786SRajendra Nayak sdrc_block_contents.dcdl_2_ctrl = 0x0; 28480140786SRajendra Nayak sdrc_block_contents.flags = 0x0; 28580140786SRajendra Nayak sdrc_block_contents.block_size = 0x0; 28680140786SRajendra Nayak 28780140786SRajendra Nayak arm_context_addr = virt_to_phys(omap3_arm_context); 28880140786SRajendra Nayak 28980140786SRajendra Nayak /* Copy all the contents to the scratchpad location */ 29080140786SRajendra Nayak scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD); 29180140786SRajendra Nayak memcpy_toio(scratchpad_address, &scratchpad_contents, 29280140786SRajendra Nayak sizeof(scratchpad_contents)); 29380140786SRajendra Nayak /* Scratchpad contents being 32 bits, a divide by 4 done here */ 29480140786SRajendra Nayak memcpy_toio(scratchpad_address + 29580140786SRajendra Nayak scratchpad_contents.prcm_block_offset, 29680140786SRajendra Nayak &prcm_block_contents, sizeof(prcm_block_contents)); 29780140786SRajendra Nayak memcpy_toio(scratchpad_address + 29880140786SRajendra Nayak scratchpad_contents.sdrc_block_offset, 29980140786SRajendra Nayak &sdrc_block_contents, sizeof(sdrc_block_contents)); 30080140786SRajendra Nayak /* 30180140786SRajendra Nayak * Copies the address of the location in SDRAM where ARM 30280140786SRajendra Nayak * registers get saved during a MPU OFF transition. 30380140786SRajendra Nayak */ 30480140786SRajendra Nayak memcpy_toio(scratchpad_address + 30580140786SRajendra Nayak scratchpad_contents.sdrc_block_offset + 30680140786SRajendra Nayak sizeof(sdrc_block_contents), &arm_context_addr, 4); 30780140786SRajendra Nayak } 30880140786SRajendra Nayak 309*c96631e1SRajendra Nayak void omap3_control_save_context(void) 310*c96631e1SRajendra Nayak { 311*c96631e1SRajendra Nayak control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG); 312*c96631e1SRajendra Nayak control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0); 313*c96631e1SRajendra Nayak control_context.mem_dftrw0 = 314*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0); 315*c96631e1SRajendra Nayak control_context.mem_dftrw1 = 316*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1); 317*c96631e1SRajendra Nayak control_context.msuspendmux_0 = 318*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0); 319*c96631e1SRajendra Nayak control_context.msuspendmux_1 = 320*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1); 321*c96631e1SRajendra Nayak control_context.msuspendmux_2 = 322*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2); 323*c96631e1SRajendra Nayak control_context.msuspendmux_3 = 324*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3); 325*c96631e1SRajendra Nayak control_context.msuspendmux_4 = 326*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4); 327*c96631e1SRajendra Nayak control_context.msuspendmux_5 = 328*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5); 329*c96631e1SRajendra Nayak control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL); 330*c96631e1SRajendra Nayak control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1); 331*c96631e1SRajendra Nayak control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE); 332*c96631e1SRajendra Nayak control_context.iva2_bootaddr = 333*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR); 334*c96631e1SRajendra Nayak control_context.iva2_bootmod = 335*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD); 336*c96631e1SRajendra Nayak control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0)); 337*c96631e1SRajendra Nayak control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1)); 338*c96631e1SRajendra Nayak control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2)); 339*c96631e1SRajendra Nayak control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3)); 340*c96631e1SRajendra Nayak control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4)); 341*c96631e1SRajendra Nayak control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5)); 342*c96631e1SRajendra Nayak control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6)); 343*c96631e1SRajendra Nayak control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7)); 344*c96631e1SRajendra Nayak control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8)); 345*c96631e1SRajendra Nayak control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0); 346*c96631e1SRajendra Nayak control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1); 347*c96631e1SRajendra Nayak control_context.dss_dpll_spreading = 348*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING); 349*c96631e1SRajendra Nayak control_context.core_dpll_spreading = 350*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING); 351*c96631e1SRajendra Nayak control_context.per_dpll_spreading = 352*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING); 353*c96631e1SRajendra Nayak control_context.usbhost_dpll_spreading = 354*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING); 355*c96631e1SRajendra Nayak control_context.pbias_lite = 356*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE); 357*c96631e1SRajendra Nayak control_context.temp_sensor = 358*c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR); 359*c96631e1SRajendra Nayak control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4); 360*c96631e1SRajendra Nayak control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5); 361*c96631e1SRajendra Nayak control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI); 362*c96631e1SRajendra Nayak return; 363*c96631e1SRajendra Nayak } 364*c96631e1SRajendra Nayak 365*c96631e1SRajendra Nayak void omap3_control_restore_context(void) 366*c96631e1SRajendra Nayak { 367*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG); 368*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0); 369*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.mem_dftrw0, 370*c96631e1SRajendra Nayak OMAP343X_CONTROL_MEM_DFTRW0); 371*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.mem_dftrw1, 372*c96631e1SRajendra Nayak OMAP343X_CONTROL_MEM_DFTRW1); 373*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_0, 374*c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_0); 375*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_1, 376*c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_1); 377*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_2, 378*c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_2); 379*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_3, 380*c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_3); 381*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_4, 382*c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_4); 383*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_5, 384*c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_5); 385*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL); 386*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1); 387*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE); 388*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.iva2_bootaddr, 389*c96631e1SRajendra Nayak OMAP343X_CONTROL_IVA2_BOOTADDR); 390*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.iva2_bootmod, 391*c96631e1SRajendra Nayak OMAP343X_CONTROL_IVA2_BOOTMOD); 392*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0)); 393*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1)); 394*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2)); 395*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3)); 396*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4)); 397*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5)); 398*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6)); 399*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7)); 400*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8)); 401*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0); 402*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1); 403*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.dss_dpll_spreading, 404*c96631e1SRajendra Nayak OMAP343X_CONTROL_DSS_DPLL_SPREADING); 405*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.core_dpll_spreading, 406*c96631e1SRajendra Nayak OMAP343X_CONTROL_CORE_DPLL_SPREADING); 407*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.per_dpll_spreading, 408*c96631e1SRajendra Nayak OMAP343X_CONTROL_PER_DPLL_SPREADING); 409*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.usbhost_dpll_spreading, 410*c96631e1SRajendra Nayak OMAP343X_CONTROL_USBHOST_DPLL_SPREADING); 411*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.pbias_lite, 412*c96631e1SRajendra Nayak OMAP343X_CONTROL_PBIAS_LITE); 413*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.temp_sensor, 414*c96631e1SRajendra Nayak OMAP343X_CONTROL_TEMP_SENSOR); 415*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4); 416*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5); 417*c96631e1SRajendra Nayak omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI); 418*c96631e1SRajendra Nayak return; 419*c96631e1SRajendra Nayak } 420*c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */ 421