xref: /openbmc/linux/arch/arm/mach-omap2/control.c (revision c6a2d839d0dba8a06f55c7b06f8ce33bdbe4aea3)
169d88a00SPaul Walmsley /*
269d88a00SPaul Walmsley  * OMAP2/3 System Control Module register access
369d88a00SPaul Walmsley  *
43e6ece13SPaul Walmsley  * Copyright (C) 2007, 2012 Texas Instruments, Inc.
569d88a00SPaul Walmsley  * Copyright (C) 2007 Nokia Corporation
669d88a00SPaul Walmsley  *
769d88a00SPaul Walmsley  * Written by Paul Walmsley
869d88a00SPaul Walmsley  *
969d88a00SPaul Walmsley  * This program is free software; you can redistribute it and/or modify
1069d88a00SPaul Walmsley  * it under the terms of the GNU General Public License version 2 as
1169d88a00SPaul Walmsley  * published by the Free Software Foundation.
1269d88a00SPaul Walmsley  */
1369d88a00SPaul Walmsley #undef DEBUG
1469d88a00SPaul Walmsley 
1569d88a00SPaul Walmsley #include <linux/kernel.h>
16a58caad1STony Lindgren #include <linux/io.h>
1769d88a00SPaul Walmsley 
18dbc04161STony Lindgren #include "soc.h"
19ee0839c2STony Lindgren #include "iomap.h"
20ee0839c2STony Lindgren #include "common.h"
2180140786SRajendra Nayak #include "cm-regbits-34xx.h"
2280140786SRajendra Nayak #include "prm-regbits-34xx.h"
23139563adSPaul Walmsley #include "prm3xxx.h"
24ff4ae5d9SPaul Walmsley #include "cm3xxx.h"
2580140786SRajendra Nayak #include "sdrc.h"
2638815733SManjunath Kondaiah G #include "pm.h"
274814ced5SPaul Walmsley #include "control.h"
2869d88a00SPaul Walmsley 
29596efe47SPaul Walmsley /* Used by omap3_ctrl_save_padconf() */
30596efe47SPaul Walmsley #define START_PADCONF_SAVE		0x2
31596efe47SPaul Walmsley #define PADCONF_SAVE_DONE		0x1
32596efe47SPaul Walmsley 
33a58caad1STony Lindgren static void __iomem *omap2_ctrl_base;
340c349246SSantosh Shilimkar static void __iomem *omap4_ctrl_pad_base;
3569d88a00SPaul Walmsley 
36c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
3780140786SRajendra Nayak struct omap3_scratchpad {
3880140786SRajendra Nayak 	u32 boot_config_ptr;
3980140786SRajendra Nayak 	u32 public_restore_ptr;
4080140786SRajendra Nayak 	u32 secure_ram_restore_ptr;
4180140786SRajendra Nayak 	u32 sdrc_module_semaphore;
4280140786SRajendra Nayak 	u32 prcm_block_offset;
4380140786SRajendra Nayak 	u32 sdrc_block_offset;
4480140786SRajendra Nayak };
4580140786SRajendra Nayak 
4680140786SRajendra Nayak struct omap3_scratchpad_prcm_block {
4780140786SRajendra Nayak 	u32 prm_clksrc_ctrl;
4880140786SRajendra Nayak 	u32 prm_clksel;
49*c6a2d839STero Kristo 	u32 cm_contents[11];
5080140786SRajendra Nayak 	u32 prcm_block_size;
5180140786SRajendra Nayak };
5280140786SRajendra Nayak 
5380140786SRajendra Nayak struct omap3_scratchpad_sdrc_block {
5480140786SRajendra Nayak 	u16 sysconfig;
5580140786SRajendra Nayak 	u16 cs_cfg;
5680140786SRajendra Nayak 	u16 sharing;
5780140786SRajendra Nayak 	u16 err_type;
5880140786SRajendra Nayak 	u32 dll_a_ctrl;
5980140786SRajendra Nayak 	u32 dll_b_ctrl;
6080140786SRajendra Nayak 	u32 power;
6180140786SRajendra Nayak 	u32 cs_0;
6280140786SRajendra Nayak 	u32 mcfg_0;
6380140786SRajendra Nayak 	u16 mr_0;
6480140786SRajendra Nayak 	u16 emr_1_0;
6580140786SRajendra Nayak 	u16 emr_2_0;
6680140786SRajendra Nayak 	u16 emr_3_0;
6780140786SRajendra Nayak 	u32 actim_ctrla_0;
6880140786SRajendra Nayak 	u32 actim_ctrlb_0;
6980140786SRajendra Nayak 	u32 rfr_ctrl_0;
7080140786SRajendra Nayak 	u32 cs_1;
7180140786SRajendra Nayak 	u32 mcfg_1;
7280140786SRajendra Nayak 	u16 mr_1;
7380140786SRajendra Nayak 	u16 emr_1_1;
7480140786SRajendra Nayak 	u16 emr_2_1;
7580140786SRajendra Nayak 	u16 emr_3_1;
7680140786SRajendra Nayak 	u32 actim_ctrla_1;
7780140786SRajendra Nayak 	u32 actim_ctrlb_1;
7880140786SRajendra Nayak 	u32 rfr_ctrl_1;
7980140786SRajendra Nayak 	u16 dcdl_1_ctrl;
8080140786SRajendra Nayak 	u16 dcdl_2_ctrl;
8180140786SRajendra Nayak 	u32 flags;
8280140786SRajendra Nayak 	u32 block_size;
8380140786SRajendra Nayak };
8480140786SRajendra Nayak 
8527d59a4aSTero Kristo void *omap3_secure_ram_storage;
8627d59a4aSTero Kristo 
8780140786SRajendra Nayak /*
8880140786SRajendra Nayak  * This is used to store ARM registers in SDRAM before attempting
8980140786SRajendra Nayak  * an MPU OFF. The save and restore happens from the SRAM sleep code.
9080140786SRajendra Nayak  * The address is stored in scratchpad, so that it can be used
9180140786SRajendra Nayak  * during the restore path.
9280140786SRajendra Nayak  */
9380140786SRajendra Nayak u32 omap3_arm_context[128];
9480140786SRajendra Nayak 
95c96631e1SRajendra Nayak struct omap3_control_regs {
96c96631e1SRajendra Nayak 	u32 sysconfig;
97c96631e1SRajendra Nayak 	u32 devconf0;
98c96631e1SRajendra Nayak 	u32 mem_dftrw0;
99c96631e1SRajendra Nayak 	u32 mem_dftrw1;
100c96631e1SRajendra Nayak 	u32 msuspendmux_0;
101c96631e1SRajendra Nayak 	u32 msuspendmux_1;
102c96631e1SRajendra Nayak 	u32 msuspendmux_2;
103c96631e1SRajendra Nayak 	u32 msuspendmux_3;
104c96631e1SRajendra Nayak 	u32 msuspendmux_4;
105c96631e1SRajendra Nayak 	u32 msuspendmux_5;
106c96631e1SRajendra Nayak 	u32 sec_ctrl;
107c96631e1SRajendra Nayak 	u32 devconf1;
108c96631e1SRajendra Nayak 	u32 csirxfe;
109c96631e1SRajendra Nayak 	u32 iva2_bootaddr;
110c96631e1SRajendra Nayak 	u32 iva2_bootmod;
111c96631e1SRajendra Nayak 	u32 debobs_0;
112c96631e1SRajendra Nayak 	u32 debobs_1;
113c96631e1SRajendra Nayak 	u32 debobs_2;
114c96631e1SRajendra Nayak 	u32 debobs_3;
115c96631e1SRajendra Nayak 	u32 debobs_4;
116c96631e1SRajendra Nayak 	u32 debobs_5;
117c96631e1SRajendra Nayak 	u32 debobs_6;
118c96631e1SRajendra Nayak 	u32 debobs_7;
119c96631e1SRajendra Nayak 	u32 debobs_8;
120c96631e1SRajendra Nayak 	u32 prog_io0;
121c96631e1SRajendra Nayak 	u32 prog_io1;
122c96631e1SRajendra Nayak 	u32 dss_dpll_spreading;
123c96631e1SRajendra Nayak 	u32 core_dpll_spreading;
124c96631e1SRajendra Nayak 	u32 per_dpll_spreading;
125c96631e1SRajendra Nayak 	u32 usbhost_dpll_spreading;
126c96631e1SRajendra Nayak 	u32 pbias_lite;
127c96631e1SRajendra Nayak 	u32 temp_sensor;
128c96631e1SRajendra Nayak 	u32 sramldo4;
129c96631e1SRajendra Nayak 	u32 sramldo5;
130c96631e1SRajendra Nayak 	u32 csi;
131f5f9d132SPaul Walmsley 	u32 padconf_sys_nirq;
132c96631e1SRajendra Nayak };
133c96631e1SRajendra Nayak 
134c96631e1SRajendra Nayak static struct omap3_control_regs control_context;
135c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
136c96631e1SRajendra Nayak 
137a58caad1STony Lindgren #define OMAP_CTRL_REGADDR(reg)		(omap2_ctrl_base + (reg))
13870ba71a2SSantosh Shilimkar #define OMAP4_CTRL_PAD_REGADDR(reg)	(omap4_ctrl_pad_base + (reg))
13969d88a00SPaul Walmsley 
140b6a4226cSPaul Walmsley void __init omap2_set_globals_control(void __iomem *ctrl,
141b6a4226cSPaul Walmsley 				      void __iomem *ctrl_pad)
14269d88a00SPaul Walmsley {
143b6a4226cSPaul Walmsley 	omap2_ctrl_base = ctrl;
144b6a4226cSPaul Walmsley 	omap4_ctrl_pad_base = ctrl_pad;
14569d88a00SPaul Walmsley }
14669d88a00SPaul Walmsley 
147a58caad1STony Lindgren void __iomem *omap_ctrl_base_get(void)
14869d88a00SPaul Walmsley {
14969d88a00SPaul Walmsley 	return omap2_ctrl_base;
15069d88a00SPaul Walmsley }
15169d88a00SPaul Walmsley 
15269d88a00SPaul Walmsley u8 omap_ctrl_readb(u16 offset)
15369d88a00SPaul Walmsley {
15469d88a00SPaul Walmsley 	return __raw_readb(OMAP_CTRL_REGADDR(offset));
15569d88a00SPaul Walmsley }
15669d88a00SPaul Walmsley 
15769d88a00SPaul Walmsley u16 omap_ctrl_readw(u16 offset)
15869d88a00SPaul Walmsley {
15969d88a00SPaul Walmsley 	return __raw_readw(OMAP_CTRL_REGADDR(offset));
16069d88a00SPaul Walmsley }
16169d88a00SPaul Walmsley 
16269d88a00SPaul Walmsley u32 omap_ctrl_readl(u16 offset)
16369d88a00SPaul Walmsley {
16469d88a00SPaul Walmsley 	return __raw_readl(OMAP_CTRL_REGADDR(offset));
16569d88a00SPaul Walmsley }
16669d88a00SPaul Walmsley 
16769d88a00SPaul Walmsley void omap_ctrl_writeb(u8 val, u16 offset)
16869d88a00SPaul Walmsley {
16969d88a00SPaul Walmsley 	__raw_writeb(val, OMAP_CTRL_REGADDR(offset));
17069d88a00SPaul Walmsley }
17169d88a00SPaul Walmsley 
17269d88a00SPaul Walmsley void omap_ctrl_writew(u16 val, u16 offset)
17369d88a00SPaul Walmsley {
17469d88a00SPaul Walmsley 	__raw_writew(val, OMAP_CTRL_REGADDR(offset));
17569d88a00SPaul Walmsley }
17669d88a00SPaul Walmsley 
17769d88a00SPaul Walmsley void omap_ctrl_writel(u32 val, u16 offset)
17869d88a00SPaul Walmsley {
17969d88a00SPaul Walmsley 	__raw_writel(val, OMAP_CTRL_REGADDR(offset));
18069d88a00SPaul Walmsley }
18169d88a00SPaul Walmsley 
18270ba71a2SSantosh Shilimkar /*
18370ba71a2SSantosh Shilimkar  * On OMAP4 control pad are not addressable from control
18470ba71a2SSantosh Shilimkar  * core base. So the common omap_ctrl_read/write APIs breaks
18570ba71a2SSantosh Shilimkar  * Hence export separate APIs to manage the omap4 pad control
18670ba71a2SSantosh Shilimkar  * registers. This APIs will work only for OMAP4
18770ba71a2SSantosh Shilimkar  */
18870ba71a2SSantosh Shilimkar 
18970ba71a2SSantosh Shilimkar u32 omap4_ctrl_pad_readl(u16 offset)
19070ba71a2SSantosh Shilimkar {
19170ba71a2SSantosh Shilimkar 	return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset));
19270ba71a2SSantosh Shilimkar }
19370ba71a2SSantosh Shilimkar 
19470ba71a2SSantosh Shilimkar void omap4_ctrl_pad_writel(u32 val, u16 offset)
19570ba71a2SSantosh Shilimkar {
19670ba71a2SSantosh Shilimkar 	__raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset));
19770ba71a2SSantosh Shilimkar }
19870ba71a2SSantosh Shilimkar 
199166353bdSPaul Walmsley #ifdef CONFIG_ARCH_OMAP3
200166353bdSPaul Walmsley 
201166353bdSPaul Walmsley /**
202166353bdSPaul Walmsley  * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
203166353bdSPaul Walmsley  * @bootmode: 8-bit value to pass to some boot code
204166353bdSPaul Walmsley  *
205166353bdSPaul Walmsley  * Set the bootmode in the scratchpad RAM.  This is used after the
206166353bdSPaul Walmsley  * system restarts.  Not sure what actually uses this - it may be the
207166353bdSPaul Walmsley  * bootloader, rather than the boot ROM - contrary to the preserved
208166353bdSPaul Walmsley  * comment below.  No return value.
209166353bdSPaul Walmsley  */
210166353bdSPaul Walmsley void omap3_ctrl_write_boot_mode(u8 bootmode)
211166353bdSPaul Walmsley {
212166353bdSPaul Walmsley 	u32 l;
213166353bdSPaul Walmsley 
214166353bdSPaul Walmsley 	l = ('B' << 24) | ('M' << 16) | bootmode;
215166353bdSPaul Walmsley 
216166353bdSPaul Walmsley 	/*
217166353bdSPaul Walmsley 	 * Reserve the first word in scratchpad for communicating
218166353bdSPaul Walmsley 	 * with the boot ROM. A pointer to a data structure
219166353bdSPaul Walmsley 	 * describing the boot process can be stored there,
220166353bdSPaul Walmsley 	 * cf. OMAP34xx TRM, Initialization / Software Booting
221166353bdSPaul Walmsley 	 * Configuration.
222166353bdSPaul Walmsley 	 *
223166353bdSPaul Walmsley 	 * XXX This should use some omap_ctrl_writel()-type function
224166353bdSPaul Walmsley 	 */
225166353bdSPaul Walmsley 	__raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
226166353bdSPaul Walmsley }
227166353bdSPaul Walmsley 
228166353bdSPaul Walmsley #endif
229166353bdSPaul Walmsley 
23090f1380eSOmar Ramirez Luna /**
23190f1380eSOmar Ramirez Luna  * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
23290f1380eSOmar Ramirez Luna  * @bootaddr: physical address of the boot loader
23390f1380eSOmar Ramirez Luna  *
23490f1380eSOmar Ramirez Luna  * Set boot address for the boot loader of a supported processor
23590f1380eSOmar Ramirez Luna  * when a power ON sequence occurs.
23690f1380eSOmar Ramirez Luna  */
23790f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
23890f1380eSOmar Ramirez Luna {
23990f1380eSOmar Ramirez Luna 	u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
24090f1380eSOmar Ramirez Luna 		     cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
24190f1380eSOmar Ramirez Luna 		     cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
242668468b1SSuman Anna 		     soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
24390f1380eSOmar Ramirez Luna 		     0;
24490f1380eSOmar Ramirez Luna 
24590f1380eSOmar Ramirez Luna 	if (!offset) {
24690f1380eSOmar Ramirez Luna 		pr_err("%s: unsupported omap type\n", __func__);
24790f1380eSOmar Ramirez Luna 		return;
24890f1380eSOmar Ramirez Luna 	}
24990f1380eSOmar Ramirez Luna 
25090f1380eSOmar Ramirez Luna 	omap_ctrl_writel(bootaddr, offset);
25190f1380eSOmar Ramirez Luna }
25290f1380eSOmar Ramirez Luna 
25390f1380eSOmar Ramirez Luna /**
25490f1380eSOmar Ramirez Luna  * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
25590f1380eSOmar Ramirez Luna  * @bootmode: 8-bit value to pass to some boot code
25690f1380eSOmar Ramirez Luna  *
25790f1380eSOmar Ramirez Luna  * Sets boot mode for the boot loader of a supported processor
25890f1380eSOmar Ramirez Luna  * when a power ON sequence occurs.
25990f1380eSOmar Ramirez Luna  */
26090f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
26190f1380eSOmar Ramirez Luna {
26290f1380eSOmar Ramirez Luna 	u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
26390f1380eSOmar Ramirez Luna 		     cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
26490f1380eSOmar Ramirez Luna 		     0;
26590f1380eSOmar Ramirez Luna 
26690f1380eSOmar Ramirez Luna 	if (!offset) {
26790f1380eSOmar Ramirez Luna 		pr_err("%s: unsupported omap type\n", __func__);
26890f1380eSOmar Ramirez Luna 		return;
26990f1380eSOmar Ramirez Luna 	}
27090f1380eSOmar Ramirez Luna 
27190f1380eSOmar Ramirez Luna 	omap_ctrl_writel(bootmode, offset);
27290f1380eSOmar Ramirez Luna }
27390f1380eSOmar Ramirez Luna 
274c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
27580140786SRajendra Nayak /*
27680140786SRajendra Nayak  * Clears the scratchpad contents in case of cold boot-
27780140786SRajendra Nayak  * called during bootup
27880140786SRajendra Nayak  */
27980140786SRajendra Nayak void omap3_clear_scratchpad_contents(void)
28080140786SRajendra Nayak {
28180140786SRajendra Nayak 	u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
2824d63bc1dSManjunath Kondaiah G 	void __iomem *v_addr;
28380140786SRajendra Nayak 	u32 offset = 0;
28480140786SRajendra Nayak 	v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
285c4d7e58fSPaul Walmsley 	if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) &
2862bc4ef71SPaul Walmsley 	    OMAP3430_GLOBAL_COLD_RST_MASK) {
28780140786SRajendra Nayak 		for ( ; offset <= max_offset; offset += 0x4)
28880140786SRajendra Nayak 			__raw_writel(0x0, (v_addr + offset));
289c4d7e58fSPaul Walmsley 		omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK,
2902bc4ef71SPaul Walmsley 					   OMAP3430_GR_MOD,
29180140786SRajendra Nayak 					   OMAP3_PRM_RSTST_OFFSET);
29280140786SRajendra Nayak 	}
29380140786SRajendra Nayak }
29480140786SRajendra Nayak 
29580140786SRajendra Nayak /* Populate the scratchpad structure with restore structure */
29680140786SRajendra Nayak void omap3_save_scratchpad_contents(void)
29780140786SRajendra Nayak {
2984d63bc1dSManjunath Kondaiah G 	void  __iomem *scratchpad_address;
29980140786SRajendra Nayak 	u32 arm_context_addr;
30080140786SRajendra Nayak 	struct omap3_scratchpad scratchpad_contents;
30180140786SRajendra Nayak 	struct omap3_scratchpad_prcm_block prcm_block_contents;
30280140786SRajendra Nayak 	struct omap3_scratchpad_sdrc_block sdrc_block_contents;
30380140786SRajendra Nayak 
304f7dfe3d8SJean Pihet 	/*
305f7dfe3d8SJean Pihet 	 * Populate the Scratchpad contents
306f7dfe3d8SJean Pihet 	 *
307f7dfe3d8SJean Pihet 	 * The "get_*restore_pointer" functions are used to provide a
308f7dfe3d8SJean Pihet 	 * physical restore address where the ROM code jumps while waking
309f7dfe3d8SJean Pihet 	 * up from MPU OFF/OSWR state.
310f7dfe3d8SJean Pihet 	 * The restore pointer is stored into the scratchpad.
311f7dfe3d8SJean Pihet 	 */
31280140786SRajendra Nayak 	scratchpad_contents.boot_config_ptr = 0x0;
313458e999eSNishanth Menon 	if (cpu_is_omap3630())
314458e999eSNishanth Menon 		scratchpad_contents.public_restore_ptr =
31514c79bbeSKevin Hilman 			virt_to_phys(omap3_restore_3630);
316458e999eSNishanth Menon 	else if (omap_rev() != OMAP3430_REV_ES3_0 &&
3170795a75aSTero Kristo 					omap_rev() != OMAP3430_REV_ES3_1)
31880140786SRajendra Nayak 		scratchpad_contents.public_restore_ptr =
31914c79bbeSKevin Hilman 			virt_to_phys(omap3_restore);
3200795a75aSTero Kristo 	else
3210795a75aSTero Kristo 		scratchpad_contents.public_restore_ptr =
32214c79bbeSKevin Hilman 			virt_to_phys(omap3_restore_es3);
32314c79bbeSKevin Hilman 
32427d59a4aSTero Kristo 	if (omap_type() == OMAP2_DEVICE_TYPE_GP)
32580140786SRajendra Nayak 		scratchpad_contents.secure_ram_restore_ptr = 0x0;
32627d59a4aSTero Kristo 	else
32727d59a4aSTero Kristo 		scratchpad_contents.secure_ram_restore_ptr =
32827d59a4aSTero Kristo 			(u32) __pa(omap3_secure_ram_storage);
32980140786SRajendra Nayak 	scratchpad_contents.sdrc_module_semaphore = 0x0;
33080140786SRajendra Nayak 	scratchpad_contents.prcm_block_offset = 0x2C;
33180140786SRajendra Nayak 	scratchpad_contents.sdrc_block_offset = 0x64;
33280140786SRajendra Nayak 
33380140786SRajendra Nayak 	/* Populate the PRCM block contents */
334c4d7e58fSPaul Walmsley 	prcm_block_contents.prm_clksrc_ctrl =
335c4d7e58fSPaul Walmsley 		omap2_prm_read_mod_reg(OMAP3430_GR_MOD,
33680140786SRajendra Nayak 				       OMAP3_PRM_CLKSRC_CTRL_OFFSET);
337c4d7e58fSPaul Walmsley 	prcm_block_contents.prm_clksel =
338c4d7e58fSPaul Walmsley 		omap2_prm_read_mod_reg(OMAP3430_CCR_MOD,
33980140786SRajendra Nayak 				       OMAP3_PRM_CLKSEL_OFFSET);
340*c6a2d839STero Kristo 
341*c6a2d839STero Kristo 	omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents);
342*c6a2d839STero Kristo 
34380140786SRajendra Nayak 	prcm_block_contents.prcm_block_size = 0x0;
34480140786SRajendra Nayak 
34580140786SRajendra Nayak 	/* Populate the SDRC block contents */
34680140786SRajendra Nayak 	sdrc_block_contents.sysconfig =
34780140786SRajendra Nayak 			(sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
34880140786SRajendra Nayak 	sdrc_block_contents.cs_cfg =
34980140786SRajendra Nayak 			(sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
35080140786SRajendra Nayak 	sdrc_block_contents.sharing =
35180140786SRajendra Nayak 			(sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
35280140786SRajendra Nayak 	sdrc_block_contents.err_type =
35380140786SRajendra Nayak 			(sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
35480140786SRajendra Nayak 	sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
35580140786SRajendra Nayak 	sdrc_block_contents.dll_b_ctrl = 0x0;
356f265dc4cSRajendra Nayak 	/*
357f265dc4cSRajendra Nayak 	 * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
358f265dc4cSRajendra Nayak 	 * be programed to issue automatic self refresh on timeout
359f265dc4cSRajendra Nayak 	 * of AUTO_CNT = 1 prior to any transition to OFF mode.
360f265dc4cSRajendra Nayak 	 */
361f265dc4cSRajendra Nayak 	if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
362f265dc4cSRajendra Nayak 			&& (omap_rev() >= OMAP3430_REV_ES3_0))
363f265dc4cSRajendra Nayak 		sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
364f265dc4cSRajendra Nayak 				~(SDRC_POWER_AUTOCOUNT_MASK|
365f265dc4cSRajendra Nayak 				SDRC_POWER_CLKCTRL_MASK)) |
366f265dc4cSRajendra Nayak 				(1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
367f265dc4cSRajendra Nayak 				SDRC_SELF_REFRESH_ON_AUTOCOUNT;
368f265dc4cSRajendra Nayak 	else
36980140786SRajendra Nayak 		sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
370f265dc4cSRajendra Nayak 
37180140786SRajendra Nayak 	sdrc_block_contents.cs_0 = 0x0;
37280140786SRajendra Nayak 	sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
37380140786SRajendra Nayak 	sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
37480140786SRajendra Nayak 	sdrc_block_contents.emr_1_0 = 0x0;
37580140786SRajendra Nayak 	sdrc_block_contents.emr_2_0 = 0x0;
37680140786SRajendra Nayak 	sdrc_block_contents.emr_3_0 = 0x0;
37780140786SRajendra Nayak 	sdrc_block_contents.actim_ctrla_0 =
37880140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
37980140786SRajendra Nayak 	sdrc_block_contents.actim_ctrlb_0 =
38080140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
38180140786SRajendra Nayak 	sdrc_block_contents.rfr_ctrl_0 =
38280140786SRajendra Nayak 			sdrc_read_reg(SDRC_RFR_CTRL_0);
38380140786SRajendra Nayak 	sdrc_block_contents.cs_1 = 0x0;
38480140786SRajendra Nayak 	sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
38580140786SRajendra Nayak 	sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
38680140786SRajendra Nayak 	sdrc_block_contents.emr_1_1 = 0x0;
38780140786SRajendra Nayak 	sdrc_block_contents.emr_2_1 = 0x0;
38880140786SRajendra Nayak 	sdrc_block_contents.emr_3_1 = 0x0;
38980140786SRajendra Nayak 	sdrc_block_contents.actim_ctrla_1 =
39080140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
39180140786SRajendra Nayak 	sdrc_block_contents.actim_ctrlb_1 =
39280140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
39380140786SRajendra Nayak 	sdrc_block_contents.rfr_ctrl_1 =
39480140786SRajendra Nayak 			sdrc_read_reg(SDRC_RFR_CTRL_1);
39580140786SRajendra Nayak 	sdrc_block_contents.dcdl_1_ctrl = 0x0;
39680140786SRajendra Nayak 	sdrc_block_contents.dcdl_2_ctrl = 0x0;
39780140786SRajendra Nayak 	sdrc_block_contents.flags = 0x0;
39880140786SRajendra Nayak 	sdrc_block_contents.block_size = 0x0;
39980140786SRajendra Nayak 
40080140786SRajendra Nayak 	arm_context_addr = virt_to_phys(omap3_arm_context);
40180140786SRajendra Nayak 
40280140786SRajendra Nayak 	/* Copy all the contents to the scratchpad location */
40380140786SRajendra Nayak 	scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
40480140786SRajendra Nayak 	memcpy_toio(scratchpad_address, &scratchpad_contents,
40580140786SRajendra Nayak 		 sizeof(scratchpad_contents));
40680140786SRajendra Nayak 	/* Scratchpad contents being 32 bits, a divide by 4 done here */
40780140786SRajendra Nayak 	memcpy_toio(scratchpad_address +
40880140786SRajendra Nayak 		scratchpad_contents.prcm_block_offset,
40980140786SRajendra Nayak 		&prcm_block_contents, sizeof(prcm_block_contents));
41080140786SRajendra Nayak 	memcpy_toio(scratchpad_address +
41180140786SRajendra Nayak 		scratchpad_contents.sdrc_block_offset,
41280140786SRajendra Nayak 		&sdrc_block_contents, sizeof(sdrc_block_contents));
41380140786SRajendra Nayak 	/*
41480140786SRajendra Nayak 	 * Copies the address of the location in SDRAM where ARM
41580140786SRajendra Nayak 	 * registers get saved during a MPU OFF transition.
41680140786SRajendra Nayak 	 */
41780140786SRajendra Nayak 	memcpy_toio(scratchpad_address +
41880140786SRajendra Nayak 		scratchpad_contents.sdrc_block_offset +
41980140786SRajendra Nayak 		sizeof(sdrc_block_contents), &arm_context_addr, 4);
42080140786SRajendra Nayak }
42180140786SRajendra Nayak 
422c96631e1SRajendra Nayak void omap3_control_save_context(void)
423c96631e1SRajendra Nayak {
424c96631e1SRajendra Nayak 	control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
425c96631e1SRajendra Nayak 	control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
426c96631e1SRajendra Nayak 	control_context.mem_dftrw0 =
427c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
428c96631e1SRajendra Nayak 	control_context.mem_dftrw1 =
429c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
430c96631e1SRajendra Nayak 	control_context.msuspendmux_0 =
431c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
432c96631e1SRajendra Nayak 	control_context.msuspendmux_1 =
433c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
434c96631e1SRajendra Nayak 	control_context.msuspendmux_2 =
435c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
436c96631e1SRajendra Nayak 	control_context.msuspendmux_3 =
437c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
438c96631e1SRajendra Nayak 	control_context.msuspendmux_4 =
439c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
440c96631e1SRajendra Nayak 	control_context.msuspendmux_5 =
441c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
442c96631e1SRajendra Nayak 	control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
443c96631e1SRajendra Nayak 	control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
444c96631e1SRajendra Nayak 	control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
445c96631e1SRajendra Nayak 	control_context.iva2_bootaddr =
446c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
447c96631e1SRajendra Nayak 	control_context.iva2_bootmod =
448c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
449c96631e1SRajendra Nayak 	control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
450c96631e1SRajendra Nayak 	control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
451c96631e1SRajendra Nayak 	control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
452c96631e1SRajendra Nayak 	control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
453c96631e1SRajendra Nayak 	control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
454c96631e1SRajendra Nayak 	control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
455c96631e1SRajendra Nayak 	control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
456c96631e1SRajendra Nayak 	control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
457c96631e1SRajendra Nayak 	control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
458c96631e1SRajendra Nayak 	control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
459c96631e1SRajendra Nayak 	control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
460c96631e1SRajendra Nayak 	control_context.dss_dpll_spreading =
461c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
462c96631e1SRajendra Nayak 	control_context.core_dpll_spreading =
463c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
464c96631e1SRajendra Nayak 	control_context.per_dpll_spreading =
465c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
466c96631e1SRajendra Nayak 	control_context.usbhost_dpll_spreading =
467c96631e1SRajendra Nayak 		omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
468c96631e1SRajendra Nayak 	control_context.pbias_lite =
469c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
470c96631e1SRajendra Nayak 	control_context.temp_sensor =
471c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
472c96631e1SRajendra Nayak 	control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
473c96631e1SRajendra Nayak 	control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
474c96631e1SRajendra Nayak 	control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
475f5f9d132SPaul Walmsley 	control_context.padconf_sys_nirq =
476f5f9d132SPaul Walmsley 		omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
477c96631e1SRajendra Nayak 	return;
478c96631e1SRajendra Nayak }
479c96631e1SRajendra Nayak 
480c96631e1SRajendra Nayak void omap3_control_restore_context(void)
481c96631e1SRajendra Nayak {
482c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
483c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
484c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.mem_dftrw0,
485c96631e1SRajendra Nayak 					OMAP343X_CONTROL_MEM_DFTRW0);
486c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.mem_dftrw1,
487c96631e1SRajendra Nayak 					OMAP343X_CONTROL_MEM_DFTRW1);
488c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_0,
489c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_0);
490c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_1,
491c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_1);
492c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_2,
493c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_2);
494c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_3,
495c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_3);
496c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_4,
497c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_4);
498c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_5,
499c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_5);
500c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
501c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
502c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
503c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.iva2_bootaddr,
504c96631e1SRajendra Nayak 					OMAP343X_CONTROL_IVA2_BOOTADDR);
505c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.iva2_bootmod,
506c96631e1SRajendra Nayak 					OMAP343X_CONTROL_IVA2_BOOTMOD);
507c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
508c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
509c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
510c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
511c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
512c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
513c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
514c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
515c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
516c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
517c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
518c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.dss_dpll_spreading,
519c96631e1SRajendra Nayak 					OMAP343X_CONTROL_DSS_DPLL_SPREADING);
520c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.core_dpll_spreading,
521c96631e1SRajendra Nayak 					OMAP343X_CONTROL_CORE_DPLL_SPREADING);
522c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.per_dpll_spreading,
523c96631e1SRajendra Nayak 					OMAP343X_CONTROL_PER_DPLL_SPREADING);
524c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.usbhost_dpll_spreading,
525c96631e1SRajendra Nayak 				OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
526c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.pbias_lite,
527c96631e1SRajendra Nayak 					OMAP343X_CONTROL_PBIAS_LITE);
528c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.temp_sensor,
529c96631e1SRajendra Nayak 					OMAP343X_CONTROL_TEMP_SENSOR);
530c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
531c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
532c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
533f5f9d132SPaul Walmsley 	omap_ctrl_writel(control_context.padconf_sys_nirq,
534f5f9d132SPaul Walmsley 			 OMAP343X_CONTROL_PADCONF_SYSNIRQ);
535c96631e1SRajendra Nayak 	return;
536c96631e1SRajendra Nayak }
537458e999eSNishanth Menon 
538458e999eSNishanth Menon void omap3630_ctrl_disable_rta(void)
539458e999eSNishanth Menon {
540458e999eSNishanth Menon 	if (!cpu_is_omap3630())
541458e999eSNishanth Menon 		return;
542458e999eSNishanth Menon 	omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
543458e999eSNishanth Menon }
544458e999eSNishanth Menon 
545596efe47SPaul Walmsley /**
546596efe47SPaul Walmsley  * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
547596efe47SPaul Walmsley  *
548596efe47SPaul Walmsley  * Tell the SCM to start saving the padconf registers, then wait for
549596efe47SPaul Walmsley  * the process to complete.  Returns 0 unconditionally, although it
550596efe47SPaul Walmsley  * should also eventually be able to return -ETIMEDOUT, if the save
551596efe47SPaul Walmsley  * does not complete.
552596efe47SPaul Walmsley  *
553596efe47SPaul Walmsley  * XXX This function is missing a timeout.  What should it be?
554596efe47SPaul Walmsley  */
555596efe47SPaul Walmsley int omap3_ctrl_save_padconf(void)
556596efe47SPaul Walmsley {
557596efe47SPaul Walmsley 	u32 cpo;
558596efe47SPaul Walmsley 
559596efe47SPaul Walmsley 	/* Save the padconf registers */
560596efe47SPaul Walmsley 	cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
561596efe47SPaul Walmsley 	cpo |= START_PADCONF_SAVE;
562596efe47SPaul Walmsley 	omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
563596efe47SPaul Walmsley 
564596efe47SPaul Walmsley 	/* wait for the save to complete */
565596efe47SPaul Walmsley 	while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
566596efe47SPaul Walmsley 		 & PADCONF_SAVE_DONE))
567596efe47SPaul Walmsley 		udelay(1);
568596efe47SPaul Walmsley 
569596efe47SPaul Walmsley 	return 0;
570596efe47SPaul Walmsley }
571596efe47SPaul Walmsley 
572c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
573