169d88a00SPaul Walmsley /* 269d88a00SPaul Walmsley * OMAP2/3 System Control Module register access 369d88a00SPaul Walmsley * 469d88a00SPaul Walmsley * Copyright (C) 2007 Texas Instruments, Inc. 569d88a00SPaul Walmsley * Copyright (C) 2007 Nokia Corporation 669d88a00SPaul Walmsley * 769d88a00SPaul Walmsley * Written by Paul Walmsley 869d88a00SPaul Walmsley * 969d88a00SPaul Walmsley * This program is free software; you can redistribute it and/or modify 1069d88a00SPaul Walmsley * it under the terms of the GNU General Public License version 2 as 1169d88a00SPaul Walmsley * published by the Free Software Foundation. 1269d88a00SPaul Walmsley */ 1369d88a00SPaul Walmsley #undef DEBUG 1469d88a00SPaul Walmsley 1569d88a00SPaul Walmsley #include <linux/kernel.h> 16a58caad1STony Lindgren #include <linux/io.h> 1769d88a00SPaul Walmsley 182b43e4e5STony Lindgren #include <plat/hardware.h> 1980140786SRajendra Nayak #include <plat/sdrc.h> 204814ced5SPaul Walmsley 21ee0839c2STony Lindgren #include "iomap.h" 22ee0839c2STony Lindgren #include "common.h" 2380140786SRajendra Nayak #include "cm-regbits-34xx.h" 2480140786SRajendra Nayak #include "prm-regbits-34xx.h" 2559fb659bSPaul Walmsley #include "prm2xxx_3xxx.h" 2659fb659bSPaul Walmsley #include "cm2xxx_3xxx.h" 2780140786SRajendra Nayak #include "sdrc.h" 2838815733SManjunath Kondaiah G #include "pm.h" 294814ced5SPaul Walmsley #include "control.h" 3069d88a00SPaul Walmsley 31596efe47SPaul Walmsley /* Used by omap3_ctrl_save_padconf() */ 32596efe47SPaul Walmsley #define START_PADCONF_SAVE 0x2 33596efe47SPaul Walmsley #define PADCONF_SAVE_DONE 0x1 34596efe47SPaul Walmsley 35a58caad1STony Lindgren static void __iomem *omap2_ctrl_base; 360c349246SSantosh Shilimkar static void __iomem *omap4_ctrl_pad_base; 3769d88a00SPaul Walmsley 38c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM) 3980140786SRajendra Nayak struct omap3_scratchpad { 4080140786SRajendra Nayak u32 boot_config_ptr; 4180140786SRajendra Nayak u32 public_restore_ptr; 4280140786SRajendra Nayak u32 secure_ram_restore_ptr; 4380140786SRajendra Nayak u32 sdrc_module_semaphore; 4480140786SRajendra Nayak u32 prcm_block_offset; 4580140786SRajendra Nayak u32 sdrc_block_offset; 4680140786SRajendra Nayak }; 4780140786SRajendra Nayak 4880140786SRajendra Nayak struct omap3_scratchpad_prcm_block { 4980140786SRajendra Nayak u32 prm_clksrc_ctrl; 5080140786SRajendra Nayak u32 prm_clksel; 5180140786SRajendra Nayak u32 cm_clksel_core; 5280140786SRajendra Nayak u32 cm_clksel_wkup; 5380140786SRajendra Nayak u32 cm_clken_pll; 5480140786SRajendra Nayak u32 cm_autoidle_pll; 5580140786SRajendra Nayak u32 cm_clksel1_pll; 5680140786SRajendra Nayak u32 cm_clksel2_pll; 5780140786SRajendra Nayak u32 cm_clksel3_pll; 5880140786SRajendra Nayak u32 cm_clken_pll_mpu; 5980140786SRajendra Nayak u32 cm_autoidle_pll_mpu; 6080140786SRajendra Nayak u32 cm_clksel1_pll_mpu; 6180140786SRajendra Nayak u32 cm_clksel2_pll_mpu; 6280140786SRajendra Nayak u32 prcm_block_size; 6380140786SRajendra Nayak }; 6480140786SRajendra Nayak 6580140786SRajendra Nayak struct omap3_scratchpad_sdrc_block { 6680140786SRajendra Nayak u16 sysconfig; 6780140786SRajendra Nayak u16 cs_cfg; 6880140786SRajendra Nayak u16 sharing; 6980140786SRajendra Nayak u16 err_type; 7080140786SRajendra Nayak u32 dll_a_ctrl; 7180140786SRajendra Nayak u32 dll_b_ctrl; 7280140786SRajendra Nayak u32 power; 7380140786SRajendra Nayak u32 cs_0; 7480140786SRajendra Nayak u32 mcfg_0; 7580140786SRajendra Nayak u16 mr_0; 7680140786SRajendra Nayak u16 emr_1_0; 7780140786SRajendra Nayak u16 emr_2_0; 7880140786SRajendra Nayak u16 emr_3_0; 7980140786SRajendra Nayak u32 actim_ctrla_0; 8080140786SRajendra Nayak u32 actim_ctrlb_0; 8180140786SRajendra Nayak u32 rfr_ctrl_0; 8280140786SRajendra Nayak u32 cs_1; 8380140786SRajendra Nayak u32 mcfg_1; 8480140786SRajendra Nayak u16 mr_1; 8580140786SRajendra Nayak u16 emr_1_1; 8680140786SRajendra Nayak u16 emr_2_1; 8780140786SRajendra Nayak u16 emr_3_1; 8880140786SRajendra Nayak u32 actim_ctrla_1; 8980140786SRajendra Nayak u32 actim_ctrlb_1; 9080140786SRajendra Nayak u32 rfr_ctrl_1; 9180140786SRajendra Nayak u16 dcdl_1_ctrl; 9280140786SRajendra Nayak u16 dcdl_2_ctrl; 9380140786SRajendra Nayak u32 flags; 9480140786SRajendra Nayak u32 block_size; 9580140786SRajendra Nayak }; 9680140786SRajendra Nayak 9727d59a4aSTero Kristo void *omap3_secure_ram_storage; 9827d59a4aSTero Kristo 9980140786SRajendra Nayak /* 10080140786SRajendra Nayak * This is used to store ARM registers in SDRAM before attempting 10180140786SRajendra Nayak * an MPU OFF. The save and restore happens from the SRAM sleep code. 10280140786SRajendra Nayak * The address is stored in scratchpad, so that it can be used 10380140786SRajendra Nayak * during the restore path. 10480140786SRajendra Nayak */ 10580140786SRajendra Nayak u32 omap3_arm_context[128]; 10680140786SRajendra Nayak 107c96631e1SRajendra Nayak struct omap3_control_regs { 108c96631e1SRajendra Nayak u32 sysconfig; 109c96631e1SRajendra Nayak u32 devconf0; 110c96631e1SRajendra Nayak u32 mem_dftrw0; 111c96631e1SRajendra Nayak u32 mem_dftrw1; 112c96631e1SRajendra Nayak u32 msuspendmux_0; 113c96631e1SRajendra Nayak u32 msuspendmux_1; 114c96631e1SRajendra Nayak u32 msuspendmux_2; 115c96631e1SRajendra Nayak u32 msuspendmux_3; 116c96631e1SRajendra Nayak u32 msuspendmux_4; 117c96631e1SRajendra Nayak u32 msuspendmux_5; 118c96631e1SRajendra Nayak u32 sec_ctrl; 119c96631e1SRajendra Nayak u32 devconf1; 120c96631e1SRajendra Nayak u32 csirxfe; 121c96631e1SRajendra Nayak u32 iva2_bootaddr; 122c96631e1SRajendra Nayak u32 iva2_bootmod; 123c96631e1SRajendra Nayak u32 debobs_0; 124c96631e1SRajendra Nayak u32 debobs_1; 125c96631e1SRajendra Nayak u32 debobs_2; 126c96631e1SRajendra Nayak u32 debobs_3; 127c96631e1SRajendra Nayak u32 debobs_4; 128c96631e1SRajendra Nayak u32 debobs_5; 129c96631e1SRajendra Nayak u32 debobs_6; 130c96631e1SRajendra Nayak u32 debobs_7; 131c96631e1SRajendra Nayak u32 debobs_8; 132c96631e1SRajendra Nayak u32 prog_io0; 133c96631e1SRajendra Nayak u32 prog_io1; 134c96631e1SRajendra Nayak u32 dss_dpll_spreading; 135c96631e1SRajendra Nayak u32 core_dpll_spreading; 136c96631e1SRajendra Nayak u32 per_dpll_spreading; 137c96631e1SRajendra Nayak u32 usbhost_dpll_spreading; 138c96631e1SRajendra Nayak u32 pbias_lite; 139c96631e1SRajendra Nayak u32 temp_sensor; 140c96631e1SRajendra Nayak u32 sramldo4; 141c96631e1SRajendra Nayak u32 sramldo5; 142c96631e1SRajendra Nayak u32 csi; 143f5f9d132SPaul Walmsley u32 padconf_sys_nirq; 144c96631e1SRajendra Nayak }; 145c96631e1SRajendra Nayak 146c96631e1SRajendra Nayak static struct omap3_control_regs control_context; 147c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */ 148c96631e1SRajendra Nayak 149a58caad1STony Lindgren #define OMAP_CTRL_REGADDR(reg) (omap2_ctrl_base + (reg)) 15070ba71a2SSantosh Shilimkar #define OMAP4_CTRL_PAD_REGADDR(reg) (omap4_ctrl_pad_base + (reg)) 15169d88a00SPaul Walmsley 152a58caad1STony Lindgren void __init omap2_set_globals_control(struct omap_globals *omap2_globals) 15369d88a00SPaul Walmsley { 1544c3cf901STony Lindgren if (omap2_globals->ctrl) 1554c3cf901STony Lindgren omap2_ctrl_base = omap2_globals->ctrl; 1560c349246SSantosh Shilimkar 1574c3cf901STony Lindgren if (omap2_globals->ctrl_pad) 1584c3cf901STony Lindgren omap4_ctrl_pad_base = omap2_globals->ctrl_pad; 15969d88a00SPaul Walmsley } 16069d88a00SPaul Walmsley 161a58caad1STony Lindgren void __iomem *omap_ctrl_base_get(void) 16269d88a00SPaul Walmsley { 16369d88a00SPaul Walmsley return omap2_ctrl_base; 16469d88a00SPaul Walmsley } 16569d88a00SPaul Walmsley 16669d88a00SPaul Walmsley u8 omap_ctrl_readb(u16 offset) 16769d88a00SPaul Walmsley { 16869d88a00SPaul Walmsley return __raw_readb(OMAP_CTRL_REGADDR(offset)); 16969d88a00SPaul Walmsley } 17069d88a00SPaul Walmsley 17169d88a00SPaul Walmsley u16 omap_ctrl_readw(u16 offset) 17269d88a00SPaul Walmsley { 17369d88a00SPaul Walmsley return __raw_readw(OMAP_CTRL_REGADDR(offset)); 17469d88a00SPaul Walmsley } 17569d88a00SPaul Walmsley 17669d88a00SPaul Walmsley u32 omap_ctrl_readl(u16 offset) 17769d88a00SPaul Walmsley { 17869d88a00SPaul Walmsley return __raw_readl(OMAP_CTRL_REGADDR(offset)); 17969d88a00SPaul Walmsley } 18069d88a00SPaul Walmsley 18169d88a00SPaul Walmsley void omap_ctrl_writeb(u8 val, u16 offset) 18269d88a00SPaul Walmsley { 18369d88a00SPaul Walmsley __raw_writeb(val, OMAP_CTRL_REGADDR(offset)); 18469d88a00SPaul Walmsley } 18569d88a00SPaul Walmsley 18669d88a00SPaul Walmsley void omap_ctrl_writew(u16 val, u16 offset) 18769d88a00SPaul Walmsley { 18869d88a00SPaul Walmsley __raw_writew(val, OMAP_CTRL_REGADDR(offset)); 18969d88a00SPaul Walmsley } 19069d88a00SPaul Walmsley 19169d88a00SPaul Walmsley void omap_ctrl_writel(u32 val, u16 offset) 19269d88a00SPaul Walmsley { 19369d88a00SPaul Walmsley __raw_writel(val, OMAP_CTRL_REGADDR(offset)); 19469d88a00SPaul Walmsley } 19569d88a00SPaul Walmsley 19670ba71a2SSantosh Shilimkar /* 19770ba71a2SSantosh Shilimkar * On OMAP4 control pad are not addressable from control 19870ba71a2SSantosh Shilimkar * core base. So the common omap_ctrl_read/write APIs breaks 19970ba71a2SSantosh Shilimkar * Hence export separate APIs to manage the omap4 pad control 20070ba71a2SSantosh Shilimkar * registers. This APIs will work only for OMAP4 20170ba71a2SSantosh Shilimkar */ 20270ba71a2SSantosh Shilimkar 20370ba71a2SSantosh Shilimkar u32 omap4_ctrl_pad_readl(u16 offset) 20470ba71a2SSantosh Shilimkar { 20570ba71a2SSantosh Shilimkar return __raw_readl(OMAP4_CTRL_PAD_REGADDR(offset)); 20670ba71a2SSantosh Shilimkar } 20770ba71a2SSantosh Shilimkar 20870ba71a2SSantosh Shilimkar void omap4_ctrl_pad_writel(u32 val, u16 offset) 20970ba71a2SSantosh Shilimkar { 21070ba71a2SSantosh Shilimkar __raw_writel(val, OMAP4_CTRL_PAD_REGADDR(offset)); 21170ba71a2SSantosh Shilimkar } 21270ba71a2SSantosh Shilimkar 213166353bdSPaul Walmsley #ifdef CONFIG_ARCH_OMAP3 214166353bdSPaul Walmsley 215166353bdSPaul Walmsley /** 216166353bdSPaul Walmsley * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot 217166353bdSPaul Walmsley * @bootmode: 8-bit value to pass to some boot code 218166353bdSPaul Walmsley * 219166353bdSPaul Walmsley * Set the bootmode in the scratchpad RAM. This is used after the 220166353bdSPaul Walmsley * system restarts. Not sure what actually uses this - it may be the 221166353bdSPaul Walmsley * bootloader, rather than the boot ROM - contrary to the preserved 222166353bdSPaul Walmsley * comment below. No return value. 223166353bdSPaul Walmsley */ 224166353bdSPaul Walmsley void omap3_ctrl_write_boot_mode(u8 bootmode) 225166353bdSPaul Walmsley { 226166353bdSPaul Walmsley u32 l; 227166353bdSPaul Walmsley 228166353bdSPaul Walmsley l = ('B' << 24) | ('M' << 16) | bootmode; 229166353bdSPaul Walmsley 230166353bdSPaul Walmsley /* 231166353bdSPaul Walmsley * Reserve the first word in scratchpad for communicating 232166353bdSPaul Walmsley * with the boot ROM. A pointer to a data structure 233166353bdSPaul Walmsley * describing the boot process can be stored there, 234166353bdSPaul Walmsley * cf. OMAP34xx TRM, Initialization / Software Booting 235166353bdSPaul Walmsley * Configuration. 236166353bdSPaul Walmsley * 237166353bdSPaul Walmsley * XXX This should use some omap_ctrl_writel()-type function 238166353bdSPaul Walmsley */ 239166353bdSPaul Walmsley __raw_writel(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4)); 240166353bdSPaul Walmsley } 241166353bdSPaul Walmsley 242166353bdSPaul Walmsley #endif 243166353bdSPaul Walmsley 244*90f1380eSOmar Ramirez Luna /** 245*90f1380eSOmar Ramirez Luna * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor 246*90f1380eSOmar Ramirez Luna * @bootaddr: physical address of the boot loader 247*90f1380eSOmar Ramirez Luna * 248*90f1380eSOmar Ramirez Luna * Set boot address for the boot loader of a supported processor 249*90f1380eSOmar Ramirez Luna * when a power ON sequence occurs. 250*90f1380eSOmar Ramirez Luna */ 251*90f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_addr(u32 bootaddr) 252*90f1380eSOmar Ramirez Luna { 253*90f1380eSOmar Ramirez Luna u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR : 254*90f1380eSOmar Ramirez Luna cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR : 255*90f1380eSOmar Ramirez Luna cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR : 256*90f1380eSOmar Ramirez Luna 0; 257*90f1380eSOmar Ramirez Luna 258*90f1380eSOmar Ramirez Luna if (!offset) { 259*90f1380eSOmar Ramirez Luna pr_err("%s: unsupported omap type\n", __func__); 260*90f1380eSOmar Ramirez Luna return; 261*90f1380eSOmar Ramirez Luna } 262*90f1380eSOmar Ramirez Luna 263*90f1380eSOmar Ramirez Luna omap_ctrl_writel(bootaddr, offset); 264*90f1380eSOmar Ramirez Luna } 265*90f1380eSOmar Ramirez Luna 266*90f1380eSOmar Ramirez Luna /** 267*90f1380eSOmar Ramirez Luna * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor 268*90f1380eSOmar Ramirez Luna * @bootmode: 8-bit value to pass to some boot code 269*90f1380eSOmar Ramirez Luna * 270*90f1380eSOmar Ramirez Luna * Sets boot mode for the boot loader of a supported processor 271*90f1380eSOmar Ramirez Luna * when a power ON sequence occurs. 272*90f1380eSOmar Ramirez Luna */ 273*90f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_mode(u8 bootmode) 274*90f1380eSOmar Ramirez Luna { 275*90f1380eSOmar Ramirez Luna u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD : 276*90f1380eSOmar Ramirez Luna cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD : 277*90f1380eSOmar Ramirez Luna 0; 278*90f1380eSOmar Ramirez Luna 279*90f1380eSOmar Ramirez Luna if (!offset) { 280*90f1380eSOmar Ramirez Luna pr_err("%s: unsupported omap type\n", __func__); 281*90f1380eSOmar Ramirez Luna return; 282*90f1380eSOmar Ramirez Luna } 283*90f1380eSOmar Ramirez Luna 284*90f1380eSOmar Ramirez Luna omap_ctrl_writel(bootmode, offset); 285*90f1380eSOmar Ramirez Luna } 286*90f1380eSOmar Ramirez Luna 287c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM) 28880140786SRajendra Nayak /* 28980140786SRajendra Nayak * Clears the scratchpad contents in case of cold boot- 29080140786SRajendra Nayak * called during bootup 29180140786SRajendra Nayak */ 29280140786SRajendra Nayak void omap3_clear_scratchpad_contents(void) 29380140786SRajendra Nayak { 29480140786SRajendra Nayak u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET; 2954d63bc1dSManjunath Kondaiah G void __iomem *v_addr; 29680140786SRajendra Nayak u32 offset = 0; 29780140786SRajendra Nayak v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM); 298c4d7e58fSPaul Walmsley if (omap2_prm_read_mod_reg(OMAP3430_GR_MOD, OMAP3_PRM_RSTST_OFFSET) & 2992bc4ef71SPaul Walmsley OMAP3430_GLOBAL_COLD_RST_MASK) { 30080140786SRajendra Nayak for ( ; offset <= max_offset; offset += 0x4) 30180140786SRajendra Nayak __raw_writel(0x0, (v_addr + offset)); 302c4d7e58fSPaul Walmsley omap2_prm_set_mod_reg_bits(OMAP3430_GLOBAL_COLD_RST_MASK, 3032bc4ef71SPaul Walmsley OMAP3430_GR_MOD, 30480140786SRajendra Nayak OMAP3_PRM_RSTST_OFFSET); 30580140786SRajendra Nayak } 30680140786SRajendra Nayak } 30780140786SRajendra Nayak 30880140786SRajendra Nayak /* Populate the scratchpad structure with restore structure */ 30980140786SRajendra Nayak void omap3_save_scratchpad_contents(void) 31080140786SRajendra Nayak { 3114d63bc1dSManjunath Kondaiah G void __iomem *scratchpad_address; 31280140786SRajendra Nayak u32 arm_context_addr; 31380140786SRajendra Nayak struct omap3_scratchpad scratchpad_contents; 31480140786SRajendra Nayak struct omap3_scratchpad_prcm_block prcm_block_contents; 31580140786SRajendra Nayak struct omap3_scratchpad_sdrc_block sdrc_block_contents; 31680140786SRajendra Nayak 317f7dfe3d8SJean Pihet /* 318f7dfe3d8SJean Pihet * Populate the Scratchpad contents 319f7dfe3d8SJean Pihet * 320f7dfe3d8SJean Pihet * The "get_*restore_pointer" functions are used to provide a 321f7dfe3d8SJean Pihet * physical restore address where the ROM code jumps while waking 322f7dfe3d8SJean Pihet * up from MPU OFF/OSWR state. 323f7dfe3d8SJean Pihet * The restore pointer is stored into the scratchpad. 324f7dfe3d8SJean Pihet */ 32580140786SRajendra Nayak scratchpad_contents.boot_config_ptr = 0x0; 326458e999eSNishanth Menon if (cpu_is_omap3630()) 327458e999eSNishanth Menon scratchpad_contents.public_restore_ptr = 32814c79bbeSKevin Hilman virt_to_phys(omap3_restore_3630); 329458e999eSNishanth Menon else if (omap_rev() != OMAP3430_REV_ES3_0 && 3300795a75aSTero Kristo omap_rev() != OMAP3430_REV_ES3_1) 33180140786SRajendra Nayak scratchpad_contents.public_restore_ptr = 33214c79bbeSKevin Hilman virt_to_phys(omap3_restore); 3330795a75aSTero Kristo else 3340795a75aSTero Kristo scratchpad_contents.public_restore_ptr = 33514c79bbeSKevin Hilman virt_to_phys(omap3_restore_es3); 33614c79bbeSKevin Hilman 33727d59a4aSTero Kristo if (omap_type() == OMAP2_DEVICE_TYPE_GP) 33880140786SRajendra Nayak scratchpad_contents.secure_ram_restore_ptr = 0x0; 33927d59a4aSTero Kristo else 34027d59a4aSTero Kristo scratchpad_contents.secure_ram_restore_ptr = 34127d59a4aSTero Kristo (u32) __pa(omap3_secure_ram_storage); 34280140786SRajendra Nayak scratchpad_contents.sdrc_module_semaphore = 0x0; 34380140786SRajendra Nayak scratchpad_contents.prcm_block_offset = 0x2C; 34480140786SRajendra Nayak scratchpad_contents.sdrc_block_offset = 0x64; 34580140786SRajendra Nayak 34680140786SRajendra Nayak /* Populate the PRCM block contents */ 347c4d7e58fSPaul Walmsley prcm_block_contents.prm_clksrc_ctrl = 348c4d7e58fSPaul Walmsley omap2_prm_read_mod_reg(OMAP3430_GR_MOD, 34980140786SRajendra Nayak OMAP3_PRM_CLKSRC_CTRL_OFFSET); 350c4d7e58fSPaul Walmsley prcm_block_contents.prm_clksel = 351c4d7e58fSPaul Walmsley omap2_prm_read_mod_reg(OMAP3430_CCR_MOD, 35280140786SRajendra Nayak OMAP3_PRM_CLKSEL_OFFSET); 35380140786SRajendra Nayak prcm_block_contents.cm_clksel_core = 354c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL); 35580140786SRajendra Nayak prcm_block_contents.cm_clksel_wkup = 356c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(WKUP_MOD, CM_CLKSEL); 35780140786SRajendra Nayak prcm_block_contents.cm_clken_pll = 358c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN); 359a8ae645cSEduardo Valentin /* 360a8ae645cSEduardo Valentin * As per erratum i671, ROM code does not respect the PER DPLL 361a8ae645cSEduardo Valentin * programming scheme if CM_AUTOIDLE_PLL..AUTO_PERIPH_DPLL == 1. 362a8ae645cSEduardo Valentin * Then, in anycase, clear these bits to avoid extra latencies. 363a8ae645cSEduardo Valentin */ 36480140786SRajendra Nayak prcm_block_contents.cm_autoidle_pll = 365a8ae645cSEduardo Valentin omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE) & 366a8ae645cSEduardo Valentin ~OMAP3430_AUTO_PERIPH_DPLL_MASK; 36780140786SRajendra Nayak prcm_block_contents.cm_clksel1_pll = 368c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL1_PLL); 36980140786SRajendra Nayak prcm_block_contents.cm_clksel2_pll = 370c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL2_PLL); 37180140786SRajendra Nayak prcm_block_contents.cm_clksel3_pll = 372c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(PLL_MOD, OMAP3430_CM_CLKSEL3); 37380140786SRajendra Nayak prcm_block_contents.cm_clken_pll_mpu = 374c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKEN_PLL); 37580140786SRajendra Nayak prcm_block_contents.cm_autoidle_pll_mpu = 376c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_AUTOIDLE_PLL); 37780140786SRajendra Nayak prcm_block_contents.cm_clksel1_pll_mpu = 378c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL1_PLL); 37980140786SRajendra Nayak prcm_block_contents.cm_clksel2_pll_mpu = 380c4d7e58fSPaul Walmsley omap2_cm_read_mod_reg(MPU_MOD, OMAP3430_CM_CLKSEL2_PLL); 38180140786SRajendra Nayak prcm_block_contents.prcm_block_size = 0x0; 38280140786SRajendra Nayak 38380140786SRajendra Nayak /* Populate the SDRC block contents */ 38480140786SRajendra Nayak sdrc_block_contents.sysconfig = 38580140786SRajendra Nayak (sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF); 38680140786SRajendra Nayak sdrc_block_contents.cs_cfg = 38780140786SRajendra Nayak (sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF); 38880140786SRajendra Nayak sdrc_block_contents.sharing = 38980140786SRajendra Nayak (sdrc_read_reg(SDRC_SHARING) & 0xFFFF); 39080140786SRajendra Nayak sdrc_block_contents.err_type = 39180140786SRajendra Nayak (sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF); 39280140786SRajendra Nayak sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL); 39380140786SRajendra Nayak sdrc_block_contents.dll_b_ctrl = 0x0; 394f265dc4cSRajendra Nayak /* 395f265dc4cSRajendra Nayak * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should 396f265dc4cSRajendra Nayak * be programed to issue automatic self refresh on timeout 397f265dc4cSRajendra Nayak * of AUTO_CNT = 1 prior to any transition to OFF mode. 398f265dc4cSRajendra Nayak */ 399f265dc4cSRajendra Nayak if ((omap_type() != OMAP2_DEVICE_TYPE_GP) 400f265dc4cSRajendra Nayak && (omap_rev() >= OMAP3430_REV_ES3_0)) 401f265dc4cSRajendra Nayak sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) & 402f265dc4cSRajendra Nayak ~(SDRC_POWER_AUTOCOUNT_MASK| 403f265dc4cSRajendra Nayak SDRC_POWER_CLKCTRL_MASK)) | 404f265dc4cSRajendra Nayak (1 << SDRC_POWER_AUTOCOUNT_SHIFT) | 405f265dc4cSRajendra Nayak SDRC_SELF_REFRESH_ON_AUTOCOUNT; 406f265dc4cSRajendra Nayak else 40780140786SRajendra Nayak sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER); 408f265dc4cSRajendra Nayak 40980140786SRajendra Nayak sdrc_block_contents.cs_0 = 0x0; 41080140786SRajendra Nayak sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0); 41180140786SRajendra Nayak sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF); 41280140786SRajendra Nayak sdrc_block_contents.emr_1_0 = 0x0; 41380140786SRajendra Nayak sdrc_block_contents.emr_2_0 = 0x0; 41480140786SRajendra Nayak sdrc_block_contents.emr_3_0 = 0x0; 41580140786SRajendra Nayak sdrc_block_contents.actim_ctrla_0 = 41680140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_A_0); 41780140786SRajendra Nayak sdrc_block_contents.actim_ctrlb_0 = 41880140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_B_0); 41980140786SRajendra Nayak sdrc_block_contents.rfr_ctrl_0 = 42080140786SRajendra Nayak sdrc_read_reg(SDRC_RFR_CTRL_0); 42180140786SRajendra Nayak sdrc_block_contents.cs_1 = 0x0; 42280140786SRajendra Nayak sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1); 42380140786SRajendra Nayak sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF; 42480140786SRajendra Nayak sdrc_block_contents.emr_1_1 = 0x0; 42580140786SRajendra Nayak sdrc_block_contents.emr_2_1 = 0x0; 42680140786SRajendra Nayak sdrc_block_contents.emr_3_1 = 0x0; 42780140786SRajendra Nayak sdrc_block_contents.actim_ctrla_1 = 42880140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_A_1); 42980140786SRajendra Nayak sdrc_block_contents.actim_ctrlb_1 = 43080140786SRajendra Nayak sdrc_read_reg(SDRC_ACTIM_CTRL_B_1); 43180140786SRajendra Nayak sdrc_block_contents.rfr_ctrl_1 = 43280140786SRajendra Nayak sdrc_read_reg(SDRC_RFR_CTRL_1); 43380140786SRajendra Nayak sdrc_block_contents.dcdl_1_ctrl = 0x0; 43480140786SRajendra Nayak sdrc_block_contents.dcdl_2_ctrl = 0x0; 43580140786SRajendra Nayak sdrc_block_contents.flags = 0x0; 43680140786SRajendra Nayak sdrc_block_contents.block_size = 0x0; 43780140786SRajendra Nayak 43880140786SRajendra Nayak arm_context_addr = virt_to_phys(omap3_arm_context); 43980140786SRajendra Nayak 44080140786SRajendra Nayak /* Copy all the contents to the scratchpad location */ 44180140786SRajendra Nayak scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD); 44280140786SRajendra Nayak memcpy_toio(scratchpad_address, &scratchpad_contents, 44380140786SRajendra Nayak sizeof(scratchpad_contents)); 44480140786SRajendra Nayak /* Scratchpad contents being 32 bits, a divide by 4 done here */ 44580140786SRajendra Nayak memcpy_toio(scratchpad_address + 44680140786SRajendra Nayak scratchpad_contents.prcm_block_offset, 44780140786SRajendra Nayak &prcm_block_contents, sizeof(prcm_block_contents)); 44880140786SRajendra Nayak memcpy_toio(scratchpad_address + 44980140786SRajendra Nayak scratchpad_contents.sdrc_block_offset, 45080140786SRajendra Nayak &sdrc_block_contents, sizeof(sdrc_block_contents)); 45180140786SRajendra Nayak /* 45280140786SRajendra Nayak * Copies the address of the location in SDRAM where ARM 45380140786SRajendra Nayak * registers get saved during a MPU OFF transition. 45480140786SRajendra Nayak */ 45580140786SRajendra Nayak memcpy_toio(scratchpad_address + 45680140786SRajendra Nayak scratchpad_contents.sdrc_block_offset + 45780140786SRajendra Nayak sizeof(sdrc_block_contents), &arm_context_addr, 4); 45880140786SRajendra Nayak } 45980140786SRajendra Nayak 460c96631e1SRajendra Nayak void omap3_control_save_context(void) 461c96631e1SRajendra Nayak { 462c96631e1SRajendra Nayak control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG); 463c96631e1SRajendra Nayak control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0); 464c96631e1SRajendra Nayak control_context.mem_dftrw0 = 465c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0); 466c96631e1SRajendra Nayak control_context.mem_dftrw1 = 467c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1); 468c96631e1SRajendra Nayak control_context.msuspendmux_0 = 469c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0); 470c96631e1SRajendra Nayak control_context.msuspendmux_1 = 471c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1); 472c96631e1SRajendra Nayak control_context.msuspendmux_2 = 473c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2); 474c96631e1SRajendra Nayak control_context.msuspendmux_3 = 475c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3); 476c96631e1SRajendra Nayak control_context.msuspendmux_4 = 477c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4); 478c96631e1SRajendra Nayak control_context.msuspendmux_5 = 479c96631e1SRajendra Nayak omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5); 480c96631e1SRajendra Nayak control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL); 481c96631e1SRajendra Nayak control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1); 482c96631e1SRajendra Nayak control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE); 483c96631e1SRajendra Nayak control_context.iva2_bootaddr = 484c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR); 485c96631e1SRajendra Nayak control_context.iva2_bootmod = 486c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD); 487c96631e1SRajendra Nayak control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0)); 488c96631e1SRajendra Nayak control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1)); 489c96631e1SRajendra Nayak control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2)); 490c96631e1SRajendra Nayak control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3)); 491c96631e1SRajendra Nayak control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4)); 492c96631e1SRajendra Nayak control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5)); 493c96631e1SRajendra Nayak control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6)); 494c96631e1SRajendra Nayak control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7)); 495c96631e1SRajendra Nayak control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8)); 496c96631e1SRajendra Nayak control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0); 497c96631e1SRajendra Nayak control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1); 498c96631e1SRajendra Nayak control_context.dss_dpll_spreading = 499c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING); 500c96631e1SRajendra Nayak control_context.core_dpll_spreading = 501c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING); 502c96631e1SRajendra Nayak control_context.per_dpll_spreading = 503c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING); 504c96631e1SRajendra Nayak control_context.usbhost_dpll_spreading = 505c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING); 506c96631e1SRajendra Nayak control_context.pbias_lite = 507c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE); 508c96631e1SRajendra Nayak control_context.temp_sensor = 509c96631e1SRajendra Nayak omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR); 510c96631e1SRajendra Nayak control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4); 511c96631e1SRajendra Nayak control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5); 512c96631e1SRajendra Nayak control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI); 513f5f9d132SPaul Walmsley control_context.padconf_sys_nirq = 514f5f9d132SPaul Walmsley omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ); 515c96631e1SRajendra Nayak return; 516c96631e1SRajendra Nayak } 517c96631e1SRajendra Nayak 518c96631e1SRajendra Nayak void omap3_control_restore_context(void) 519c96631e1SRajendra Nayak { 520c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG); 521c96631e1SRajendra Nayak omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0); 522c96631e1SRajendra Nayak omap_ctrl_writel(control_context.mem_dftrw0, 523c96631e1SRajendra Nayak OMAP343X_CONTROL_MEM_DFTRW0); 524c96631e1SRajendra Nayak omap_ctrl_writel(control_context.mem_dftrw1, 525c96631e1SRajendra Nayak OMAP343X_CONTROL_MEM_DFTRW1); 526c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_0, 527c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_0); 528c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_1, 529c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_1); 530c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_2, 531c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_2); 532c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_3, 533c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_3); 534c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_4, 535c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_4); 536c96631e1SRajendra Nayak omap_ctrl_writel(control_context.msuspendmux_5, 537c96631e1SRajendra Nayak OMAP2_CONTROL_MSUSPENDMUX_5); 538c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL); 539c96631e1SRajendra Nayak omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1); 540c96631e1SRajendra Nayak omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE); 541c96631e1SRajendra Nayak omap_ctrl_writel(control_context.iva2_bootaddr, 542c96631e1SRajendra Nayak OMAP343X_CONTROL_IVA2_BOOTADDR); 543c96631e1SRajendra Nayak omap_ctrl_writel(control_context.iva2_bootmod, 544c96631e1SRajendra Nayak OMAP343X_CONTROL_IVA2_BOOTMOD); 545c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0)); 546c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1)); 547c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2)); 548c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3)); 549c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4)); 550c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5)); 551c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6)); 552c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7)); 553c96631e1SRajendra Nayak omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8)); 554c96631e1SRajendra Nayak omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0); 555c96631e1SRajendra Nayak omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1); 556c96631e1SRajendra Nayak omap_ctrl_writel(control_context.dss_dpll_spreading, 557c96631e1SRajendra Nayak OMAP343X_CONTROL_DSS_DPLL_SPREADING); 558c96631e1SRajendra Nayak omap_ctrl_writel(control_context.core_dpll_spreading, 559c96631e1SRajendra Nayak OMAP343X_CONTROL_CORE_DPLL_SPREADING); 560c96631e1SRajendra Nayak omap_ctrl_writel(control_context.per_dpll_spreading, 561c96631e1SRajendra Nayak OMAP343X_CONTROL_PER_DPLL_SPREADING); 562c96631e1SRajendra Nayak omap_ctrl_writel(control_context.usbhost_dpll_spreading, 563c96631e1SRajendra Nayak OMAP343X_CONTROL_USBHOST_DPLL_SPREADING); 564c96631e1SRajendra Nayak omap_ctrl_writel(control_context.pbias_lite, 565c96631e1SRajendra Nayak OMAP343X_CONTROL_PBIAS_LITE); 566c96631e1SRajendra Nayak omap_ctrl_writel(control_context.temp_sensor, 567c96631e1SRajendra Nayak OMAP343X_CONTROL_TEMP_SENSOR); 568c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4); 569c96631e1SRajendra Nayak omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5); 570c96631e1SRajendra Nayak omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI); 571f5f9d132SPaul Walmsley omap_ctrl_writel(control_context.padconf_sys_nirq, 572f5f9d132SPaul Walmsley OMAP343X_CONTROL_PADCONF_SYSNIRQ); 573c96631e1SRajendra Nayak return; 574c96631e1SRajendra Nayak } 575458e999eSNishanth Menon 576458e999eSNishanth Menon void omap3630_ctrl_disable_rta(void) 577458e999eSNishanth Menon { 578458e999eSNishanth Menon if (!cpu_is_omap3630()) 579458e999eSNishanth Menon return; 580458e999eSNishanth Menon omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL); 581458e999eSNishanth Menon } 582458e999eSNishanth Menon 583596efe47SPaul Walmsley /** 584596efe47SPaul Walmsley * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM 585596efe47SPaul Walmsley * 586596efe47SPaul Walmsley * Tell the SCM to start saving the padconf registers, then wait for 587596efe47SPaul Walmsley * the process to complete. Returns 0 unconditionally, although it 588596efe47SPaul Walmsley * should also eventually be able to return -ETIMEDOUT, if the save 589596efe47SPaul Walmsley * does not complete. 590596efe47SPaul Walmsley * 591596efe47SPaul Walmsley * XXX This function is missing a timeout. What should it be? 592596efe47SPaul Walmsley */ 593596efe47SPaul Walmsley int omap3_ctrl_save_padconf(void) 594596efe47SPaul Walmsley { 595596efe47SPaul Walmsley u32 cpo; 596596efe47SPaul Walmsley 597596efe47SPaul Walmsley /* Save the padconf registers */ 598596efe47SPaul Walmsley cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF); 599596efe47SPaul Walmsley cpo |= START_PADCONF_SAVE; 600596efe47SPaul Walmsley omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF); 601596efe47SPaul Walmsley 602596efe47SPaul Walmsley /* wait for the save to complete */ 603596efe47SPaul Walmsley while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS) 604596efe47SPaul Walmsley & PADCONF_SAVE_DONE)) 605596efe47SPaul Walmsley udelay(1); 606596efe47SPaul Walmsley 607596efe47SPaul Walmsley return 0; 608596efe47SPaul Walmsley } 609596efe47SPaul Walmsley 610c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */ 611