xref: /openbmc/linux/arch/arm/mach-omap2/control.c (revision 64fc2a947a9873700929ec0ef02b4654a04e0476)
169d88a00SPaul Walmsley /*
269d88a00SPaul Walmsley  * OMAP2/3 System Control Module register access
369d88a00SPaul Walmsley  *
43e6ece13SPaul Walmsley  * Copyright (C) 2007, 2012 Texas Instruments, Inc.
569d88a00SPaul Walmsley  * Copyright (C) 2007 Nokia Corporation
669d88a00SPaul Walmsley  *
769d88a00SPaul Walmsley  * Written by Paul Walmsley
869d88a00SPaul Walmsley  *
969d88a00SPaul Walmsley  * This program is free software; you can redistribute it and/or modify
1069d88a00SPaul Walmsley  * it under the terms of the GNU General Public License version 2 as
1169d88a00SPaul Walmsley  * published by the Free Software Foundation.
1269d88a00SPaul Walmsley  */
1369d88a00SPaul Walmsley #undef DEBUG
1469d88a00SPaul Walmsley 
1569d88a00SPaul Walmsley #include <linux/kernel.h>
16a58caad1STony Lindgren #include <linux/io.h>
17fe87414fSTero Kristo #include <linux/of_address.h>
18e5b63574STero Kristo #include <linux/regmap.h>
19e5b63574STero Kristo #include <linux/mfd/syscon.h>
2069d88a00SPaul Walmsley 
21dbc04161STony Lindgren #include "soc.h"
22ee0839c2STony Lindgren #include "iomap.h"
23ee0839c2STony Lindgren #include "common.h"
2480140786SRajendra Nayak #include "cm-regbits-34xx.h"
2580140786SRajendra Nayak #include "prm-regbits-34xx.h"
26139563adSPaul Walmsley #include "prm3xxx.h"
27ff4ae5d9SPaul Walmsley #include "cm3xxx.h"
2880140786SRajendra Nayak #include "sdrc.h"
2938815733SManjunath Kondaiah G #include "pm.h"
304814ced5SPaul Walmsley #include "control.h"
31fe87414fSTero Kristo #include "clock.h"
3269d88a00SPaul Walmsley 
33596efe47SPaul Walmsley /* Used by omap3_ctrl_save_padconf() */
34596efe47SPaul Walmsley #define START_PADCONF_SAVE		0x2
35596efe47SPaul Walmsley #define PADCONF_SAVE_DONE		0x1
36596efe47SPaul Walmsley 
37a58caad1STony Lindgren static void __iomem *omap2_ctrl_base;
38e5b63574STero Kristo static s16 omap2_ctrl_offset;
3969d88a00SPaul Walmsley 
40c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
4180140786SRajendra Nayak struct omap3_scratchpad {
4280140786SRajendra Nayak 	u32 boot_config_ptr;
4380140786SRajendra Nayak 	u32 public_restore_ptr;
4480140786SRajendra Nayak 	u32 secure_ram_restore_ptr;
4580140786SRajendra Nayak 	u32 sdrc_module_semaphore;
4680140786SRajendra Nayak 	u32 prcm_block_offset;
4780140786SRajendra Nayak 	u32 sdrc_block_offset;
4880140786SRajendra Nayak };
4980140786SRajendra Nayak 
5080140786SRajendra Nayak struct omap3_scratchpad_prcm_block {
517e28b465STero Kristo 	u32 prm_contents[2];
52c6a2d839STero Kristo 	u32 cm_contents[11];
5380140786SRajendra Nayak 	u32 prcm_block_size;
5480140786SRajendra Nayak };
5580140786SRajendra Nayak 
5680140786SRajendra Nayak struct omap3_scratchpad_sdrc_block {
5780140786SRajendra Nayak 	u16 sysconfig;
5880140786SRajendra Nayak 	u16 cs_cfg;
5980140786SRajendra Nayak 	u16 sharing;
6080140786SRajendra Nayak 	u16 err_type;
6180140786SRajendra Nayak 	u32 dll_a_ctrl;
6280140786SRajendra Nayak 	u32 dll_b_ctrl;
6380140786SRajendra Nayak 	u32 power;
6480140786SRajendra Nayak 	u32 cs_0;
6580140786SRajendra Nayak 	u32 mcfg_0;
6680140786SRajendra Nayak 	u16 mr_0;
6780140786SRajendra Nayak 	u16 emr_1_0;
6880140786SRajendra Nayak 	u16 emr_2_0;
6980140786SRajendra Nayak 	u16 emr_3_0;
7080140786SRajendra Nayak 	u32 actim_ctrla_0;
7180140786SRajendra Nayak 	u32 actim_ctrlb_0;
7280140786SRajendra Nayak 	u32 rfr_ctrl_0;
7380140786SRajendra Nayak 	u32 cs_1;
7480140786SRajendra Nayak 	u32 mcfg_1;
7580140786SRajendra Nayak 	u16 mr_1;
7680140786SRajendra Nayak 	u16 emr_1_1;
7780140786SRajendra Nayak 	u16 emr_2_1;
7880140786SRajendra Nayak 	u16 emr_3_1;
7980140786SRajendra Nayak 	u32 actim_ctrla_1;
8080140786SRajendra Nayak 	u32 actim_ctrlb_1;
8180140786SRajendra Nayak 	u32 rfr_ctrl_1;
8280140786SRajendra Nayak 	u16 dcdl_1_ctrl;
8380140786SRajendra Nayak 	u16 dcdl_2_ctrl;
8480140786SRajendra Nayak 	u32 flags;
8580140786SRajendra Nayak 	u32 block_size;
8680140786SRajendra Nayak };
8780140786SRajendra Nayak 
8827d59a4aSTero Kristo void *omap3_secure_ram_storage;
8927d59a4aSTero Kristo 
9080140786SRajendra Nayak /*
9180140786SRajendra Nayak  * This is used to store ARM registers in SDRAM before attempting
9280140786SRajendra Nayak  * an MPU OFF. The save and restore happens from the SRAM sleep code.
9380140786SRajendra Nayak  * The address is stored in scratchpad, so that it can be used
9480140786SRajendra Nayak  * during the restore path.
9580140786SRajendra Nayak  */
9680140786SRajendra Nayak u32 omap3_arm_context[128];
9780140786SRajendra Nayak 
98c96631e1SRajendra Nayak struct omap3_control_regs {
99c96631e1SRajendra Nayak 	u32 sysconfig;
100c96631e1SRajendra Nayak 	u32 devconf0;
101c96631e1SRajendra Nayak 	u32 mem_dftrw0;
102c96631e1SRajendra Nayak 	u32 mem_dftrw1;
103c96631e1SRajendra Nayak 	u32 msuspendmux_0;
104c96631e1SRajendra Nayak 	u32 msuspendmux_1;
105c96631e1SRajendra Nayak 	u32 msuspendmux_2;
106c96631e1SRajendra Nayak 	u32 msuspendmux_3;
107c96631e1SRajendra Nayak 	u32 msuspendmux_4;
108c96631e1SRajendra Nayak 	u32 msuspendmux_5;
109c96631e1SRajendra Nayak 	u32 sec_ctrl;
110c96631e1SRajendra Nayak 	u32 devconf1;
111c96631e1SRajendra Nayak 	u32 csirxfe;
112c96631e1SRajendra Nayak 	u32 iva2_bootaddr;
113c96631e1SRajendra Nayak 	u32 iva2_bootmod;
114b96b332fSTony Lindgren 	u32 wkup_ctrl;
115c96631e1SRajendra Nayak 	u32 debobs_0;
116c96631e1SRajendra Nayak 	u32 debobs_1;
117c96631e1SRajendra Nayak 	u32 debobs_2;
118c96631e1SRajendra Nayak 	u32 debobs_3;
119c96631e1SRajendra Nayak 	u32 debobs_4;
120c96631e1SRajendra Nayak 	u32 debobs_5;
121c96631e1SRajendra Nayak 	u32 debobs_6;
122c96631e1SRajendra Nayak 	u32 debobs_7;
123c96631e1SRajendra Nayak 	u32 debobs_8;
124c96631e1SRajendra Nayak 	u32 prog_io0;
125c96631e1SRajendra Nayak 	u32 prog_io1;
126c96631e1SRajendra Nayak 	u32 dss_dpll_spreading;
127c96631e1SRajendra Nayak 	u32 core_dpll_spreading;
128c96631e1SRajendra Nayak 	u32 per_dpll_spreading;
129c96631e1SRajendra Nayak 	u32 usbhost_dpll_spreading;
130c96631e1SRajendra Nayak 	u32 pbias_lite;
131c96631e1SRajendra Nayak 	u32 temp_sensor;
132c96631e1SRajendra Nayak 	u32 sramldo4;
133c96631e1SRajendra Nayak 	u32 sramldo5;
134c96631e1SRajendra Nayak 	u32 csi;
135f5f9d132SPaul Walmsley 	u32 padconf_sys_nirq;
136c96631e1SRajendra Nayak };
137c96631e1SRajendra Nayak 
138c96631e1SRajendra Nayak static struct omap3_control_regs control_context;
139c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
140c96631e1SRajendra Nayak 
141efde2346STero Kristo void __init omap2_set_globals_control(void __iomem *ctrl)
14269d88a00SPaul Walmsley {
143b6a4226cSPaul Walmsley 	omap2_ctrl_base = ctrl;
14469d88a00SPaul Walmsley }
14569d88a00SPaul Walmsley 
14669d88a00SPaul Walmsley u8 omap_ctrl_readb(u16 offset)
14769d88a00SPaul Walmsley {
148e5b63574STero Kristo 	u32 val;
149e5b63574STero Kristo 	u8 byte_offset = offset & 0x3;
150e5b63574STero Kristo 
151e5b63574STero Kristo 	val = omap_ctrl_readl(offset);
152e5b63574STero Kristo 
153e5b63574STero Kristo 	return (val >> (byte_offset * 8)) & 0xff;
15469d88a00SPaul Walmsley }
15569d88a00SPaul Walmsley 
15669d88a00SPaul Walmsley u16 omap_ctrl_readw(u16 offset)
15769d88a00SPaul Walmsley {
158e5b63574STero Kristo 	u32 val;
159e5b63574STero Kristo 	u16 byte_offset = offset & 0x2;
160e5b63574STero Kristo 
161e5b63574STero Kristo 	val = omap_ctrl_readl(offset);
162e5b63574STero Kristo 
163e5b63574STero Kristo 	return (val >> (byte_offset * 8)) & 0xffff;
16469d88a00SPaul Walmsley }
16569d88a00SPaul Walmsley 
16669d88a00SPaul Walmsley u32 omap_ctrl_readl(u16 offset)
16769d88a00SPaul Walmsley {
168e5b63574STero Kristo 	offset &= 0xfffc;
169e5b63574STero Kristo 
170d9d806b9STony Lindgren 	return readl_relaxed(omap2_ctrl_base + offset);
17169d88a00SPaul Walmsley }
17269d88a00SPaul Walmsley 
17369d88a00SPaul Walmsley void omap_ctrl_writeb(u8 val, u16 offset)
17469d88a00SPaul Walmsley {
175e5b63574STero Kristo 	u32 tmp;
176e5b63574STero Kristo 	u8 byte_offset = offset & 0x3;
177e5b63574STero Kristo 
178e5b63574STero Kristo 	tmp = omap_ctrl_readl(offset);
179e5b63574STero Kristo 
180e5b63574STero Kristo 	tmp &= 0xffffffff ^ (0xff << (byte_offset * 8));
181e5b63574STero Kristo 	tmp |= val << (byte_offset * 8);
182e5b63574STero Kristo 
183e5b63574STero Kristo 	omap_ctrl_writel(tmp, offset);
18469d88a00SPaul Walmsley }
18569d88a00SPaul Walmsley 
18669d88a00SPaul Walmsley void omap_ctrl_writew(u16 val, u16 offset)
18769d88a00SPaul Walmsley {
188e5b63574STero Kristo 	u32 tmp;
189e5b63574STero Kristo 	u8 byte_offset = offset & 0x2;
190e5b63574STero Kristo 
191e5b63574STero Kristo 	tmp = omap_ctrl_readl(offset);
192e5b63574STero Kristo 
193e5b63574STero Kristo 	tmp &= 0xffffffff ^ (0xffff << (byte_offset * 8));
194e5b63574STero Kristo 	tmp |= val << (byte_offset * 8);
195e5b63574STero Kristo 
196e5b63574STero Kristo 	omap_ctrl_writel(tmp, offset);
19769d88a00SPaul Walmsley }
19869d88a00SPaul Walmsley 
19969d88a00SPaul Walmsley void omap_ctrl_writel(u32 val, u16 offset)
20069d88a00SPaul Walmsley {
201e5b63574STero Kristo 	offset &= 0xfffc;
202e5b63574STero Kristo 	writel_relaxed(val, omap2_ctrl_base + offset);
20369d88a00SPaul Walmsley }
20469d88a00SPaul Walmsley 
205166353bdSPaul Walmsley #ifdef CONFIG_ARCH_OMAP3
206166353bdSPaul Walmsley 
207166353bdSPaul Walmsley /**
208166353bdSPaul Walmsley  * omap3_ctrl_write_boot_mode - set scratchpad boot mode for the next boot
209166353bdSPaul Walmsley  * @bootmode: 8-bit value to pass to some boot code
210166353bdSPaul Walmsley  *
211166353bdSPaul Walmsley  * Set the bootmode in the scratchpad RAM.  This is used after the
212166353bdSPaul Walmsley  * system restarts.  Not sure what actually uses this - it may be the
213166353bdSPaul Walmsley  * bootloader, rather than the boot ROM - contrary to the preserved
214166353bdSPaul Walmsley  * comment below.  No return value.
215166353bdSPaul Walmsley  */
216166353bdSPaul Walmsley void omap3_ctrl_write_boot_mode(u8 bootmode)
217166353bdSPaul Walmsley {
218166353bdSPaul Walmsley 	u32 l;
219166353bdSPaul Walmsley 
220166353bdSPaul Walmsley 	l = ('B' << 24) | ('M' << 16) | bootmode;
221166353bdSPaul Walmsley 
222166353bdSPaul Walmsley 	/*
223166353bdSPaul Walmsley 	 * Reserve the first word in scratchpad for communicating
224166353bdSPaul Walmsley 	 * with the boot ROM. A pointer to a data structure
225166353bdSPaul Walmsley 	 * describing the boot process can be stored there,
226166353bdSPaul Walmsley 	 * cf. OMAP34xx TRM, Initialization / Software Booting
227166353bdSPaul Walmsley 	 * Configuration.
228166353bdSPaul Walmsley 	 *
229166353bdSPaul Walmsley 	 * XXX This should use some omap_ctrl_writel()-type function
230166353bdSPaul Walmsley 	 */
231edfaf05cSVictor Kamensky 	writel_relaxed(l, OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD + 4));
232166353bdSPaul Walmsley }
233166353bdSPaul Walmsley 
234166353bdSPaul Walmsley #endif
235166353bdSPaul Walmsley 
23690f1380eSOmar Ramirez Luna /**
23790f1380eSOmar Ramirez Luna  * omap_ctrl_write_dsp_boot_addr - set boot address for a remote processor
23890f1380eSOmar Ramirez Luna  * @bootaddr: physical address of the boot loader
23990f1380eSOmar Ramirez Luna  *
24090f1380eSOmar Ramirez Luna  * Set boot address for the boot loader of a supported processor
24190f1380eSOmar Ramirez Luna  * when a power ON sequence occurs.
24290f1380eSOmar Ramirez Luna  */
24390f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_addr(u32 bootaddr)
24490f1380eSOmar Ramirez Luna {
24590f1380eSOmar Ramirez Luna 	u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTADDR :
24690f1380eSOmar Ramirez Luna 		     cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTADDR :
24790f1380eSOmar Ramirez Luna 		     cpu_is_omap44xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
248668468b1SSuman Anna 		     soc_is_omap54xx() ? OMAP4_CTRL_MODULE_CORE_DSP_BOOTADDR :
24990f1380eSOmar Ramirez Luna 		     0;
25090f1380eSOmar Ramirez Luna 
25190f1380eSOmar Ramirez Luna 	if (!offset) {
25290f1380eSOmar Ramirez Luna 		pr_err("%s: unsupported omap type\n", __func__);
25390f1380eSOmar Ramirez Luna 		return;
25490f1380eSOmar Ramirez Luna 	}
25590f1380eSOmar Ramirez Luna 
25690f1380eSOmar Ramirez Luna 	omap_ctrl_writel(bootaddr, offset);
25790f1380eSOmar Ramirez Luna }
25890f1380eSOmar Ramirez Luna 
25990f1380eSOmar Ramirez Luna /**
26090f1380eSOmar Ramirez Luna  * omap_ctrl_write_dsp_boot_mode - set boot mode for a remote processor
26190f1380eSOmar Ramirez Luna  * @bootmode: 8-bit value to pass to some boot code
26290f1380eSOmar Ramirez Luna  *
26390f1380eSOmar Ramirez Luna  * Sets boot mode for the boot loader of a supported processor
26490f1380eSOmar Ramirez Luna  * when a power ON sequence occurs.
26590f1380eSOmar Ramirez Luna  */
26690f1380eSOmar Ramirez Luna void omap_ctrl_write_dsp_boot_mode(u8 bootmode)
26790f1380eSOmar Ramirez Luna {
26890f1380eSOmar Ramirez Luna 	u32 offset = cpu_is_omap243x() ? OMAP243X_CONTROL_IVA2_BOOTMOD :
26990f1380eSOmar Ramirez Luna 		     cpu_is_omap34xx() ? OMAP343X_CONTROL_IVA2_BOOTMOD :
27090f1380eSOmar Ramirez Luna 		     0;
27190f1380eSOmar Ramirez Luna 
27290f1380eSOmar Ramirez Luna 	if (!offset) {
27390f1380eSOmar Ramirez Luna 		pr_err("%s: unsupported omap type\n", __func__);
27490f1380eSOmar Ramirez Luna 		return;
27590f1380eSOmar Ramirez Luna 	}
27690f1380eSOmar Ramirez Luna 
27790f1380eSOmar Ramirez Luna 	omap_ctrl_writel(bootmode, offset);
27890f1380eSOmar Ramirez Luna }
27990f1380eSOmar Ramirez Luna 
280c96631e1SRajendra Nayak #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
28180140786SRajendra Nayak /*
28280140786SRajendra Nayak  * Clears the scratchpad contents in case of cold boot-
28380140786SRajendra Nayak  * called during bootup
28480140786SRajendra Nayak  */
28580140786SRajendra Nayak void omap3_clear_scratchpad_contents(void)
28680140786SRajendra Nayak {
28780140786SRajendra Nayak 	u32 max_offset = OMAP343X_SCRATCHPAD_ROM_OFFSET;
2884d63bc1dSManjunath Kondaiah G 	void __iomem *v_addr;
28980140786SRajendra Nayak 	u32 offset = 0;
290ae21e618SJeremy Vial 
29180140786SRajendra Nayak 	v_addr = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD_ROM);
2929efcea09STero Kristo 	if (omap3xxx_prm_clear_global_cold_reset()) {
29380140786SRajendra Nayak 		for ( ; offset <= max_offset; offset += 0x4)
294edfaf05cSVictor Kamensky 			writel_relaxed(0x0, (v_addr + offset));
29580140786SRajendra Nayak 	}
29680140786SRajendra Nayak }
29780140786SRajendra Nayak 
29880140786SRajendra Nayak /* Populate the scratchpad structure with restore structure */
29980140786SRajendra Nayak void omap3_save_scratchpad_contents(void)
30080140786SRajendra Nayak {
3014d63bc1dSManjunath Kondaiah G 	void  __iomem *scratchpad_address;
30280140786SRajendra Nayak 	u32 arm_context_addr;
30380140786SRajendra Nayak 	struct omap3_scratchpad scratchpad_contents;
30480140786SRajendra Nayak 	struct omap3_scratchpad_prcm_block prcm_block_contents;
30580140786SRajendra Nayak 	struct omap3_scratchpad_sdrc_block sdrc_block_contents;
30680140786SRajendra Nayak 
307f7dfe3d8SJean Pihet 	/*
308f7dfe3d8SJean Pihet 	 * Populate the Scratchpad contents
309f7dfe3d8SJean Pihet 	 *
310f7dfe3d8SJean Pihet 	 * The "get_*restore_pointer" functions are used to provide a
311f7dfe3d8SJean Pihet 	 * physical restore address where the ROM code jumps while waking
312f7dfe3d8SJean Pihet 	 * up from MPU OFF/OSWR state.
313f7dfe3d8SJean Pihet 	 * The restore pointer is stored into the scratchpad.
314f7dfe3d8SJean Pihet 	 */
31580140786SRajendra Nayak 	scratchpad_contents.boot_config_ptr = 0x0;
316458e999eSNishanth Menon 	if (cpu_is_omap3630())
317458e999eSNishanth Menon 		scratchpad_contents.public_restore_ptr =
318*64fc2a94SFlorian Fainelli 			__pa_symbol(omap3_restore_3630);
319458e999eSNishanth Menon 	else if (omap_rev() != OMAP3430_REV_ES3_0 &&
3209b5f7428SJeremy Vial 					omap_rev() != OMAP3430_REV_ES3_1 &&
3219b5f7428SJeremy Vial 					omap_rev() != OMAP3430_REV_ES3_1_2)
32280140786SRajendra Nayak 		scratchpad_contents.public_restore_ptr =
323*64fc2a94SFlorian Fainelli 			__pa_symbol(omap3_restore);
3240795a75aSTero Kristo 	else
3250795a75aSTero Kristo 		scratchpad_contents.public_restore_ptr =
326*64fc2a94SFlorian Fainelli 			__pa_symbol(omap3_restore_es3);
32714c79bbeSKevin Hilman 
32827d59a4aSTero Kristo 	if (omap_type() == OMAP2_DEVICE_TYPE_GP)
32980140786SRajendra Nayak 		scratchpad_contents.secure_ram_restore_ptr = 0x0;
33027d59a4aSTero Kristo 	else
33127d59a4aSTero Kristo 		scratchpad_contents.secure_ram_restore_ptr =
33227d59a4aSTero Kristo 			(u32) __pa(omap3_secure_ram_storage);
33380140786SRajendra Nayak 	scratchpad_contents.sdrc_module_semaphore = 0x0;
33480140786SRajendra Nayak 	scratchpad_contents.prcm_block_offset = 0x2C;
33580140786SRajendra Nayak 	scratchpad_contents.sdrc_block_offset = 0x64;
33680140786SRajendra Nayak 
33780140786SRajendra Nayak 	/* Populate the PRCM block contents */
3387e28b465STero Kristo 	omap3_prm_save_scratchpad_contents(prcm_block_contents.prm_contents);
339c6a2d839STero Kristo 	omap3_cm_save_scratchpad_contents(prcm_block_contents.cm_contents);
340c6a2d839STero Kristo 
34180140786SRajendra Nayak 	prcm_block_contents.prcm_block_size = 0x0;
34280140786SRajendra Nayak 
34380140786SRajendra Nayak 	/* Populate the SDRC block contents */
34480140786SRajendra Nayak 	sdrc_block_contents.sysconfig =
34580140786SRajendra Nayak 			(sdrc_read_reg(SDRC_SYSCONFIG) & 0xFFFF);
34680140786SRajendra Nayak 	sdrc_block_contents.cs_cfg =
34780140786SRajendra Nayak 			(sdrc_read_reg(SDRC_CS_CFG) & 0xFFFF);
34880140786SRajendra Nayak 	sdrc_block_contents.sharing =
34980140786SRajendra Nayak 			(sdrc_read_reg(SDRC_SHARING) & 0xFFFF);
35080140786SRajendra Nayak 	sdrc_block_contents.err_type =
35180140786SRajendra Nayak 			(sdrc_read_reg(SDRC_ERR_TYPE) & 0xFFFF);
35280140786SRajendra Nayak 	sdrc_block_contents.dll_a_ctrl = sdrc_read_reg(SDRC_DLLA_CTRL);
35380140786SRajendra Nayak 	sdrc_block_contents.dll_b_ctrl = 0x0;
354f265dc4cSRajendra Nayak 	/*
355f265dc4cSRajendra Nayak 	 * Due to a OMAP3 errata (1.142), on EMU/HS devices SRDC should
356f265dc4cSRajendra Nayak 	 * be programed to issue automatic self refresh on timeout
357f265dc4cSRajendra Nayak 	 * of AUTO_CNT = 1 prior to any transition to OFF mode.
358f265dc4cSRajendra Nayak 	 */
359f265dc4cSRajendra Nayak 	if ((omap_type() != OMAP2_DEVICE_TYPE_GP)
360f265dc4cSRajendra Nayak 			&& (omap_rev() >= OMAP3430_REV_ES3_0))
361f265dc4cSRajendra Nayak 		sdrc_block_contents.power = (sdrc_read_reg(SDRC_POWER) &
362f265dc4cSRajendra Nayak 				~(SDRC_POWER_AUTOCOUNT_MASK|
363f265dc4cSRajendra Nayak 				SDRC_POWER_CLKCTRL_MASK)) |
364f265dc4cSRajendra Nayak 				(1 << SDRC_POWER_AUTOCOUNT_SHIFT) |
365f265dc4cSRajendra Nayak 				SDRC_SELF_REFRESH_ON_AUTOCOUNT;
366f265dc4cSRajendra Nayak 	else
36780140786SRajendra Nayak 		sdrc_block_contents.power = sdrc_read_reg(SDRC_POWER);
368f265dc4cSRajendra Nayak 
36980140786SRajendra Nayak 	sdrc_block_contents.cs_0 = 0x0;
37080140786SRajendra Nayak 	sdrc_block_contents.mcfg_0 = sdrc_read_reg(SDRC_MCFG_0);
37180140786SRajendra Nayak 	sdrc_block_contents.mr_0 = (sdrc_read_reg(SDRC_MR_0) & 0xFFFF);
37280140786SRajendra Nayak 	sdrc_block_contents.emr_1_0 = 0x0;
37380140786SRajendra Nayak 	sdrc_block_contents.emr_2_0 = 0x0;
37480140786SRajendra Nayak 	sdrc_block_contents.emr_3_0 = 0x0;
37580140786SRajendra Nayak 	sdrc_block_contents.actim_ctrla_0 =
37680140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_A_0);
37780140786SRajendra Nayak 	sdrc_block_contents.actim_ctrlb_0 =
37880140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_B_0);
37980140786SRajendra Nayak 	sdrc_block_contents.rfr_ctrl_0 =
38080140786SRajendra Nayak 			sdrc_read_reg(SDRC_RFR_CTRL_0);
38180140786SRajendra Nayak 	sdrc_block_contents.cs_1 = 0x0;
38280140786SRajendra Nayak 	sdrc_block_contents.mcfg_1 = sdrc_read_reg(SDRC_MCFG_1);
38380140786SRajendra Nayak 	sdrc_block_contents.mr_1 = sdrc_read_reg(SDRC_MR_1) & 0xFFFF;
38480140786SRajendra Nayak 	sdrc_block_contents.emr_1_1 = 0x0;
38580140786SRajendra Nayak 	sdrc_block_contents.emr_2_1 = 0x0;
38680140786SRajendra Nayak 	sdrc_block_contents.emr_3_1 = 0x0;
38780140786SRajendra Nayak 	sdrc_block_contents.actim_ctrla_1 =
38880140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_A_1);
38980140786SRajendra Nayak 	sdrc_block_contents.actim_ctrlb_1 =
39080140786SRajendra Nayak 			sdrc_read_reg(SDRC_ACTIM_CTRL_B_1);
39180140786SRajendra Nayak 	sdrc_block_contents.rfr_ctrl_1 =
39280140786SRajendra Nayak 			sdrc_read_reg(SDRC_RFR_CTRL_1);
39380140786SRajendra Nayak 	sdrc_block_contents.dcdl_1_ctrl = 0x0;
39480140786SRajendra Nayak 	sdrc_block_contents.dcdl_2_ctrl = 0x0;
39580140786SRajendra Nayak 	sdrc_block_contents.flags = 0x0;
39680140786SRajendra Nayak 	sdrc_block_contents.block_size = 0x0;
39780140786SRajendra Nayak 
398*64fc2a94SFlorian Fainelli 	arm_context_addr = __pa_symbol(omap3_arm_context);
39980140786SRajendra Nayak 
40080140786SRajendra Nayak 	/* Copy all the contents to the scratchpad location */
40180140786SRajendra Nayak 	scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
40280140786SRajendra Nayak 	memcpy_toio(scratchpad_address, &scratchpad_contents,
40380140786SRajendra Nayak 		 sizeof(scratchpad_contents));
40480140786SRajendra Nayak 	/* Scratchpad contents being 32 bits, a divide by 4 done here */
40580140786SRajendra Nayak 	memcpy_toio(scratchpad_address +
40680140786SRajendra Nayak 		scratchpad_contents.prcm_block_offset,
40780140786SRajendra Nayak 		&prcm_block_contents, sizeof(prcm_block_contents));
40880140786SRajendra Nayak 	memcpy_toio(scratchpad_address +
40980140786SRajendra Nayak 		scratchpad_contents.sdrc_block_offset,
41080140786SRajendra Nayak 		&sdrc_block_contents, sizeof(sdrc_block_contents));
41180140786SRajendra Nayak 	/*
41280140786SRajendra Nayak 	 * Copies the address of the location in SDRAM where ARM
41380140786SRajendra Nayak 	 * registers get saved during a MPU OFF transition.
41480140786SRajendra Nayak 	 */
41580140786SRajendra Nayak 	memcpy_toio(scratchpad_address +
41680140786SRajendra Nayak 		scratchpad_contents.sdrc_block_offset +
41780140786SRajendra Nayak 		sizeof(sdrc_block_contents), &arm_context_addr, 4);
41880140786SRajendra Nayak }
41980140786SRajendra Nayak 
420c96631e1SRajendra Nayak void omap3_control_save_context(void)
421c96631e1SRajendra Nayak {
422c96631e1SRajendra Nayak 	control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG);
423c96631e1SRajendra Nayak 	control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
424c96631e1SRajendra Nayak 	control_context.mem_dftrw0 =
425c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0);
426c96631e1SRajendra Nayak 	control_context.mem_dftrw1 =
427c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1);
428c96631e1SRajendra Nayak 	control_context.msuspendmux_0 =
429c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0);
430c96631e1SRajendra Nayak 	control_context.msuspendmux_1 =
431c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_1);
432c96631e1SRajendra Nayak 	control_context.msuspendmux_2 =
433c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_2);
434c96631e1SRajendra Nayak 	control_context.msuspendmux_3 =
435c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_3);
436c96631e1SRajendra Nayak 	control_context.msuspendmux_4 =
437c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_4);
438c96631e1SRajendra Nayak 	control_context.msuspendmux_5 =
439c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_5);
440c96631e1SRajendra Nayak 	control_context.sec_ctrl = omap_ctrl_readl(OMAP2_CONTROL_SEC_CTRL);
441c96631e1SRajendra Nayak 	control_context.devconf1 = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1);
442c96631e1SRajendra Nayak 	control_context.csirxfe = omap_ctrl_readl(OMAP343X_CONTROL_CSIRXFE);
443c96631e1SRajendra Nayak 	control_context.iva2_bootaddr =
444c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTADDR);
445c96631e1SRajendra Nayak 	control_context.iva2_bootmod =
446c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_IVA2_BOOTMOD);
447b96b332fSTony Lindgren 	control_context.wkup_ctrl = omap_ctrl_readl(OMAP34XX_CONTROL_WKUP_CTRL);
448c96631e1SRajendra Nayak 	control_context.debobs_0 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(0));
449c96631e1SRajendra Nayak 	control_context.debobs_1 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(1));
450c96631e1SRajendra Nayak 	control_context.debobs_2 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(2));
451c96631e1SRajendra Nayak 	control_context.debobs_3 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(3));
452c96631e1SRajendra Nayak 	control_context.debobs_4 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(4));
453c96631e1SRajendra Nayak 	control_context.debobs_5 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(5));
454c96631e1SRajendra Nayak 	control_context.debobs_6 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(6));
455c96631e1SRajendra Nayak 	control_context.debobs_7 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(7));
456c96631e1SRajendra Nayak 	control_context.debobs_8 = omap_ctrl_readl(OMAP343X_CONTROL_DEBOBS(8));
457c96631e1SRajendra Nayak 	control_context.prog_io0 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO0);
458c96631e1SRajendra Nayak 	control_context.prog_io1 = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
459c96631e1SRajendra Nayak 	control_context.dss_dpll_spreading =
460c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_DSS_DPLL_SPREADING);
461c96631e1SRajendra Nayak 	control_context.core_dpll_spreading =
462c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_CORE_DPLL_SPREADING);
463c96631e1SRajendra Nayak 	control_context.per_dpll_spreading =
464c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_PER_DPLL_SPREADING);
465c96631e1SRajendra Nayak 	control_context.usbhost_dpll_spreading =
466c96631e1SRajendra Nayak 		omap_ctrl_readl(OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
467c96631e1SRajendra Nayak 	control_context.pbias_lite =
468c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE);
469c96631e1SRajendra Nayak 	control_context.temp_sensor =
470c96631e1SRajendra Nayak 			omap_ctrl_readl(OMAP343X_CONTROL_TEMP_SENSOR);
471c96631e1SRajendra Nayak 	control_context.sramldo4 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO4);
472c96631e1SRajendra Nayak 	control_context.sramldo5 = omap_ctrl_readl(OMAP343X_CONTROL_SRAMLDO5);
473c96631e1SRajendra Nayak 	control_context.csi = omap_ctrl_readl(OMAP343X_CONTROL_CSI);
474f5f9d132SPaul Walmsley 	control_context.padconf_sys_nirq =
475f5f9d132SPaul Walmsley 		omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_SYSNIRQ);
476c96631e1SRajendra Nayak }
477c96631e1SRajendra Nayak 
478c96631e1SRajendra Nayak void omap3_control_restore_context(void)
479c96631e1SRajendra Nayak {
480c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sysconfig, OMAP2_CONTROL_SYSCONFIG);
481c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.devconf0, OMAP2_CONTROL_DEVCONF0);
482c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.mem_dftrw0,
483c96631e1SRajendra Nayak 					OMAP343X_CONTROL_MEM_DFTRW0);
484c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.mem_dftrw1,
485c96631e1SRajendra Nayak 					OMAP343X_CONTROL_MEM_DFTRW1);
486c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_0,
487c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_0);
488c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_1,
489c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_1);
490c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_2,
491c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_2);
492c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_3,
493c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_3);
494c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_4,
495c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_4);
496c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.msuspendmux_5,
497c96631e1SRajendra Nayak 					OMAP2_CONTROL_MSUSPENDMUX_5);
498c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sec_ctrl, OMAP2_CONTROL_SEC_CTRL);
499c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.devconf1, OMAP343X_CONTROL_DEVCONF1);
500c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.csirxfe, OMAP343X_CONTROL_CSIRXFE);
501c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.iva2_bootaddr,
502c96631e1SRajendra Nayak 					OMAP343X_CONTROL_IVA2_BOOTADDR);
503c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.iva2_bootmod,
504c96631e1SRajendra Nayak 					OMAP343X_CONTROL_IVA2_BOOTMOD);
505b96b332fSTony Lindgren 	omap_ctrl_writel(control_context.wkup_ctrl, OMAP34XX_CONTROL_WKUP_CTRL);
506c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_0, OMAP343X_CONTROL_DEBOBS(0));
507c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_1, OMAP343X_CONTROL_DEBOBS(1));
508c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_2, OMAP343X_CONTROL_DEBOBS(2));
509c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_3, OMAP343X_CONTROL_DEBOBS(3));
510c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_4, OMAP343X_CONTROL_DEBOBS(4));
511c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_5, OMAP343X_CONTROL_DEBOBS(5));
512c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_6, OMAP343X_CONTROL_DEBOBS(6));
513c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_7, OMAP343X_CONTROL_DEBOBS(7));
514c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.debobs_8, OMAP343X_CONTROL_DEBOBS(8));
515c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.prog_io0, OMAP343X_CONTROL_PROG_IO0);
516c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.prog_io1, OMAP343X_CONTROL_PROG_IO1);
517c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.dss_dpll_spreading,
518c96631e1SRajendra Nayak 					OMAP343X_CONTROL_DSS_DPLL_SPREADING);
519c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.core_dpll_spreading,
520c96631e1SRajendra Nayak 					OMAP343X_CONTROL_CORE_DPLL_SPREADING);
521c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.per_dpll_spreading,
522c96631e1SRajendra Nayak 					OMAP343X_CONTROL_PER_DPLL_SPREADING);
523c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.usbhost_dpll_spreading,
524c96631e1SRajendra Nayak 				OMAP343X_CONTROL_USBHOST_DPLL_SPREADING);
525c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.pbias_lite,
526c96631e1SRajendra Nayak 					OMAP343X_CONTROL_PBIAS_LITE);
527c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.temp_sensor,
528c96631e1SRajendra Nayak 					OMAP343X_CONTROL_TEMP_SENSOR);
529c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sramldo4, OMAP343X_CONTROL_SRAMLDO4);
530c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.sramldo5, OMAP343X_CONTROL_SRAMLDO5);
531c96631e1SRajendra Nayak 	omap_ctrl_writel(control_context.csi, OMAP343X_CONTROL_CSI);
532f5f9d132SPaul Walmsley 	omap_ctrl_writel(control_context.padconf_sys_nirq,
533f5f9d132SPaul Walmsley 			 OMAP343X_CONTROL_PADCONF_SYSNIRQ);
534c96631e1SRajendra Nayak }
535458e999eSNishanth Menon 
536458e999eSNishanth Menon void omap3630_ctrl_disable_rta(void)
537458e999eSNishanth Menon {
538458e999eSNishanth Menon 	if (!cpu_is_omap3630())
539458e999eSNishanth Menon 		return;
540458e999eSNishanth Menon 	omap_ctrl_writel(OMAP36XX_RTA_DISABLE, OMAP36XX_CONTROL_MEM_RTA_CTRL);
541458e999eSNishanth Menon }
542458e999eSNishanth Menon 
543596efe47SPaul Walmsley /**
544596efe47SPaul Walmsley  * omap3_ctrl_save_padconf - save padconf registers to scratchpad RAM
545596efe47SPaul Walmsley  *
546596efe47SPaul Walmsley  * Tell the SCM to start saving the padconf registers, then wait for
547596efe47SPaul Walmsley  * the process to complete.  Returns 0 unconditionally, although it
548596efe47SPaul Walmsley  * should also eventually be able to return -ETIMEDOUT, if the save
549596efe47SPaul Walmsley  * does not complete.
550596efe47SPaul Walmsley  *
551596efe47SPaul Walmsley  * XXX This function is missing a timeout.  What should it be?
552596efe47SPaul Walmsley  */
553596efe47SPaul Walmsley int omap3_ctrl_save_padconf(void)
554596efe47SPaul Walmsley {
555596efe47SPaul Walmsley 	u32 cpo;
556596efe47SPaul Walmsley 
557596efe47SPaul Walmsley 	/* Save the padconf registers */
558596efe47SPaul Walmsley 	cpo = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
559596efe47SPaul Walmsley 	cpo |= START_PADCONF_SAVE;
560596efe47SPaul Walmsley 	omap_ctrl_writel(cpo, OMAP343X_CONTROL_PADCONF_OFF);
561596efe47SPaul Walmsley 
562596efe47SPaul Walmsley 	/* wait for the save to complete */
563596efe47SPaul Walmsley 	while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
564596efe47SPaul Walmsley 		 & PADCONF_SAVE_DONE))
565596efe47SPaul Walmsley 		udelay(1);
566596efe47SPaul Walmsley 
567596efe47SPaul Walmsley 	return 0;
568596efe47SPaul Walmsley }
569596efe47SPaul Walmsley 
57049e03402STero Kristo /**
57149e03402STero Kristo  * omap3_ctrl_set_iva_bootmode_idle - sets the IVA2 bootmode to idle
57249e03402STero Kristo  *
57349e03402STero Kristo  * Sets the bootmode for IVA2 to idle. This is needed by the PM code to
57449e03402STero Kristo  * force disable IVA2 so that it does not prevent any low-power states.
57549e03402STero Kristo  */
576ba12c242STero Kristo static void __init omap3_ctrl_set_iva_bootmode_idle(void)
57749e03402STero Kristo {
57849e03402STero Kristo 	omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
57949e03402STero Kristo 			 OMAP343X_CONTROL_IVA2_BOOTMOD);
58049e03402STero Kristo }
581bbd36f9fSTero Kristo 
582bbd36f9fSTero Kristo /**
583bbd36f9fSTero Kristo  * omap3_ctrl_setup_d2d_padconf - setup stacked modem pads for idle
584bbd36f9fSTero Kristo  *
585bbd36f9fSTero Kristo  * Sets up the pads controlling the stacked modem in such way that the
586bbd36f9fSTero Kristo  * device can enter idle.
587bbd36f9fSTero Kristo  */
588ba12c242STero Kristo static void __init omap3_ctrl_setup_d2d_padconf(void)
589bbd36f9fSTero Kristo {
590bbd36f9fSTero Kristo 	u16 mask, padconf;
591bbd36f9fSTero Kristo 
592bbd36f9fSTero Kristo 	/*
593bbd36f9fSTero Kristo 	 * In a stand alone OMAP3430 where there is not a stacked
594bbd36f9fSTero Kristo 	 * modem for the D2D Idle Ack and D2D MStandby must be pulled
595bbd36f9fSTero Kristo 	 * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
596bbd36f9fSTero Kristo 	 * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up.
597bbd36f9fSTero Kristo 	 */
598bbd36f9fSTero Kristo 	mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
599bbd36f9fSTero Kristo 	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
600bbd36f9fSTero Kristo 	padconf |= mask;
601bbd36f9fSTero Kristo 	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
602bbd36f9fSTero Kristo 
603bbd36f9fSTero Kristo 	padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
604bbd36f9fSTero Kristo 	padconf |= mask;
605bbd36f9fSTero Kristo 	omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
606bbd36f9fSTero Kristo }
607ba12c242STero Kristo 
608ba12c242STero Kristo /**
609ba12c242STero Kristo  * omap3_ctrl_init - does static initializations for control module
610ba12c242STero Kristo  *
611ba12c242STero Kristo  * Initializes system control module. This sets up the sysconfig autoidle,
612ba12c242STero Kristo  * and sets up modem and iva2 so that they can be idled properly.
613ba12c242STero Kristo  */
614ba12c242STero Kristo void __init omap3_ctrl_init(void)
615ba12c242STero Kristo {
616ba12c242STero Kristo 	omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
617ba12c242STero Kristo 
618ba12c242STero Kristo 	omap3_ctrl_set_iva_bootmode_idle();
619ba12c242STero Kristo 
620ba12c242STero Kristo 	omap3_ctrl_setup_d2d_padconf();
621ba12c242STero Kristo }
622c96631e1SRajendra Nayak #endif /* CONFIG_ARCH_OMAP3 && CONFIG_PM */
623fe87414fSTero Kristo 
624fe87414fSTero Kristo struct control_init_data {
625fe87414fSTero Kristo 	int index;
626e5b63574STero Kristo 	s16 offset;
627fe87414fSTero Kristo };
628fe87414fSTero Kristo 
629fe87414fSTero Kristo static struct control_init_data ctrl_data = {
630fe87414fSTero Kristo 	.index = TI_CLKM_CTRL,
631fe87414fSTero Kristo };
632fe87414fSTero Kristo 
63372b10ac0STero Kristo static const struct control_init_data omap2_ctrl_data = {
63472b10ac0STero Kristo 	.index = TI_CLKM_CTRL,
63572b10ac0STero Kristo 	.offset = -OMAP2_CONTROL_GENERAL,
63672b10ac0STero Kristo };
63772b10ac0STero Kristo 
638fe87414fSTero Kristo static const struct of_device_id omap_scrm_dt_match_table[] = {
639e3bc5358STero Kristo 	{ .compatible = "ti,am3-scm", .data = &ctrl_data },
64083a5d6c9STero Kristo 	{ .compatible = "ti,am4-scm", .data = &ctrl_data },
64172b10ac0STero Kristo 	{ .compatible = "ti,omap2-scm", .data = &omap2_ctrl_data },
642b8845074STero Kristo 	{ .compatible = "ti,omap3-scm", .data = &omap2_ctrl_data },
6439444f103STony Lindgren 	{ .compatible = "ti,dm814-scm", .data = &ctrl_data },
6442208bf11STero Kristo 	{ .compatible = "ti,dm816-scrm", .data = &ctrl_data },
645ca125b5eSTero Kristo 	{ .compatible = "ti,omap4-scm-core", .data = &ctrl_data },
646ca125b5eSTero Kristo 	{ .compatible = "ti,omap5-scm-core", .data = &ctrl_data },
647ca125b5eSTero Kristo 	{ .compatible = "ti,dra7-scm-core", .data = &ctrl_data },
648fe87414fSTero Kristo 	{ }
649fe87414fSTero Kristo };
650fe87414fSTero Kristo 
651fe87414fSTero Kristo /**
6522208bf11STero Kristo  * omap2_control_base_init - initialize iomappings for the control driver
6532208bf11STero Kristo  *
6542208bf11STero Kristo  * Detects and initializes the iomappings for the control driver, based
6552208bf11STero Kristo  * on the DT data. Returns 0 in success, negative error value
6562208bf11STero Kristo  * otherwise.
6572208bf11STero Kristo  */
6582208bf11STero Kristo int __init omap2_control_base_init(void)
6592208bf11STero Kristo {
6602208bf11STero Kristo 	struct device_node *np;
6612208bf11STero Kristo 	const struct of_device_id *match;
6622208bf11STero Kristo 	struct control_init_data *data;
6632208bf11STero Kristo 
6642208bf11STero Kristo 	for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) {
6652208bf11STero Kristo 		data = (struct control_init_data *)match->data;
6662208bf11STero Kristo 
667e5b63574STero Kristo 		omap2_ctrl_base = of_iomap(np, 0);
668e5b63574STero Kristo 		if (!omap2_ctrl_base)
6692208bf11STero Kristo 			return -ENOMEM;
6702208bf11STero Kristo 
671e5b63574STero Kristo 		omap2_ctrl_offset = data->offset;
6722208bf11STero Kristo 	}
6732208bf11STero Kristo 
6742208bf11STero Kristo 	return 0;
6752208bf11STero Kristo }
6762208bf11STero Kristo 
6772208bf11STero Kristo /**
678fe87414fSTero Kristo  * omap_control_init - low level init for the control driver
679fe87414fSTero Kristo  *
680fe87414fSTero Kristo  * Initializes the low level clock infrastructure for control driver.
681fe87414fSTero Kristo  * Returns 0 in success, negative error value in failure.
682fe87414fSTero Kristo  */
683fe87414fSTero Kristo int __init omap_control_init(void)
684fe87414fSTero Kristo {
685e5b63574STero Kristo 	struct device_node *np, *scm_conf;
686fe87414fSTero Kristo 	const struct of_device_id *match;
687fe87414fSTero Kristo 	const struct omap_prcm_init_data *data;
688fe87414fSTero Kristo 	int ret;
689e5b63574STero Kristo 	struct regmap *syscon;
690fe87414fSTero Kristo 
691fe87414fSTero Kristo 	for_each_matching_node_and_match(np, omap_scrm_dt_match_table, &match) {
692fe87414fSTero Kristo 		data = match->data;
693fe87414fSTero Kristo 
694e5b63574STero Kristo 		/*
695e5b63574STero Kristo 		 * Check if we have scm_conf node, if yes, use this to
696e5b63574STero Kristo 		 * access clock registers.
697e5b63574STero Kristo 		 */
698e5b63574STero Kristo 		scm_conf = of_get_child_by_name(np, "scm_conf");
699e5b63574STero Kristo 
700e5b63574STero Kristo 		if (scm_conf) {
701e5b63574STero Kristo 			syscon = syscon_node_to_regmap(scm_conf);
702e5b63574STero Kristo 
703e5b63574STero Kristo 			if (IS_ERR(syscon))
704e5b63574STero Kristo 				return PTR_ERR(syscon);
705e5b63574STero Kristo 
706e5b63574STero Kristo 			if (of_get_child_by_name(scm_conf, "clocks")) {
707e5b63574STero Kristo 				ret = omap2_clk_provider_init(scm_conf,
708e5b63574STero Kristo 							      data->index,
709e5b63574STero Kristo 							      syscon, NULL);
710fe87414fSTero Kristo 				if (ret)
711fe87414fSTero Kristo 					return ret;
712fe87414fSTero Kristo 			}
713e5b63574STero Kristo 		} else {
714e5b63574STero Kristo 			/* No scm_conf found, direct access */
715e5b63574STero Kristo 			ret = omap2_clk_provider_init(np, data->index, NULL,
716e5b63574STero Kristo 						      omap2_ctrl_base);
717e5b63574STero Kristo 			if (ret)
718e5b63574STero Kristo 				return ret;
719e5b63574STero Kristo 		}
720e5b63574STero Kristo 	}
721e5b63574STero Kristo 
722fe87414fSTero Kristo 	return 0;
723fe87414fSTero Kristo }
7242208bf11STero Kristo 
7252208bf11STero Kristo /**
7262208bf11STero Kristo  * omap3_control_legacy_iomap_init - legacy iomap init for clock providers
7272208bf11STero Kristo  *
7282208bf11STero Kristo  * Legacy iomap init for clock provider. Needed only by legacy boot mode,
7292208bf11STero Kristo  * where the base addresses are not parsed from DT, but still required
7302208bf11STero Kristo  * by the clock driver to be setup properly.
7312208bf11STero Kristo  */
7322208bf11STero Kristo void __init omap3_control_legacy_iomap_init(void)
7332208bf11STero Kristo {
7342208bf11STero Kristo 	omap2_clk_legacy_provider_init(TI_CLKM_SCRM, omap2_ctrl_base);
7352208bf11STero Kristo }
736