11a59d1b8SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
23179a019STony Lindgren /*
33179a019STony Lindgren * linux/arch/arm/mach-omap1/mux.c
43179a019STony Lindgren *
53179a019STony Lindgren * OMAP1 pin multiplexing configurations
63179a019STony Lindgren *
79330899eSTony Lindgren * Copyright (C) 2003 - 2008 Nokia Corporation
83179a019STony Lindgren *
99330899eSTony Lindgren * Written by Tony Lindgren
103179a019STony Lindgren */
113179a019STony Lindgren #include <linux/module.h>
123179a019STony Lindgren #include <linux/init.h>
13fced80c7SRussell King #include <linux/io.h>
143179a019STony Lindgren #include <linux/spinlock.h>
15*7e0a9e62SArnd Bergmann #include <linux/soc/ti/omap1-io.h>
163179a019STony Lindgren
17*7e0a9e62SArnd Bergmann #include "hardware.h"
18*7e0a9e62SArnd Bergmann #include "mux.h"
193179a019STony Lindgren
203179a019STony Lindgren #ifdef CONFIG_OMAP_MUX
213179a019STony Lindgren
227d7f665dSTony Lindgren static struct omap_mux_cfg arch_mux_cfg;
237d7f665dSTony Lindgren
243179a019STony Lindgren #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
257bf15c43STony Lindgren static struct pin_config omap1xxx_pins[] = {
263179a019STony Lindgren /*
273179a019STony Lindgren * description mux mode mux pull pull pull pu_pd pu dbg
283179a019STony Lindgren * reg offset mode reg bit ena reg
293179a019STony Lindgren */
303179a019STony Lindgren MUX_CFG("UART1_TX", 9, 21, 1, 2, 3, 0, NA, 0, 0)
313179a019STony Lindgren MUX_CFG("UART1_RTS", 9, 12, 1, 2, 0, 0, NA, 0, 0)
323179a019STony Lindgren
333179a019STony Lindgren /* UART2 (COM_UART_GATING), conflicts with USB2 */
343179a019STony Lindgren MUX_CFG("UART2_TX", C, 27, 1, 3, 3, 0, NA, 0, 0)
353179a019STony Lindgren MUX_CFG("UART2_RX", C, 18, 0, 3, 1, 1, NA, 0, 0)
363179a019STony Lindgren MUX_CFG("UART2_CTS", C, 21, 0, 3, 1, 1, NA, 0, 0)
373179a019STony Lindgren MUX_CFG("UART2_RTS", C, 24, 1, 3, 2, 0, NA, 0, 0)
383179a019STony Lindgren
393179a019STony Lindgren /* UART3 (GIGA_UART_GATING) */
403179a019STony Lindgren MUX_CFG("UART3_TX", 6, 0, 1, 0, 30, 0, NA, 0, 0)
413179a019STony Lindgren MUX_CFG("UART3_RX", 6, 3, 0, 0, 31, 1, NA, 0, 0)
423179a019STony Lindgren MUX_CFG("UART3_CTS", 5, 12, 2, 0, 24, 0, NA, 0, 0)
433179a019STony Lindgren MUX_CFG("UART3_RTS", 5, 15, 2, 0, 25, 0, NA, 0, 0)
443179a019STony Lindgren MUX_CFG("UART3_CLKREQ", 9, 27, 0, 2, 5, 0, NA, 0, 0)
453179a019STony Lindgren MUX_CFG("UART3_BCLK", A, 0, 0, 2, 6, 0, NA, 0, 0)
463179a019STony Lindgren MUX_CFG("Y15_1610_UART3_RTS", A, 0, 1, 2, 6, 0, NA, 0, 0)
473179a019STony Lindgren
483179a019STony Lindgren /* PWT & PWL, conflicts with UART3 */
493179a019STony Lindgren MUX_CFG("PWT", 6, 0, 2, 0, 30, 0, NA, 0, 0)
503179a019STony Lindgren MUX_CFG("PWL", 6, 3, 1, 0, 31, 1, NA, 0, 0)
513179a019STony Lindgren
523179a019STony Lindgren /* USB internal master generic */
533179a019STony Lindgren MUX_CFG("R18_USB_VBUS", 7, 9, 2, 1, 11, 0, NA, 0, 1)
543179a019STony Lindgren MUX_CFG("R18_1510_USB_GPIO0", 7, 9, 0, 1, 11, 1, NA, 0, 1)
553179a019STony Lindgren /* works around erratum: W4_USB_PUEN and W4_USB_PUDIS are switched! */
563179a019STony Lindgren MUX_CFG("W4_USB_PUEN", D, 3, 3, 3, 5, 1, NA, 0, 1)
573179a019STony Lindgren MUX_CFG("W4_USB_CLKO", D, 3, 1, 3, 5, 0, NA, 0, 1)
583179a019STony Lindgren MUX_CFG("W4_USB_HIGHZ", D, 3, 4, 3, 5, 0, 3, 0, 1)
593179a019STony Lindgren MUX_CFG("W4_GPIO58", D, 3, 7, 3, 5, 0, 3, 0, 1)
603179a019STony Lindgren
613179a019STony Lindgren /* USB1 master */
623179a019STony Lindgren MUX_CFG("USB1_SUSP", 8, 27, 2, 1, 27, 0, NA, 0, 1)
633179a019STony Lindgren MUX_CFG("USB1_SE0", 9, 0, 2, 1, 28, 0, NA, 0, 1)
643179a019STony Lindgren MUX_CFG("W13_1610_USB1_SE0", 9, 0, 4, 1, 28, 0, NA, 0, 1)
653179a019STony Lindgren MUX_CFG("USB1_TXEN", 9, 3, 2, 1, 29, 0, NA, 0, 1)
663179a019STony Lindgren MUX_CFG("USB1_TXD", 9, 24, 1, 2, 4, 0, NA, 0, 1)
673179a019STony Lindgren MUX_CFG("USB1_VP", A, 3, 1, 2, 7, 0, NA, 0, 1)
683179a019STony Lindgren MUX_CFG("USB1_VM", A, 6, 1, 2, 8, 0, NA, 0, 1)
693179a019STony Lindgren MUX_CFG("USB1_RCV", A, 9, 1, 2, 9, 0, NA, 0, 1)
703179a019STony Lindgren MUX_CFG("USB1_SPEED", A, 12, 2, 2, 10, 0, NA, 0, 1)
713179a019STony Lindgren MUX_CFG("R13_1610_USB1_SPEED", A, 12, 5, 2, 10, 0, NA, 0, 1)
723179a019STony Lindgren MUX_CFG("R13_1710_USB1_SEO", A, 12, 5, 2, 10, 0, NA, 0, 1)
733179a019STony Lindgren
743179a019STony Lindgren /* USB2 master */
753179a019STony Lindgren MUX_CFG("USB2_SUSP", B, 3, 1, 2, 17, 0, NA, 0, 1)
763179a019STony Lindgren MUX_CFG("USB2_VP", B, 6, 1, 2, 18, 0, NA, 0, 1)
773179a019STony Lindgren MUX_CFG("USB2_TXEN", B, 9, 1, 2, 19, 0, NA, 0, 1)
783179a019STony Lindgren MUX_CFG("USB2_VM", C, 18, 1, 3, 0, 0, NA, 0, 1)
793179a019STony Lindgren MUX_CFG("USB2_RCV", C, 21, 1, 3, 1, 0, NA, 0, 1)
803179a019STony Lindgren MUX_CFG("USB2_SE0", C, 24, 2, 3, 2, 0, NA, 0, 1)
813179a019STony Lindgren MUX_CFG("USB2_TXD", C, 27, 2, 3, 3, 0, NA, 0, 1)
823179a019STony Lindgren
833179a019STony Lindgren /* OMAP-1510 GPIO */
843179a019STony Lindgren MUX_CFG("R18_1510_GPIO0", 7, 9, 0, 1, 11, 1, 0, 0, 1)
853179a019STony Lindgren MUX_CFG("R19_1510_GPIO1", 7, 6, 0, 1, 10, 1, 0, 0, 1)
863179a019STony Lindgren MUX_CFG("M14_1510_GPIO2", 7, 3, 0, 1, 9, 1, 0, 0, 1)
873179a019STony Lindgren
883179a019STony Lindgren /* OMAP1610 GPIO */
893179a019STony Lindgren MUX_CFG("P18_1610_GPIO3", 7, 0, 0, 1, 8, 0, NA, 0, 1)
903179a019STony Lindgren MUX_CFG("Y15_1610_GPIO17", A, 0, 7, 2, 6, 0, NA, 0, 1)
913179a019STony Lindgren
923179a019STony Lindgren /* OMAP-1710 GPIO */
933179a019STony Lindgren MUX_CFG("R18_1710_GPIO0", 7, 9, 0, 1, 11, 1, 1, 1, 1)
943179a019STony Lindgren MUX_CFG("V2_1710_GPIO10", F, 27, 1, 4, 3, 1, 4, 1, 1)
953179a019STony Lindgren MUX_CFG("N21_1710_GPIO14", 6, 9, 0, 1, 1, 1, 1, 1, 1)
963179a019STony Lindgren MUX_CFG("W15_1710_GPIO40", 9, 27, 7, 2, 5, 1, 2, 1, 1)
973179a019STony Lindgren
983179a019STony Lindgren /* MPUIO */
993179a019STony Lindgren MUX_CFG("MPUIO2", 7, 18, 0, 1, 14, 1, NA, 0, 1)
1003179a019STony Lindgren MUX_CFG("N15_1610_MPUIO2", 7, 18, 0, 1, 14, 1, 1, 0, 1)
1013179a019STony Lindgren MUX_CFG("MPUIO4", 7, 15, 0, 1, 13, 1, NA, 0, 1)
1023179a019STony Lindgren MUX_CFG("MPUIO5", 7, 12, 0, 1, 12, 1, NA, 0, 1)
1033179a019STony Lindgren
1043179a019STony Lindgren MUX_CFG("T20_1610_MPUIO5", 7, 12, 0, 1, 12, 0, 3, 0, 1)
1053179a019STony Lindgren MUX_CFG("W11_1610_MPUIO6", 10, 15, 2, 3, 8, 0, 3, 0, 1)
1063179a019STony Lindgren MUX_CFG("V10_1610_MPUIO7", A, 24, 2, 2, 14, 0, 2, 0, 1)
1073179a019STony Lindgren MUX_CFG("W11_1610_MPUIO9", 10, 15, 1, 3, 8, 0, 3, 0, 1)
1083179a019STony Lindgren MUX_CFG("V10_1610_MPUIO10", A, 24, 1, 2, 14, 0, 2, 0, 1)
1093179a019STony Lindgren MUX_CFG("W10_1610_MPUIO11", A, 18, 2, 2, 11, 0, 2, 0, 1)
1103179a019STony Lindgren MUX_CFG("E20_1610_MPUIO13", 3, 21, 1, 0, 7, 0, 0, 0, 1)
1113179a019STony Lindgren MUX_CFG("U20_1610_MPUIO14", 9, 6, 6, 0, 30, 0, 0, 0, 1)
1123179a019STony Lindgren MUX_CFG("E19_1610_MPUIO15", 3, 18, 1, 0, 6, 0, 0, 0, 1)
1133179a019STony Lindgren
1143179a019STony Lindgren /* MCBSP2 */
1153179a019STony Lindgren MUX_CFG("MCBSP2_CLKR", C, 6, 0, 2, 27, 1, NA, 0, 1)
1163179a019STony Lindgren MUX_CFG("MCBSP2_CLKX", C, 9, 0, 2, 29, 1, NA, 0, 1)
1173179a019STony Lindgren MUX_CFG("MCBSP2_DR", C, 0, 0, 2, 26, 1, NA, 0, 1)
1183179a019STony Lindgren MUX_CFG("MCBSP2_DX", C, 15, 0, 2, 31, 1, NA, 0, 1)
1193179a019STony Lindgren MUX_CFG("MCBSP2_FSR", C, 12, 0, 2, 30, 1, NA, 0, 1)
1203179a019STony Lindgren MUX_CFG("MCBSP2_FSX", C, 3, 0, 2, 27, 1, NA, 0, 1)
1213179a019STony Lindgren
1223179a019STony Lindgren /* MCBSP3 NOTE: Mode must 1 for clock */
1233179a019STony Lindgren MUX_CFG("MCBSP3_CLKX", 9, 3, 1, 1, 29, 0, NA, 0, 1)
1243179a019STony Lindgren
1253179a019STony Lindgren /* Misc ballouts */
1263179a019STony Lindgren MUX_CFG("BALLOUT_V8_ARMIO3", B, 18, 0, 2, 25, 1, NA, 0, 1)
1273179a019STony Lindgren MUX_CFG("N20_HDQ", 6, 18, 1, 1, 4, 0, 1, 4, 0)
1283179a019STony Lindgren
1293179a019STony Lindgren /* OMAP-1610 MMC2 */
1303179a019STony Lindgren MUX_CFG("W8_1610_MMC2_DAT0", B, 21, 6, 2, 23, 1, 2, 1, 1)
1313179a019STony Lindgren MUX_CFG("V8_1610_MMC2_DAT1", B, 27, 6, 2, 25, 1, 2, 1, 1)
1323179a019STony Lindgren MUX_CFG("W15_1610_MMC2_DAT2", 9, 12, 6, 2, 5, 1, 2, 1, 1)
1333179a019STony Lindgren MUX_CFG("R10_1610_MMC2_DAT3", B, 18, 6, 2, 22, 1, 2, 1, 1)
1343179a019STony Lindgren MUX_CFG("Y10_1610_MMC2_CLK", B, 3, 6, 2, 17, 0, 2, 0, 1)
1353179a019STony Lindgren MUX_CFG("Y8_1610_MMC2_CMD", B, 24, 6, 2, 24, 1, 2, 1, 1)
1363179a019STony Lindgren MUX_CFG("V9_1610_MMC2_CMDDIR", B, 12, 6, 2, 20, 0, 2, 1, 1)
1373179a019STony Lindgren MUX_CFG("V5_1610_MMC2_DATDIR0", B, 15, 6, 2, 21, 0, 2, 1, 1)
1383179a019STony Lindgren MUX_CFG("W19_1610_MMC2_DATDIR1", 8, 15, 6, 1, 23, 0, 1, 1, 1)
1393179a019STony Lindgren MUX_CFG("R18_1610_MMC2_CLKIN", 7, 9, 6, 1, 11, 0, 1, 11, 1)
1403179a019STony Lindgren
1413179a019STony Lindgren /* OMAP-1610 External Trace Interface */
1423179a019STony Lindgren MUX_CFG("M19_1610_ETM_PSTAT0", 5, 27, 1, 0, 29, 0, 0, 0, 1)
1433179a019STony Lindgren MUX_CFG("L15_1610_ETM_PSTAT1", 5, 24, 1, 0, 28, 0, 0, 0, 1)
1443179a019STony Lindgren MUX_CFG("L18_1610_ETM_PSTAT2", 5, 21, 1, 0, 27, 0, 0, 0, 1)
1453179a019STony Lindgren MUX_CFG("L19_1610_ETM_D0", 5, 18, 1, 0, 26, 0, 0, 0, 1)
1463179a019STony Lindgren MUX_CFG("J19_1610_ETM_D6", 5, 0, 1, 0, 20, 0, 0, 0, 1)
1473179a019STony Lindgren MUX_CFG("J18_1610_ETM_D7", 5, 27, 1, 0, 19, 0, 0, 0, 1)
1483179a019STony Lindgren
1493179a019STony Lindgren /* OMAP16XX GPIO */
1503179a019STony Lindgren MUX_CFG("P20_1610_GPIO4", 6, 27, 0, 1, 7, 0, 1, 1, 1)
1513179a019STony Lindgren MUX_CFG("V9_1610_GPIO7", B, 12, 1, 2, 20, 0, 2, 1, 1)
1523179a019STony Lindgren MUX_CFG("W8_1610_GPIO9", B, 21, 0, 2, 23, 0, 2, 1, 1)
1533179a019STony Lindgren MUX_CFG("N20_1610_GPIO11", 6, 18, 0, 1, 4, 0, 1, 1, 1)
1543179a019STony Lindgren MUX_CFG("N19_1610_GPIO13", 6, 12, 0, 1, 2, 0, 1, 1, 1)
1553179a019STony Lindgren MUX_CFG("P10_1610_GPIO22", C, 0, 7, 2, 26, 0, 2, 1, 1)
1563179a019STony Lindgren MUX_CFG("V5_1610_GPIO24", B, 15, 7, 2, 21, 0, 2, 1, 1)
1573179a019STony Lindgren MUX_CFG("AA20_1610_GPIO_41", 9, 9, 7, 1, 31, 0, 1, 1, 1)
1583179a019STony Lindgren MUX_CFG("W19_1610_GPIO48", 8, 15, 7, 1, 23, 1, 1, 0, 1)
1593179a019STony Lindgren MUX_CFG("M7_1610_GPIO62", 10, 0, 0, 4, 24, 0, 4, 0, 1)
1603179a019STony Lindgren MUX_CFG("V14_16XX_GPIO37", 9, 18, 7, 2, 2, 0, 2, 2, 0)
1613179a019STony Lindgren MUX_CFG("R9_16XX_GPIO18", C, 18, 7, 3, 0, 0, 3, 0, 0)
1623179a019STony Lindgren MUX_CFG("L14_16XX_GPIO49", 6, 3, 7, 0, 31, 0, 0, 31, 0)
1633179a019STony Lindgren
1643179a019STony Lindgren /* OMAP-1610 uWire */
1653179a019STony Lindgren MUX_CFG("V19_1610_UWIRE_SCLK", 8, 6, 0, 1, 20, 0, 1, 1, 1)
1663179a019STony Lindgren MUX_CFG("U18_1610_UWIRE_SDI", 8, 0, 0, 1, 18, 0, 1, 1, 1)
1673179a019STony Lindgren MUX_CFG("W21_1610_UWIRE_SDO", 8, 3, 0, 1, 19, 0, 1, 1, 1)
1683179a019STony Lindgren MUX_CFG("N14_1610_UWIRE_CS0", 8, 9, 1, 1, 21, 0, 1, 1, 1)
1693179a019STony Lindgren MUX_CFG("P15_1610_UWIRE_CS3", 8, 12, 1, 1, 22, 0, 1, 1, 1)
1703179a019STony Lindgren MUX_CFG("N15_1610_UWIRE_CS1", 7, 18, 2, 1, 14, 0, NA, 0, 1)
1713179a019STony Lindgren
17275a1d10eSMark Howell /* OMAP-1610 SPI */
17375a1d10eSMark Howell MUX_CFG("U19_1610_SPIF_SCK", 7, 21, 6, 1, 15, 0, 1, 1, 1)
17475a1d10eSMark Howell MUX_CFG("U18_1610_SPIF_DIN", 8, 0, 6, 1, 18, 1, 1, 0, 1)
17575a1d10eSMark Howell MUX_CFG("P20_1610_SPIF_DIN", 6, 27, 4, 1, 7, 1, 1, 0, 1)
17675a1d10eSMark Howell MUX_CFG("W21_1610_SPIF_DOUT", 8, 3, 6, 1, 19, 0, 1, 0, 1)
17775a1d10eSMark Howell MUX_CFG("R18_1610_SPIF_DOUT", 7, 9, 3, 1, 11, 0, 1, 0, 1)
17875a1d10eSMark Howell MUX_CFG("N14_1610_SPIF_CS0", 8, 9, 6, 1, 21, 0, 1, 1, 1)
17975a1d10eSMark Howell MUX_CFG("N15_1610_SPIF_CS1", 7, 18, 6, 1, 14, 0, 1, 1, 1)
18075a1d10eSMark Howell MUX_CFG("T19_1610_SPIF_CS2", 7, 15, 4, 1, 13, 0, 1, 1, 1)
18175a1d10eSMark Howell MUX_CFG("P15_1610_SPIF_CS3", 8, 12, 3, 1, 22, 0, 1, 1, 1)
18275a1d10eSMark Howell
1833179a019STony Lindgren /* OMAP-1610 Flash */
1843179a019STony Lindgren MUX_CFG("L3_1610_FLASH_CS2B_OE",10, 6, 1, NA, 0, 0, NA, 0, 1)
1853179a019STony Lindgren MUX_CFG("M8_1610_FLASH_CS2B_WE",10, 3, 1, NA, 0, 0, NA, 0, 1)
1863179a019STony Lindgren
1873179a019STony Lindgren /* First MMC interface, same on 1510, 1610 and 1710 */
1883179a019STony Lindgren MUX_CFG("MMC_CMD", A, 27, 0, 2, 15, 1, 2, 1, 1)
1893179a019STony Lindgren MUX_CFG("MMC_DAT1", A, 24, 0, 2, 14, 1, 2, 1, 1)
1903179a019STony Lindgren MUX_CFG("MMC_DAT2", A, 18, 0, 2, 12, 1, 2, 1, 1)
1913179a019STony Lindgren MUX_CFG("MMC_DAT0", B, 0, 0, 2, 16, 1, 2, 1, 1)
1923179a019STony Lindgren MUX_CFG("MMC_CLK", A, 21, 0, NA, 0, 0, NA, 0, 1)
1933179a019STony Lindgren MUX_CFG("MMC_DAT3", 10, 15, 0, 3, 8, 1, 3, 1, 1)
1943179a019STony Lindgren MUX_CFG("M15_1710_MMC_CLKI", 6, 21, 2, 0, 0, 0, NA, 0, 1)
1953179a019STony Lindgren MUX_CFG("P19_1710_MMC_CMDDIR", 6, 24, 6, 0, 0, 0, NA, 0, 1)
1963179a019STony Lindgren MUX_CFG("P20_1710_MMC_DATDIR0", 6, 27, 5, 0, 0, 0, NA, 0, 1)
1973179a019STony Lindgren
1983179a019STony Lindgren /* OMAP-1610 USB0 alternate configuration */
1993179a019STony Lindgren MUX_CFG("W9_USB0_TXEN", B, 9, 5, 2, 19, 0, 2, 0, 1)
2003179a019STony Lindgren MUX_CFG("AA9_USB0_VP", B, 6, 5, 2, 18, 0, 2, 0, 1)
2013179a019STony Lindgren MUX_CFG("Y5_USB0_RCV", C, 21, 5, 3, 1, 0, 1, 0, 1)
2023179a019STony Lindgren MUX_CFG("R9_USB0_VM", C, 18, 5, 3, 0, 0, 3, 0, 1)
2033179a019STony Lindgren MUX_CFG("V6_USB0_TXD", C, 27, 5, 3, 3, 0, 3, 0, 1)
2043179a019STony Lindgren MUX_CFG("W5_USB0_SE0", C, 24, 5, 3, 2, 0, 3, 0, 1)
2053179a019STony Lindgren MUX_CFG("V9_USB0_SPEED", B, 12, 5, 2, 20, 0, 2, 0, 1)
2063179a019STony Lindgren MUX_CFG("Y10_USB0_SUSP", B, 3, 5, 2, 17, 0, 2, 0, 1)
2073179a019STony Lindgren
2083179a019STony Lindgren /* USB2 interface */
2093179a019STony Lindgren MUX_CFG("W9_USB2_TXEN", B, 9, 1, NA, 0, 0, NA, 0, 1)
2103179a019STony Lindgren MUX_CFG("AA9_USB2_VP", B, 6, 1, NA, 0, 0, NA, 0, 1)
2113179a019STony Lindgren MUX_CFG("Y5_USB2_RCV", C, 21, 1, NA, 0, 0, NA, 0, 1)
2123179a019STony Lindgren MUX_CFG("R9_USB2_VM", C, 18, 1, NA, 0, 0, NA, 0, 1)
2133179a019STony Lindgren MUX_CFG("V6_USB2_TXD", C, 27, 2, NA, 0, 0, NA, 0, 1)
2143179a019STony Lindgren MUX_CFG("W5_USB2_SE0", C, 24, 2, NA, 0, 0, NA, 0, 1)
2153179a019STony Lindgren
2163179a019STony Lindgren /* 16XX UART */
2173179a019STony Lindgren MUX_CFG("R13_1610_UART1_TX", A, 12, 6, 2, 10, 0, 2, 10, 1)
2183179a019STony Lindgren MUX_CFG("V14_16XX_UART1_RX", 9, 18, 0, 2, 2, 0, 2, 2, 1)
2193179a019STony Lindgren MUX_CFG("R14_1610_UART1_CTS", 9, 15, 0, 2, 1, 0, 2, 1, 1)
2203179a019STony Lindgren MUX_CFG("AA15_1610_UART1_RTS", 9, 12, 1, 2, 0, 0, 2, 0, 1)
2213179a019STony Lindgren MUX_CFG("R9_16XX_UART2_RX", C, 18, 0, 3, 0, 0, 3, 0, 1)
2223179a019STony Lindgren MUX_CFG("L14_16XX_UART3_RX", 6, 3, 0, 0, 31, 0, 0, 31, 1)
2233179a019STony Lindgren
2243179a019STony Lindgren /* I2C interface */
2253179a019STony Lindgren MUX_CFG("I2C_SCL", 7, 24, 0, NA, 0, 0, NA, 0, 0)
2263179a019STony Lindgren MUX_CFG("I2C_SDA", 7, 27, 0, NA, 0, 0, NA, 0, 0)
2273179a019STony Lindgren
2283179a019STony Lindgren /* Keypad */
2293179a019STony Lindgren MUX_CFG("F18_1610_KBC0", 3, 15, 0, 0, 5, 1, 0, 0, 0)
2303179a019STony Lindgren MUX_CFG("D20_1610_KBC1", 3, 12, 0, 0, 4, 1, 0, 0, 0)
2313179a019STony Lindgren MUX_CFG("D19_1610_KBC2", 3, 9, 0, 0, 3, 1, 0, 0, 0)
2323179a019STony Lindgren MUX_CFG("E18_1610_KBC3", 3, 6, 0, 0, 2, 1, 0, 0, 0)
2333179a019STony Lindgren MUX_CFG("C21_1610_KBC4", 3, 3, 0, 0, 1, 1, 0, 0, 0)
2343179a019STony Lindgren MUX_CFG("G18_1610_KBR0", 4, 0, 0, 0, 10, 1, 0, 1, 0)
2353179a019STony Lindgren MUX_CFG("F19_1610_KBR1", 3, 27, 0, 0, 9, 1, 0, 1, 0)
2363179a019STony Lindgren MUX_CFG("H14_1610_KBR2", 3, 24, 0, 0, 8, 1, 0, 1, 0)
2373179a019STony Lindgren MUX_CFG("E20_1610_KBR3", 3, 21, 0, 0, 7, 1, 0, 1, 0)
2383179a019STony Lindgren MUX_CFG("E19_1610_KBR4", 3, 18, 0, 0, 6, 1, 0, 1, 0)
2393179a019STony Lindgren MUX_CFG("N19_1610_KBR5", 6, 12, 1, 1, 2, 1, 1, 1, 0)
2403179a019STony Lindgren
2413179a019STony Lindgren /* Power management */
2423179a019STony Lindgren MUX_CFG("T20_1610_LOW_PWR", 7, 12, 1, NA, 0, 0, NA, 0, 0)
2433179a019STony Lindgren
2443179a019STony Lindgren /* MCLK Settings */
2453179a019STony Lindgren MUX_CFG("V5_1710_MCLK_ON", B, 15, 0, NA, 0, 0, NA, 0, 0)
2463179a019STony Lindgren MUX_CFG("V5_1710_MCLK_OFF", B, 15, 6, NA, 0, 0, NA, 0, 0)
2473179a019STony Lindgren MUX_CFG("R10_1610_MCLK_ON", B, 18, 0, NA, 22, 0, NA, 1, 0)
2483179a019STony Lindgren MUX_CFG("R10_1610_MCLK_OFF", B, 18, 6, 2, 22, 1, 2, 1, 1)
2493179a019STony Lindgren
2503179a019STony Lindgren /* CompactFlash controller, conflicts with MMC1 */
2513179a019STony Lindgren MUX_CFG("P11_1610_CF_CD2", A, 27, 3, 2, 15, 1, 2, 1, 1)
2523179a019STony Lindgren MUX_CFG("R11_1610_CF_IOIS16", B, 0, 3, 2, 16, 1, 2, 1, 1)
2533179a019STony Lindgren MUX_CFG("V10_1610_CF_IREQ", A, 24, 3, 2, 14, 0, 2, 0, 1)
2543179a019STony Lindgren MUX_CFG("W10_1610_CF_RESET", A, 18, 3, 2, 12, 1, 2, 1, 1)
2553179a019STony Lindgren MUX_CFG("W11_1610_CF_CD1", 10, 15, 3, 3, 8, 1, 3, 1, 1)
256c72d8950SDavid Brownell
257c72d8950SDavid Brownell /* parallel camera */
258c72d8950SDavid Brownell MUX_CFG("J15_1610_CAM_LCLK", 4, 24, 0, 0, 18, 1, 0, 0, 0)
259c72d8950SDavid Brownell MUX_CFG("J18_1610_CAM_D7", 4, 27, 0, 0, 19, 1, 0, 0, 0)
260c72d8950SDavid Brownell MUX_CFG("J19_1610_CAM_D6", 5, 0, 0, 0, 20, 1, 0, 0, 0)
261c72d8950SDavid Brownell MUX_CFG("J14_1610_CAM_D5", 5, 3, 0, 0, 21, 1, 0, 0, 0)
262c72d8950SDavid Brownell MUX_CFG("K18_1610_CAM_D4", 5, 6, 0, 0, 22, 1, 0, 0, 0)
263c72d8950SDavid Brownell MUX_CFG("K19_1610_CAM_D3", 5, 9, 0, 0, 23, 1, 0, 0, 0)
264c72d8950SDavid Brownell MUX_CFG("K15_1610_CAM_D2", 5, 12, 0, 0, 24, 1, 0, 0, 0)
265c72d8950SDavid Brownell MUX_CFG("K14_1610_CAM_D1", 5, 15, 0, 0, 25, 1, 0, 0, 0)
266c72d8950SDavid Brownell MUX_CFG("L19_1610_CAM_D0", 5, 18, 0, 0, 26, 1, 0, 0, 0)
267c72d8950SDavid Brownell MUX_CFG("L18_1610_CAM_VS", 5, 21, 0, 0, 27, 1, 0, 0, 0)
268c72d8950SDavid Brownell MUX_CFG("L15_1610_CAM_HS", 5, 24, 0, 0, 28, 1, 0, 0, 0)
269c72d8950SDavid Brownell MUX_CFG("M19_1610_CAM_RSTZ", 5, 27, 0, 0, 29, 0, 0, 0, 0)
270c72d8950SDavid Brownell MUX_CFG("Y15_1610_CAM_OUTCLK", A, 0, 6, 2, 6, 0, 2, 0, 0)
271c72d8950SDavid Brownell
272c72d8950SDavid Brownell /* serial camera */
273c72d8950SDavid Brownell MUX_CFG("H19_1610_CAM_EXCLK", 4, 21, 0, 0, 17, 0, 0, 0, 0)
274c72d8950SDavid Brownell /* REVISIT 5912 spec sez CCP_* can't pullup or pulldown ... ? */
275c72d8950SDavid Brownell MUX_CFG("Y12_1610_CCP_CLKP", 8, 18, 6, 1, 24, 1, 1, 0, 0)
276c72d8950SDavid Brownell MUX_CFG("W13_1610_CCP_CLKM", 9, 0, 6, 1, 28, 1, 1, 0, 0)
277c72d8950SDavid Brownell MUX_CFG("W14_1610_CCP_DATAP", 9, 24, 6, 2, 4, 1, 2, 0, 0)
278c72d8950SDavid Brownell MUX_CFG("Y14_1610_CCP_DATAM", 9, 21, 6, 2, 3, 1, 2, 0, 0)
2793179a019STony Lindgren };
2809330899eSTony Lindgren #define OMAP1XXX_PINS_SZ ARRAY_SIZE(omap1xxx_pins)
2819330899eSTony Lindgren #else
2829330899eSTony Lindgren #define omap1xxx_pins NULL
2839330899eSTony Lindgren #define OMAP1XXX_PINS_SZ 0
2843179a019STony Lindgren #endif /* CONFIG_ARCH_OMAP15XX || CONFIG_ARCH_OMAP16XX */
2853179a019STony Lindgren
omap1_cfg_reg(const struct pin_config * cfg)2867bf15c43STony Lindgren static int omap1_cfg_reg(const struct pin_config *cfg)
2877d7f665dSTony Lindgren {
288225dfda1STony Lindgren static DEFINE_SPINLOCK(mux_spin_lock);
289225dfda1STony Lindgren unsigned long flags;
290225dfda1STony Lindgren unsigned int reg_orig = 0, reg = 0, pu_pd_orig = 0, pu_pd = 0,
291225dfda1STony Lindgren pull_orig = 0, pull = 0;
292225dfda1STony Lindgren unsigned int mask, warn = 0;
293225dfda1STony Lindgren
294225dfda1STony Lindgren /* Check the mux register in question */
295225dfda1STony Lindgren if (cfg->mux_reg) {
296225dfda1STony Lindgren unsigned tmp1, tmp2;
297225dfda1STony Lindgren
298225dfda1STony Lindgren spin_lock_irqsave(&mux_spin_lock, flags);
299225dfda1STony Lindgren reg_orig = omap_readl(cfg->mux_reg);
300225dfda1STony Lindgren
301225dfda1STony Lindgren /* The mux registers always seem to be 3 bits long */
302225dfda1STony Lindgren mask = (0x7 << cfg->mask_offset);
303225dfda1STony Lindgren tmp1 = reg_orig & mask;
304225dfda1STony Lindgren reg = reg_orig & ~mask;
305225dfda1STony Lindgren
306225dfda1STony Lindgren tmp2 = (cfg->mask << cfg->mask_offset);
307225dfda1STony Lindgren reg |= tmp2;
308225dfda1STony Lindgren
309225dfda1STony Lindgren if (tmp1 != tmp2)
310225dfda1STony Lindgren warn = 1;
311225dfda1STony Lindgren
312225dfda1STony Lindgren omap_writel(reg, cfg->mux_reg);
313225dfda1STony Lindgren spin_unlock_irqrestore(&mux_spin_lock, flags);
314225dfda1STony Lindgren }
315225dfda1STony Lindgren
316225dfda1STony Lindgren /* Check for pull up or pull down selection on 1610 */
317225dfda1STony Lindgren if (!cpu_is_omap15xx()) {
318225dfda1STony Lindgren if (cfg->pu_pd_reg && cfg->pull_val) {
319225dfda1STony Lindgren spin_lock_irqsave(&mux_spin_lock, flags);
320225dfda1STony Lindgren pu_pd_orig = omap_readl(cfg->pu_pd_reg);
321225dfda1STony Lindgren mask = 1 << cfg->pull_bit;
322225dfda1STony Lindgren
323225dfda1STony Lindgren if (cfg->pu_pd_val) {
324225dfda1STony Lindgren if (!(pu_pd_orig & mask))
325225dfda1STony Lindgren warn = 1;
326225dfda1STony Lindgren /* Use pull up */
327225dfda1STony Lindgren pu_pd = pu_pd_orig | mask;
328225dfda1STony Lindgren } else {
329225dfda1STony Lindgren if (pu_pd_orig & mask)
330225dfda1STony Lindgren warn = 1;
331225dfda1STony Lindgren /* Use pull down */
332225dfda1STony Lindgren pu_pd = pu_pd_orig & ~mask;
333225dfda1STony Lindgren }
334225dfda1STony Lindgren omap_writel(pu_pd, cfg->pu_pd_reg);
335225dfda1STony Lindgren spin_unlock_irqrestore(&mux_spin_lock, flags);
336225dfda1STony Lindgren }
337225dfda1STony Lindgren }
338225dfda1STony Lindgren
339225dfda1STony Lindgren /* Check for an associated pull down register */
340225dfda1STony Lindgren if (cfg->pull_reg) {
341225dfda1STony Lindgren spin_lock_irqsave(&mux_spin_lock, flags);
342225dfda1STony Lindgren pull_orig = omap_readl(cfg->pull_reg);
343225dfda1STony Lindgren mask = 1 << cfg->pull_bit;
344225dfda1STony Lindgren
345225dfda1STony Lindgren if (cfg->pull_val) {
346225dfda1STony Lindgren if (pull_orig & mask)
347225dfda1STony Lindgren warn = 1;
348225dfda1STony Lindgren /* Low bit = pull enabled */
349225dfda1STony Lindgren pull = pull_orig & ~mask;
350225dfda1STony Lindgren } else {
351225dfda1STony Lindgren if (!(pull_orig & mask))
352225dfda1STony Lindgren warn = 1;
353225dfda1STony Lindgren /* High bit = pull disabled */
354225dfda1STony Lindgren pull = pull_orig | mask;
355225dfda1STony Lindgren }
356225dfda1STony Lindgren
357225dfda1STony Lindgren omap_writel(pull, cfg->pull_reg);
358225dfda1STony Lindgren spin_unlock_irqrestore(&mux_spin_lock, flags);
359225dfda1STony Lindgren }
360225dfda1STony Lindgren
361225dfda1STony Lindgren if (warn) {
362225dfda1STony Lindgren #ifdef CONFIG_OMAP_MUX_WARNINGS
363225dfda1STony Lindgren printk(KERN_WARNING "MUX: initialized %s\n", cfg->name);
364225dfda1STony Lindgren #endif
365225dfda1STony Lindgren }
366225dfda1STony Lindgren
367225dfda1STony Lindgren #ifdef CONFIG_OMAP_MUX_DEBUG
368225dfda1STony Lindgren if (cfg->debug || warn) {
369225dfda1STony Lindgren printk("MUX: Setting register %s\n", cfg->name);
370225dfda1STony Lindgren printk(" %s (0x%08x) = 0x%08x -> 0x%08x\n",
371225dfda1STony Lindgren cfg->mux_reg_name, cfg->mux_reg, reg_orig, reg);
372225dfda1STony Lindgren
373225dfda1STony Lindgren if (!cpu_is_omap15xx()) {
374225dfda1STony Lindgren if (cfg->pu_pd_reg && cfg->pull_val) {
375225dfda1STony Lindgren printk(" %s (0x%08x) = 0x%08x -> 0x%08x\n",
376225dfda1STony Lindgren cfg->pu_pd_name, cfg->pu_pd_reg,
377225dfda1STony Lindgren pu_pd_orig, pu_pd);
378225dfda1STony Lindgren }
379225dfda1STony Lindgren }
380225dfda1STony Lindgren
381225dfda1STony Lindgren if (cfg->pull_reg)
382225dfda1STony Lindgren printk(" %s (0x%08x) = 0x%08x -> 0x%08x\n",
383225dfda1STony Lindgren cfg->pull_name, cfg->pull_reg, pull_orig, pull);
384225dfda1STony Lindgren }
385225dfda1STony Lindgren #endif
386225dfda1STony Lindgren
387312b80a1SChristoph Egger #ifdef CONFIG_OMAP_MUX_WARNINGS
388225dfda1STony Lindgren return warn ? -ETXTBSY : 0;
389225dfda1STony Lindgren #else
3907d7f665dSTony Lindgren return 0;
391225dfda1STony Lindgren #endif
3927d7f665dSTony Lindgren }
3937d7f665dSTony Lindgren
39470c494c3STony Lindgren static struct omap_mux_cfg *mux_cfg;
39570c494c3STony Lindgren
omap_mux_register(struct omap_mux_cfg * arch_mux_cfg)39670c494c3STony Lindgren int __init omap_mux_register(struct omap_mux_cfg *arch_mux_cfg)
39770c494c3STony Lindgren {
39870c494c3STony Lindgren if (!arch_mux_cfg || !arch_mux_cfg->pins || arch_mux_cfg->size == 0
39970c494c3STony Lindgren || !arch_mux_cfg->cfg_reg) {
40070c494c3STony Lindgren printk(KERN_ERR "Invalid pin table\n");
40170c494c3STony Lindgren return -EINVAL;
40270c494c3STony Lindgren }
40370c494c3STony Lindgren
40470c494c3STony Lindgren mux_cfg = arch_mux_cfg;
40570c494c3STony Lindgren
40670c494c3STony Lindgren return 0;
40770c494c3STony Lindgren }
40870c494c3STony Lindgren
40970c494c3STony Lindgren /*
41070c494c3STony Lindgren * Sets the Omap MUX and PULL_DWN registers based on the table
41170c494c3STony Lindgren */
omap_cfg_reg(const unsigned long index)4127bf15c43STony Lindgren int omap_cfg_reg(const unsigned long index)
41370c494c3STony Lindgren {
41470c494c3STony Lindgren struct pin_config *reg;
41570c494c3STony Lindgren
41670c494c3STony Lindgren if (!cpu_class_is_omap1()) {
41770c494c3STony Lindgren printk(KERN_ERR "mux: Broken omap_cfg_reg(%lu) entry\n",
41870c494c3STony Lindgren index);
41970c494c3STony Lindgren WARN_ON(1);
42070c494c3STony Lindgren return -EINVAL;
42170c494c3STony Lindgren }
42270c494c3STony Lindgren
42370c494c3STony Lindgren if (mux_cfg == NULL) {
42470c494c3STony Lindgren printk(KERN_ERR "Pin mux table not initialized\n");
42570c494c3STony Lindgren return -ENODEV;
42670c494c3STony Lindgren }
42770c494c3STony Lindgren
42870c494c3STony Lindgren if (index >= mux_cfg->size) {
42970c494c3STony Lindgren printk(KERN_ERR "Invalid pin mux index: %lu (%lu)\n",
43070c494c3STony Lindgren index, mux_cfg->size);
43170c494c3STony Lindgren dump_stack();
43270c494c3STony Lindgren return -ENODEV;
43370c494c3STony Lindgren }
43470c494c3STony Lindgren
43570c494c3STony Lindgren reg = &mux_cfg->pins[index];
43670c494c3STony Lindgren
43770c494c3STony Lindgren if (!mux_cfg->cfg_reg)
43870c494c3STony Lindgren return -ENODEV;
43970c494c3STony Lindgren
44070c494c3STony Lindgren return mux_cfg->cfg_reg(reg);
44170c494c3STony Lindgren }
44270c494c3STony Lindgren EXPORT_SYMBOL(omap_cfg_reg);
44370c494c3STony Lindgren
omap1_mux_init(void)4443179a019STony Lindgren int __init omap1_mux_init(void)
4453179a019STony Lindgren {
4467d7f665dSTony Lindgren if (cpu_is_omap15xx() || cpu_is_omap16xx()) {
4477d7f665dSTony Lindgren arch_mux_cfg.pins = omap1xxx_pins;
4489330899eSTony Lindgren arch_mux_cfg.size = OMAP1XXX_PINS_SZ;
4497d7f665dSTony Lindgren arch_mux_cfg.cfg_reg = omap1_cfg_reg;
4507d7f665dSTony Lindgren }
4513179a019STony Lindgren
4527d7f665dSTony Lindgren return omap_mux_register(&arch_mux_cfg);
4533179a019STony Lindgren }
4543179a019STony Lindgren
45570c494c3STony Lindgren #else
45670c494c3STony Lindgren #define omap_mux_init() do {} while(0)
45770c494c3STony Lindgren #define omap_cfg_reg(x) do {} while(0)
45870c494c3STony Lindgren #endif /* CONFIG_OMAP_MUX */
45970c494c3STony Lindgren
460