1*11f9562aSJanusz Krzysztofik /* 2*11f9562aSJanusz Krzysztofik * Amstrad E3 FIQ handling 3*11f9562aSJanusz Krzysztofik * 4*11f9562aSJanusz Krzysztofik * Copyright (C) 2009 Janusz Krzysztofik 5*11f9562aSJanusz Krzysztofik * Copyright (c) 2006 Matt Callow 6*11f9562aSJanusz Krzysztofik * Copyright (c) 2004 Amstrad Plc 7*11f9562aSJanusz Krzysztofik * Copyright (C) 2001 RidgeRun, Inc. 8*11f9562aSJanusz Krzysztofik * 9*11f9562aSJanusz Krzysztofik * Parts of this code are taken from linux/arch/arm/mach-omap/irq.c 10*11f9562aSJanusz Krzysztofik * in the MontaVista 2.4 kernel (and the Amstrad changes therein) 11*11f9562aSJanusz Krzysztofik * 12*11f9562aSJanusz Krzysztofik * This program is free software; you can redistribute it and/or modify it 13*11f9562aSJanusz Krzysztofik * under the terms of the GNU General Public License version 2 as published by 14*11f9562aSJanusz Krzysztofik * the Free Software Foundation. 15*11f9562aSJanusz Krzysztofik */ 16*11f9562aSJanusz Krzysztofik #include <linux/gpio.h> 17*11f9562aSJanusz Krzysztofik #include <linux/interrupt.h> 18*11f9562aSJanusz Krzysztofik #include <linux/irq.h> 19*11f9562aSJanusz Krzysztofik #include <linux/module.h> 20*11f9562aSJanusz Krzysztofik #include <linux/io.h> 21*11f9562aSJanusz Krzysztofik 22*11f9562aSJanusz Krzysztofik #include <plat/board-ams-delta.h> 23*11f9562aSJanusz Krzysztofik 24*11f9562aSJanusz Krzysztofik #include <asm/fiq.h> 25*11f9562aSJanusz Krzysztofik #include <mach/ams-delta-fiq.h> 26*11f9562aSJanusz Krzysztofik 27*11f9562aSJanusz Krzysztofik static struct fiq_handler fh = { 28*11f9562aSJanusz Krzysztofik .name = "ams-delta-fiq" 29*11f9562aSJanusz Krzysztofik }; 30*11f9562aSJanusz Krzysztofik 31*11f9562aSJanusz Krzysztofik /* 32*11f9562aSJanusz Krzysztofik * This buffer is shared between FIQ and IRQ contexts. 33*11f9562aSJanusz Krzysztofik * The FIQ and IRQ isrs can both read and write it. 34*11f9562aSJanusz Krzysztofik * It is structured as a header section several 32bit slots, 35*11f9562aSJanusz Krzysztofik * followed by the circular buffer where the FIQ isr stores 36*11f9562aSJanusz Krzysztofik * keystrokes received from the qwerty keyboard. 37*11f9562aSJanusz Krzysztofik * See ams-delta-fiq.h for details of offsets. 38*11f9562aSJanusz Krzysztofik */ 39*11f9562aSJanusz Krzysztofik unsigned int fiq_buffer[1024]; 40*11f9562aSJanusz Krzysztofik EXPORT_SYMBOL(fiq_buffer); 41*11f9562aSJanusz Krzysztofik 42*11f9562aSJanusz Krzysztofik static unsigned int irq_counter[16]; 43*11f9562aSJanusz Krzysztofik 44*11f9562aSJanusz Krzysztofik static irqreturn_t deferred_fiq(int irq, void *dev_id) 45*11f9562aSJanusz Krzysztofik { 46*11f9562aSJanusz Krzysztofik struct irq_desc *irq_desc; 47*11f9562aSJanusz Krzysztofik struct irq_chip *irq_chip = NULL; 48*11f9562aSJanusz Krzysztofik int gpio, irq_num, fiq_count; 49*11f9562aSJanusz Krzysztofik 50*11f9562aSJanusz Krzysztofik irq_desc = irq_to_desc(IH_GPIO_BASE); 51*11f9562aSJanusz Krzysztofik if (irq_desc) 52*11f9562aSJanusz Krzysztofik irq_chip = irq_desc->chip; 53*11f9562aSJanusz Krzysztofik 54*11f9562aSJanusz Krzysztofik /* 55*11f9562aSJanusz Krzysztofik * For each handled GPIO interrupt, keep calling its interrupt handler 56*11f9562aSJanusz Krzysztofik * until the IRQ counter catches the FIQ incremented interrupt counter. 57*11f9562aSJanusz Krzysztofik */ 58*11f9562aSJanusz Krzysztofik for (gpio = AMS_DELTA_GPIO_PIN_KEYBRD_CLK; 59*11f9562aSJanusz Krzysztofik gpio <= AMS_DELTA_GPIO_PIN_HOOK_SWITCH; gpio++) { 60*11f9562aSJanusz Krzysztofik irq_num = gpio_to_irq(gpio); 61*11f9562aSJanusz Krzysztofik fiq_count = fiq_buffer[FIQ_CNT_INT_00 + gpio]; 62*11f9562aSJanusz Krzysztofik 63*11f9562aSJanusz Krzysztofik while (irq_counter[gpio] < fiq_count) { 64*11f9562aSJanusz Krzysztofik if (gpio != AMS_DELTA_GPIO_PIN_KEYBRD_CLK) { 65*11f9562aSJanusz Krzysztofik /* 66*11f9562aSJanusz Krzysztofik * It looks like handle_edge_irq() that 67*11f9562aSJanusz Krzysztofik * OMAP GPIO edge interrupts default to, 68*11f9562aSJanusz Krzysztofik * expects interrupt already unmasked. 69*11f9562aSJanusz Krzysztofik */ 70*11f9562aSJanusz Krzysztofik if (irq_chip && irq_chip->unmask) 71*11f9562aSJanusz Krzysztofik irq_chip->unmask(irq_num); 72*11f9562aSJanusz Krzysztofik } 73*11f9562aSJanusz Krzysztofik generic_handle_irq(irq_num); 74*11f9562aSJanusz Krzysztofik 75*11f9562aSJanusz Krzysztofik irq_counter[gpio]++; 76*11f9562aSJanusz Krzysztofik } 77*11f9562aSJanusz Krzysztofik } 78*11f9562aSJanusz Krzysztofik return IRQ_HANDLED; 79*11f9562aSJanusz Krzysztofik } 80*11f9562aSJanusz Krzysztofik 81*11f9562aSJanusz Krzysztofik void __init ams_delta_init_fiq(void) 82*11f9562aSJanusz Krzysztofik { 83*11f9562aSJanusz Krzysztofik void *fiqhandler_start; 84*11f9562aSJanusz Krzysztofik unsigned int fiqhandler_length; 85*11f9562aSJanusz Krzysztofik struct pt_regs FIQ_regs; 86*11f9562aSJanusz Krzysztofik unsigned long val, offset; 87*11f9562aSJanusz Krzysztofik int i, retval; 88*11f9562aSJanusz Krzysztofik 89*11f9562aSJanusz Krzysztofik fiqhandler_start = &qwerty_fiqin_start; 90*11f9562aSJanusz Krzysztofik fiqhandler_length = &qwerty_fiqin_end - &qwerty_fiqin_start; 91*11f9562aSJanusz Krzysztofik pr_info("Installing fiq handler from %p, length 0x%x\n", 92*11f9562aSJanusz Krzysztofik fiqhandler_start, fiqhandler_length); 93*11f9562aSJanusz Krzysztofik 94*11f9562aSJanusz Krzysztofik retval = claim_fiq(&fh); 95*11f9562aSJanusz Krzysztofik if (retval) { 96*11f9562aSJanusz Krzysztofik pr_err("ams_delta_init_fiq(): couldn't claim FIQ, ret=%d\n", 97*11f9562aSJanusz Krzysztofik retval); 98*11f9562aSJanusz Krzysztofik return; 99*11f9562aSJanusz Krzysztofik } 100*11f9562aSJanusz Krzysztofik 101*11f9562aSJanusz Krzysztofik retval = request_irq(INT_DEFERRED_FIQ, deferred_fiq, 102*11f9562aSJanusz Krzysztofik IRQ_TYPE_EDGE_RISING, "deferred_fiq", 0); 103*11f9562aSJanusz Krzysztofik if (retval < 0) { 104*11f9562aSJanusz Krzysztofik pr_err("Failed to get deferred_fiq IRQ, ret=%d\n", retval); 105*11f9562aSJanusz Krzysztofik release_fiq(&fh); 106*11f9562aSJanusz Krzysztofik return; 107*11f9562aSJanusz Krzysztofik } 108*11f9562aSJanusz Krzysztofik /* 109*11f9562aSJanusz Krzysztofik * Since no set_type() method is provided by OMAP irq chip, 110*11f9562aSJanusz Krzysztofik * switch to edge triggered interrupt type manually. 111*11f9562aSJanusz Krzysztofik */ 112*11f9562aSJanusz Krzysztofik offset = IRQ_ILR0_REG_OFFSET + INT_DEFERRED_FIQ * 0x4; 113*11f9562aSJanusz Krzysztofik val = omap_readl(DEFERRED_FIQ_IH_BASE + offset) & ~(1 << 1); 114*11f9562aSJanusz Krzysztofik omap_writel(val, DEFERRED_FIQ_IH_BASE + offset); 115*11f9562aSJanusz Krzysztofik 116*11f9562aSJanusz Krzysztofik set_fiq_handler(fiqhandler_start, fiqhandler_length); 117*11f9562aSJanusz Krzysztofik 118*11f9562aSJanusz Krzysztofik /* 119*11f9562aSJanusz Krzysztofik * Initialise the buffer which is shared 120*11f9562aSJanusz Krzysztofik * between FIQ mode and IRQ mode 121*11f9562aSJanusz Krzysztofik */ 122*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_GPIO_INT_MASK] = 0; 123*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_MASK] = 0; 124*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_STATE] = 0; 125*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_KEY] = 0; 126*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_KEYS_CNT] = 0; 127*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_KEYS_HICNT] = 0; 128*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_TAIL_OFFSET] = 0; 129*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_HEAD_OFFSET] = 0; 130*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_BUF_LEN] = 256; 131*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_MISSED_KEYS] = 0; 132*11f9562aSJanusz Krzysztofik fiq_buffer[FIQ_BUFFER_START] = 133*11f9562aSJanusz Krzysztofik (unsigned int) &fiq_buffer[FIQ_CIRC_BUFF]; 134*11f9562aSJanusz Krzysztofik 135*11f9562aSJanusz Krzysztofik for (i = FIQ_CNT_INT_00; i <= FIQ_CNT_INT_15; i++) 136*11f9562aSJanusz Krzysztofik fiq_buffer[i] = 0; 137*11f9562aSJanusz Krzysztofik 138*11f9562aSJanusz Krzysztofik /* 139*11f9562aSJanusz Krzysztofik * FIQ mode r9 always points to the fiq_buffer, becauses the FIQ isr 140*11f9562aSJanusz Krzysztofik * will run in an unpredictable context. The fiq_buffer is the FIQ isr's 141*11f9562aSJanusz Krzysztofik * only means of communication with the IRQ level and other kernel 142*11f9562aSJanusz Krzysztofik * context code. 143*11f9562aSJanusz Krzysztofik */ 144*11f9562aSJanusz Krzysztofik FIQ_regs.ARM_r9 = (unsigned int)fiq_buffer; 145*11f9562aSJanusz Krzysztofik set_fiq_regs(&FIQ_regs); 146*11f9562aSJanusz Krzysztofik 147*11f9562aSJanusz Krzysztofik pr_info("request_fiq(): fiq_buffer = %p\n", fiq_buffer); 148*11f9562aSJanusz Krzysztofik 149*11f9562aSJanusz Krzysztofik /* 150*11f9562aSJanusz Krzysztofik * Redirect GPIO interrupts to FIQ 151*11f9562aSJanusz Krzysztofik */ 152*11f9562aSJanusz Krzysztofik offset = IRQ_ILR0_REG_OFFSET + INT_GPIO_BANK1 * 0x4; 153*11f9562aSJanusz Krzysztofik val = omap_readl(OMAP_IH1_BASE + offset) | 1; 154*11f9562aSJanusz Krzysztofik omap_writel(val, OMAP_IH1_BASE + offset); 155*11f9562aSJanusz Krzysztofik } 156