xref: /openbmc/linux/arch/arm/mach-mvebu/board-v7.c (revision 8da2b2f7ceeed931af0fc1d4fca800650bb41826)
199b3d294SThomas Petazzoni /*
299b3d294SThomas Petazzoni  * Device Tree support for Armada 370 and XP platforms.
399b3d294SThomas Petazzoni  *
499b3d294SThomas Petazzoni  * Copyright (C) 2012 Marvell
599b3d294SThomas Petazzoni  *
699b3d294SThomas Petazzoni  * Lior Amsalem <alior@marvell.com>
799b3d294SThomas Petazzoni  * Gregory CLEMENT <gregory.clement@free-electrons.com>
899b3d294SThomas Petazzoni  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
999b3d294SThomas Petazzoni  *
1099b3d294SThomas Petazzoni  * This file is licensed under the terms of the GNU General Public
1199b3d294SThomas Petazzoni  * License version 2.  This program is licensed "as is" without any
1299b3d294SThomas Petazzoni  * warranty of any kind, whether express or implied.
1399b3d294SThomas Petazzoni  */
1499b3d294SThomas Petazzoni 
1599b3d294SThomas Petazzoni #include <linux/kernel.h>
1699b3d294SThomas Petazzoni #include <linux/init.h>
1799b3d294SThomas Petazzoni #include <linux/clk-provider.h>
1899b3d294SThomas Petazzoni #include <linux/of_address.h>
19*8da2b2f7SThomas Petazzoni #include <linux/of_fdt.h>
2099b3d294SThomas Petazzoni #include <linux/of_platform.h>
2199b3d294SThomas Petazzoni #include <linux/io.h>
2299b3d294SThomas Petazzoni #include <linux/clocksource.h>
2399b3d294SThomas Petazzoni #include <linux/dma-mapping.h>
24*8da2b2f7SThomas Petazzoni #include <linux/memblock.h>
2599b3d294SThomas Petazzoni #include <linux/mbus.h>
26ff050ad1SLinus Torvalds #include <linux/signal.h>
2799b3d294SThomas Petazzoni #include <linux/slab.h>
2801178890SThomas Petazzoni #include <linux/irqchip.h>
2999b3d294SThomas Petazzoni #include <asm/hardware/cache-l2x0.h>
3099b3d294SThomas Petazzoni #include <asm/mach/arch.h>
3199b3d294SThomas Petazzoni #include <asm/mach/map.h>
3299b3d294SThomas Petazzoni #include <asm/mach/time.h>
338e6ac203SThomas Petazzoni #include <asm/smp_scu.h>
3499b3d294SThomas Petazzoni #include "armada-370-xp.h"
3599b3d294SThomas Petazzoni #include "common.h"
3699b3d294SThomas Petazzoni #include "coherency.h"
3799b3d294SThomas Petazzoni #include "mvebu-soc-id.h"
3899b3d294SThomas Petazzoni 
396a2b5343SGregory CLEMENT static void __iomem *scu_base;
406a2b5343SGregory CLEMENT 
41ca4a6f87SThomas Petazzoni /*
428e6ac203SThomas Petazzoni  * Enables the SCU when available. Obviously, this is only useful on
438e6ac203SThomas Petazzoni  * Cortex-A based SOCs, not on PJ4B based ones.
448e6ac203SThomas Petazzoni  */
458e6ac203SThomas Petazzoni static void __init mvebu_scu_enable(void)
468e6ac203SThomas Petazzoni {
478e6ac203SThomas Petazzoni 	struct device_node *np =
488e6ac203SThomas Petazzoni 		of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
498e6ac203SThomas Petazzoni 	if (np) {
508e6ac203SThomas Petazzoni 		scu_base = of_iomap(np, 0);
518e6ac203SThomas Petazzoni 		scu_enable(scu_base);
528e6ac203SThomas Petazzoni 		of_node_put(np);
538e6ac203SThomas Petazzoni 	}
548e6ac203SThomas Petazzoni }
558e6ac203SThomas Petazzoni 
566a2b5343SGregory CLEMENT void __iomem *mvebu_get_scu_base(void)
576a2b5343SGregory CLEMENT {
586a2b5343SGregory CLEMENT 	return scu_base;
596a2b5343SGregory CLEMENT }
606a2b5343SGregory CLEMENT 
618e6ac203SThomas Petazzoni /*
62*8da2b2f7SThomas Petazzoni  * When returning from suspend, the platform goes through the
63*8da2b2f7SThomas Petazzoni  * bootloader, which executes its DDR3 training code. This code has
64*8da2b2f7SThomas Petazzoni  * the unfortunate idea of using the first 10 KB of each DRAM bank to
65*8da2b2f7SThomas Petazzoni  * exercise the RAM and calculate the optimal timings. Therefore, this
66*8da2b2f7SThomas Petazzoni  * area of RAM is overwritten, and shouldn't be used by the kernel if
67*8da2b2f7SThomas Petazzoni  * suspend/resume is supported.
68*8da2b2f7SThomas Petazzoni  */
69*8da2b2f7SThomas Petazzoni 
70*8da2b2f7SThomas Petazzoni #ifdef CONFIG_SUSPEND
71*8da2b2f7SThomas Petazzoni #define MVEBU_DDR_TRAINING_AREA_SZ (10 * SZ_1K)
72*8da2b2f7SThomas Petazzoni static int __init mvebu_scan_mem(unsigned long node, const char *uname,
73*8da2b2f7SThomas Petazzoni 				 int depth, void *data)
74*8da2b2f7SThomas Petazzoni {
75*8da2b2f7SThomas Petazzoni 	const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
76*8da2b2f7SThomas Petazzoni 	const __be32 *reg, *endp;
77*8da2b2f7SThomas Petazzoni 	int l;
78*8da2b2f7SThomas Petazzoni 
79*8da2b2f7SThomas Petazzoni 	if (type == NULL || strcmp(type, "memory"))
80*8da2b2f7SThomas Petazzoni 		return 0;
81*8da2b2f7SThomas Petazzoni 
82*8da2b2f7SThomas Petazzoni 	reg = of_get_flat_dt_prop(node, "linux,usable-memory", &l);
83*8da2b2f7SThomas Petazzoni 	if (reg == NULL)
84*8da2b2f7SThomas Petazzoni 		reg = of_get_flat_dt_prop(node, "reg", &l);
85*8da2b2f7SThomas Petazzoni 	if (reg == NULL)
86*8da2b2f7SThomas Petazzoni 		return 0;
87*8da2b2f7SThomas Petazzoni 
88*8da2b2f7SThomas Petazzoni 	endp = reg + (l / sizeof(__be32));
89*8da2b2f7SThomas Petazzoni 	while ((endp - reg) >= (dt_root_addr_cells + dt_root_size_cells)) {
90*8da2b2f7SThomas Petazzoni 		u64 base, size;
91*8da2b2f7SThomas Petazzoni 
92*8da2b2f7SThomas Petazzoni 		base = dt_mem_next_cell(dt_root_addr_cells, &reg);
93*8da2b2f7SThomas Petazzoni 		size = dt_mem_next_cell(dt_root_size_cells, &reg);
94*8da2b2f7SThomas Petazzoni 
95*8da2b2f7SThomas Petazzoni 		memblock_reserve(base, MVEBU_DDR_TRAINING_AREA_SZ);
96*8da2b2f7SThomas Petazzoni 	}
97*8da2b2f7SThomas Petazzoni 
98*8da2b2f7SThomas Petazzoni 	return 0;
99*8da2b2f7SThomas Petazzoni }
100*8da2b2f7SThomas Petazzoni 
101*8da2b2f7SThomas Petazzoni static void __init mvebu_memblock_reserve(void)
102*8da2b2f7SThomas Petazzoni {
103*8da2b2f7SThomas Petazzoni 	of_scan_flat_dt(mvebu_scan_mem, NULL);
104*8da2b2f7SThomas Petazzoni }
105*8da2b2f7SThomas Petazzoni #else
106*8da2b2f7SThomas Petazzoni static void __init mvebu_memblock_reserve(void) {}
107*8da2b2f7SThomas Petazzoni #endif
108*8da2b2f7SThomas Petazzoni 
109*8da2b2f7SThomas Petazzoni /*
110ca4a6f87SThomas Petazzoni  * Early versions of Armada 375 SoC have a bug where the BootROM
111ca4a6f87SThomas Petazzoni  * leaves an external data abort pending. The kernel is hit by this
112ca4a6f87SThomas Petazzoni  * data abort as soon as it enters userspace, because it unmasks the
113ca4a6f87SThomas Petazzoni  * data aborts at this moment. We register a custom abort handler
114ca4a6f87SThomas Petazzoni  * below to ignore the first data abort to work around this
115ca4a6f87SThomas Petazzoni  * problem.
116ca4a6f87SThomas Petazzoni  */
117ca4a6f87SThomas Petazzoni static int armada_375_external_abort_wa(unsigned long addr, unsigned int fsr,
118ca4a6f87SThomas Petazzoni 					struct pt_regs *regs)
119ca4a6f87SThomas Petazzoni {
120ca4a6f87SThomas Petazzoni 	static int ignore_first;
121ca4a6f87SThomas Petazzoni 
122ca4a6f87SThomas Petazzoni 	if (!ignore_first && fsr == 0x1406) {
123ca4a6f87SThomas Petazzoni 		ignore_first = 1;
124ca4a6f87SThomas Petazzoni 		return 0;
125ca4a6f87SThomas Petazzoni 	}
126ca4a6f87SThomas Petazzoni 
127ca4a6f87SThomas Petazzoni 	return 1;
128ca4a6f87SThomas Petazzoni }
129ca4a6f87SThomas Petazzoni 
13001178890SThomas Petazzoni static void __init mvebu_init_irq(void)
13199b3d294SThomas Petazzoni {
13201178890SThomas Petazzoni 	irqchip_init();
1338e6ac203SThomas Petazzoni 	mvebu_scu_enable();
13499b3d294SThomas Petazzoni 	coherency_init();
1355686a1e5SThomas Petazzoni 	BUG_ON(mvebu_mbus_dt_init(coherency_available()));
136752ef800SThomas Petazzoni }
137ca4a6f87SThomas Petazzoni 
138752ef800SThomas Petazzoni static void __init external_abort_quirk(void)
139752ef800SThomas Petazzoni {
140752ef800SThomas Petazzoni 	u32 dev, rev;
141752ef800SThomas Petazzoni 
142752ef800SThomas Petazzoni 	if (mvebu_get_soc_id(&dev, &rev) == 0 && rev > ARMADA_375_Z1_REV)
143752ef800SThomas Petazzoni 		return;
144752ef800SThomas Petazzoni 
145ca4a6f87SThomas Petazzoni 	hook_fault_code(16 + 6, armada_375_external_abort_wa, SIGBUS, 0,
146ca4a6f87SThomas Petazzoni 			"imprecise external abort");
14799b3d294SThomas Petazzoni }
14899b3d294SThomas Petazzoni 
14999b3d294SThomas Petazzoni static void __init i2c_quirk(void)
15099b3d294SThomas Petazzoni {
15199b3d294SThomas Petazzoni 	struct device_node *np;
15299b3d294SThomas Petazzoni 	u32 dev, rev;
15399b3d294SThomas Petazzoni 
15499b3d294SThomas Petazzoni 	/*
15599b3d294SThomas Petazzoni 	 * Only revisons more recent than A0 support the offload
15699b3d294SThomas Petazzoni 	 * mechanism. We can exit only if we are sure that we can
15799b3d294SThomas Petazzoni 	 * get the SoC revision and it is more recent than A0.
15899b3d294SThomas Petazzoni 	 */
1598eee0f81SGregory CLEMENT 	if (mvebu_get_soc_id(&dev, &rev) == 0 && rev > MV78XX0_A0_REV)
16099b3d294SThomas Petazzoni 		return;
16199b3d294SThomas Petazzoni 
16299b3d294SThomas Petazzoni 	for_each_compatible_node(np, NULL, "marvell,mv78230-i2c") {
16399b3d294SThomas Petazzoni 		struct property *new_compat;
16499b3d294SThomas Petazzoni 
16599b3d294SThomas Petazzoni 		new_compat = kzalloc(sizeof(*new_compat), GFP_KERNEL);
16699b3d294SThomas Petazzoni 
16799b3d294SThomas Petazzoni 		new_compat->name = kstrdup("compatible", GFP_KERNEL);
16899b3d294SThomas Petazzoni 		new_compat->length = sizeof("marvell,mv78230-a0-i2c");
16999b3d294SThomas Petazzoni 		new_compat->value = kstrdup("marvell,mv78230-a0-i2c",
17099b3d294SThomas Petazzoni 						GFP_KERNEL);
17199b3d294SThomas Petazzoni 
17299b3d294SThomas Petazzoni 		of_update_property(np, new_compat);
17399b3d294SThomas Petazzoni 	}
17499b3d294SThomas Petazzoni 	return;
17599b3d294SThomas Petazzoni }
17699b3d294SThomas Petazzoni 
1775fd62066SEzequiel Garcia #define A375_Z1_THERMAL_FIXUP_OFFSET 0xc
1785fd62066SEzequiel Garcia 
1795fd62066SEzequiel Garcia static void __init thermal_quirk(void)
1805fd62066SEzequiel Garcia {
1815fd62066SEzequiel Garcia 	struct device_node *np;
1825fd62066SEzequiel Garcia 	u32 dev, rev;
1839d637348SEzequiel Garcia 	int res;
1845fd62066SEzequiel Garcia 
1859d637348SEzequiel Garcia 	/*
1869d637348SEzequiel Garcia 	 * The early SoC Z1 revision needs a quirk to be applied in order
1879d637348SEzequiel Garcia 	 * for the thermal controller to work properly. This quirk breaks
1889d637348SEzequiel Garcia 	 * the thermal support if applied on a SoC that doesn't need it,
1899d637348SEzequiel Garcia 	 * so we enforce the SoC revision to be known.
1909d637348SEzequiel Garcia 	 */
1919d637348SEzequiel Garcia 	res = mvebu_get_soc_id(&dev, &rev);
1929d637348SEzequiel Garcia 	if (res < 0 || (res == 0 && rev > ARMADA_375_Z1_REV))
1935fd62066SEzequiel Garcia 		return;
1945fd62066SEzequiel Garcia 
1955fd62066SEzequiel Garcia 	for_each_compatible_node(np, NULL, "marvell,armada375-thermal") {
1965fd62066SEzequiel Garcia 		struct property *prop;
1975fd62066SEzequiel Garcia 		__be32 newval, *newprop, *oldprop;
1985fd62066SEzequiel Garcia 		int len;
1995fd62066SEzequiel Garcia 
2005fd62066SEzequiel Garcia 		/*
2015fd62066SEzequiel Garcia 		 * The register offset is at a wrong location. This quirk
2025fd62066SEzequiel Garcia 		 * creates a new reg property as a clone of the previous
2035fd62066SEzequiel Garcia 		 * one and corrects the offset.
2045fd62066SEzequiel Garcia 		 */
2055fd62066SEzequiel Garcia 		oldprop = (__be32 *)of_get_property(np, "reg", &len);
2065fd62066SEzequiel Garcia 		if (!oldprop)
2075fd62066SEzequiel Garcia 			continue;
2085fd62066SEzequiel Garcia 
2095fd62066SEzequiel Garcia 		/* Create a duplicate of the 'reg' property */
2105fd62066SEzequiel Garcia 		prop = kzalloc(sizeof(*prop), GFP_KERNEL);
2115fd62066SEzequiel Garcia 		prop->length = len;
2125fd62066SEzequiel Garcia 		prop->name = kstrdup("reg", GFP_KERNEL);
2135fd62066SEzequiel Garcia 		prop->value = kzalloc(len, GFP_KERNEL);
2145fd62066SEzequiel Garcia 		memcpy(prop->value, oldprop, len);
2155fd62066SEzequiel Garcia 
2165fd62066SEzequiel Garcia 		/* Fixup the register offset of the second entry */
2175fd62066SEzequiel Garcia 		oldprop += 2;
2185fd62066SEzequiel Garcia 		newprop = (__be32 *)prop->value + 2;
2195fd62066SEzequiel Garcia 		newval = cpu_to_be32(be32_to_cpu(*oldprop) -
2205fd62066SEzequiel Garcia 				     A375_Z1_THERMAL_FIXUP_OFFSET);
2215fd62066SEzequiel Garcia 		*newprop = newval;
2225fd62066SEzequiel Garcia 		of_update_property(np, prop);
2235fd62066SEzequiel Garcia 
2245fd62066SEzequiel Garcia 		/*
2255fd62066SEzequiel Garcia 		 * The thermal controller needs some quirk too, so let's change
2269d637348SEzequiel Garcia 		 * the compatible string to reflect this and allow the driver
2279d637348SEzequiel Garcia 		 * the take the necessary action.
2285fd62066SEzequiel Garcia 		 */
2295fd62066SEzequiel Garcia 		prop = kzalloc(sizeof(*prop), GFP_KERNEL);
2305fd62066SEzequiel Garcia 		prop->name = kstrdup("compatible", GFP_KERNEL);
2315fd62066SEzequiel Garcia 		prop->length = sizeof("marvell,armada375-z1-thermal");
2325fd62066SEzequiel Garcia 		prop->value = kstrdup("marvell,armada375-z1-thermal",
2335fd62066SEzequiel Garcia 						GFP_KERNEL);
2345fd62066SEzequiel Garcia 		of_update_property(np, prop);
2355fd62066SEzequiel Garcia 	}
2365fd62066SEzequiel Garcia 	return;
2375fd62066SEzequiel Garcia }
2385fd62066SEzequiel Garcia 
23999b3d294SThomas Petazzoni static void __init mvebu_dt_init(void)
24099b3d294SThomas Petazzoni {
24199b3d294SThomas Petazzoni 	if (of_machine_is_compatible("plathome,openblocks-ax3-4"))
24299b3d294SThomas Petazzoni 		i2c_quirk();
243752ef800SThomas Petazzoni 	if (of_machine_is_compatible("marvell,a375-db")) {
244752ef800SThomas Petazzoni 		external_abort_quirk();
2455fd62066SEzequiel Garcia 		thermal_quirk();
246752ef800SThomas Petazzoni 	}
2475fd62066SEzequiel Garcia 
24899b3d294SThomas Petazzoni 	of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
24999b3d294SThomas Petazzoni }
25099b3d294SThomas Petazzoni 
25199b3d294SThomas Petazzoni static const char * const armada_370_xp_dt_compat[] = {
25299b3d294SThomas Petazzoni 	"marvell,armada-370-xp",
25399b3d294SThomas Petazzoni 	NULL,
25499b3d294SThomas Petazzoni };
25599b3d294SThomas Petazzoni 
256a017dbb6SThomas Petazzoni DT_MACHINE_START(ARMADA_370_XP_DT, "Marvell Armada 370/XP (Device Tree)")
2579847cf04SRussell King 	.l2c_aux_val	= 0,
2589847cf04SRussell King 	.l2c_aux_mask	= ~0,
25999b3d294SThomas Petazzoni 	.smp		= smp_ops(armada_xp_smp_ops),
26099b3d294SThomas Petazzoni 	.init_machine	= mvebu_dt_init,
26101178890SThomas Petazzoni 	.init_irq       = mvebu_init_irq,
26299b3d294SThomas Petazzoni 	.restart	= mvebu_restart,
263*8da2b2f7SThomas Petazzoni 	.reserve        = mvebu_memblock_reserve,
26499b3d294SThomas Petazzoni 	.dt_compat	= armada_370_xp_dt_compat,
26599b3d294SThomas Petazzoni MACHINE_END
266d3ce7f25SGregory CLEMENT 
267d3ce7f25SGregory CLEMENT static const char * const armada_375_dt_compat[] = {
268d3ce7f25SGregory CLEMENT 	"marvell,armada375",
269d3ce7f25SGregory CLEMENT 	NULL,
270d3ce7f25SGregory CLEMENT };
271d3ce7f25SGregory CLEMENT 
272d3ce7f25SGregory CLEMENT DT_MACHINE_START(ARMADA_375_DT, "Marvell Armada 375 (Device Tree)")
2739847cf04SRussell King 	.l2c_aux_val	= 0,
2749847cf04SRussell King 	.l2c_aux_mask	= ~0,
27501178890SThomas Petazzoni 	.init_irq       = mvebu_init_irq,
2765fd62066SEzequiel Garcia 	.init_machine	= mvebu_dt_init,
277d3ce7f25SGregory CLEMENT 	.restart	= mvebu_restart,
278d3ce7f25SGregory CLEMENT 	.dt_compat	= armada_375_dt_compat,
279d3ce7f25SGregory CLEMENT MACHINE_END
2809aa30f1cSThomas Petazzoni 
2819aa30f1cSThomas Petazzoni static const char * const armada_38x_dt_compat[] = {
2829aa30f1cSThomas Petazzoni 	"marvell,armada380",
2839aa30f1cSThomas Petazzoni 	"marvell,armada385",
2849aa30f1cSThomas Petazzoni 	NULL,
2859aa30f1cSThomas Petazzoni };
2869aa30f1cSThomas Petazzoni 
2879aa30f1cSThomas Petazzoni DT_MACHINE_START(ARMADA_38X_DT, "Marvell Armada 380/385 (Device Tree)")
2889847cf04SRussell King 	.l2c_aux_val	= 0,
2899847cf04SRussell King 	.l2c_aux_mask	= ~0,
29001178890SThomas Petazzoni 	.init_irq       = mvebu_init_irq,
2919aa30f1cSThomas Petazzoni 	.restart	= mvebu_restart,
2929aa30f1cSThomas Petazzoni 	.dt_compat	= armada_38x_dt_compat,
2939aa30f1cSThomas Petazzoni MACHINE_END
294