xref: /openbmc/linux/arch/arm/mach-mv78xx0/mv78xx0.h (revision 4c811b99b4de975f6c624efb269ed719e75a3035)
1*4c811b99SArnd Bergmann /*
2*4c811b99SArnd Bergmann  * Generic definitions for Marvell MV78xx0 SoC flavors:
3*4c811b99SArnd Bergmann  *  MV781x0 and MV782x0.
4*4c811b99SArnd Bergmann  *
5*4c811b99SArnd Bergmann  * This file is licensed under the terms of the GNU General Public
6*4c811b99SArnd Bergmann  * License version 2.  This program is licensed "as is" without any
7*4c811b99SArnd Bergmann  * warranty of any kind, whether express or implied.
8*4c811b99SArnd Bergmann  */
9*4c811b99SArnd Bergmann 
10*4c811b99SArnd Bergmann #ifndef __ASM_ARCH_MV78XX0_H
11*4c811b99SArnd Bergmann #define __ASM_ARCH_MV78XX0_H
12*4c811b99SArnd Bergmann 
13*4c811b99SArnd Bergmann #include "irqs.h"
14*4c811b99SArnd Bergmann 
15*4c811b99SArnd Bergmann /*
16*4c811b99SArnd Bergmann  * Marvell MV78xx0 address maps.
17*4c811b99SArnd Bergmann  *
18*4c811b99SArnd Bergmann  * phys
19*4c811b99SArnd Bergmann  * c0000000	PCIe Memory space
20*4c811b99SArnd Bergmann  * f0800000	PCIe #0 I/O space
21*4c811b99SArnd Bergmann  * f0900000	PCIe #1 I/O space
22*4c811b99SArnd Bergmann  * f0a00000	PCIe #2 I/O space
23*4c811b99SArnd Bergmann  * f0b00000	PCIe #3 I/O space
24*4c811b99SArnd Bergmann  * f0c00000	PCIe #4 I/O space
25*4c811b99SArnd Bergmann  * f0d00000	PCIe #5 I/O space
26*4c811b99SArnd Bergmann  * f0e00000	PCIe #6 I/O space
27*4c811b99SArnd Bergmann  * f0f00000	PCIe #7 I/O space
28*4c811b99SArnd Bergmann  * f1000000	on-chip peripheral registers
29*4c811b99SArnd Bergmann  *
30*4c811b99SArnd Bergmann  * virt		phys		size
31*4c811b99SArnd Bergmann  * fe400000	f102x000	16K	core-specific peripheral registers
32*4c811b99SArnd Bergmann  * fee00000	f0800000	64K	PCIe #0 I/O space
33*4c811b99SArnd Bergmann  * fee10000	f0900000	64K	PCIe #1 I/O space
34*4c811b99SArnd Bergmann  * fee20000	f0a00000	64K	PCIe #2 I/O space
35*4c811b99SArnd Bergmann  * fee30000	f0b00000	64K	PCIe #3 I/O space
36*4c811b99SArnd Bergmann  * fee40000	f0c00000	64K	PCIe #4 I/O space
37*4c811b99SArnd Bergmann  * fee50000	f0d00000	64K	PCIe #5 I/O space
38*4c811b99SArnd Bergmann  * fee60000	f0e00000	64K	PCIe #6 I/O space
39*4c811b99SArnd Bergmann  * fee70000	f0f00000	64K	PCIe #7 I/O space
40*4c811b99SArnd Bergmann  * fd000000	f1000000	1M	on-chip peripheral registers
41*4c811b99SArnd Bergmann  */
42*4c811b99SArnd Bergmann #define MV78XX0_CORE0_REGS_PHYS_BASE	0xf1020000
43*4c811b99SArnd Bergmann #define MV78XX0_CORE1_REGS_PHYS_BASE	0xf1024000
44*4c811b99SArnd Bergmann #define MV78XX0_CORE_REGS_VIRT_BASE	IOMEM(0xfe400000)
45*4c811b99SArnd Bergmann #define MV78XX0_CORE_REGS_PHYS_BASE	0xfe400000
46*4c811b99SArnd Bergmann #define MV78XX0_CORE_REGS_SIZE		SZ_16K
47*4c811b99SArnd Bergmann 
48*4c811b99SArnd Bergmann #define MV78XX0_PCIE_IO_PHYS_BASE(i)	(0xf0800000 + ((i) << 20))
49*4c811b99SArnd Bergmann #define MV78XX0_PCIE_IO_SIZE		SZ_1M
50*4c811b99SArnd Bergmann 
51*4c811b99SArnd Bergmann #define MV78XX0_REGS_PHYS_BASE		0xf1000000
52*4c811b99SArnd Bergmann #define MV78XX0_REGS_VIRT_BASE		IOMEM(0xfd000000)
53*4c811b99SArnd Bergmann #define MV78XX0_REGS_SIZE		SZ_1M
54*4c811b99SArnd Bergmann 
55*4c811b99SArnd Bergmann #define MV78XX0_PCIE_MEM_PHYS_BASE	0xc0000000
56*4c811b99SArnd Bergmann #define MV78XX0_PCIE_MEM_SIZE		0x30000000
57*4c811b99SArnd Bergmann 
58*4c811b99SArnd Bergmann /*
59*4c811b99SArnd Bergmann  * Core-specific peripheral registers.
60*4c811b99SArnd Bergmann  */
61*4c811b99SArnd Bergmann #define BRIDGE_VIRT_BASE	(MV78XX0_CORE_REGS_VIRT_BASE)
62*4c811b99SArnd Bergmann #define BRIDGE_PHYS_BASE	(MV78XX0_CORE_REGS_PHYS_BASE)
63*4c811b99SArnd Bergmann #define  BRIDGE_WINS_CPU0_BASE  (MV78XX0_CORE0_REGS_PHYS_BASE)
64*4c811b99SArnd Bergmann #define  BRIDGE_WINS_CPU1_BASE  (MV78XX0_CORE1_REGS_PHYS_BASE)
65*4c811b99SArnd Bergmann #define  BRIDGE_WINS_SZ         (0xA000)
66*4c811b99SArnd Bergmann 
67*4c811b99SArnd Bergmann /*
68*4c811b99SArnd Bergmann  * Register Map
69*4c811b99SArnd Bergmann  */
70*4c811b99SArnd Bergmann #define DDR_VIRT_BASE		(MV78XX0_REGS_VIRT_BASE + 0x00000)
71*4c811b99SArnd Bergmann #define DDR_PHYS_BASE           (MV78XX0_REGS_PHYS_BASE + 0x00000)
72*4c811b99SArnd Bergmann #define  DDR_WINDOW_CPU0_BASE	(DDR_PHYS_BASE + 0x1500)
73*4c811b99SArnd Bergmann #define  DDR_WINDOW_CPU1_BASE	(DDR_PHYS_BASE + 0x1570)
74*4c811b99SArnd Bergmann #define  DDR_WINDOW_CPU_SZ      (0x20)
75*4c811b99SArnd Bergmann 
76*4c811b99SArnd Bergmann #define DEV_BUS_PHYS_BASE	(MV78XX0_REGS_PHYS_BASE + 0x10000)
77*4c811b99SArnd Bergmann #define DEV_BUS_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x10000)
78*4c811b99SArnd Bergmann #define  SAMPLE_AT_RESET_LOW	(DEV_BUS_VIRT_BASE + 0x0030)
79*4c811b99SArnd Bergmann #define  SAMPLE_AT_RESET_HIGH	(DEV_BUS_VIRT_BASE + 0x0034)
80*4c811b99SArnd Bergmann #define  GPIO_VIRT_BASE		(DEV_BUS_VIRT_BASE + 0x0100)
81*4c811b99SArnd Bergmann #define  I2C_0_PHYS_BASE	(DEV_BUS_PHYS_BASE + 0x1000)
82*4c811b99SArnd Bergmann #define  I2C_1_PHYS_BASE	(DEV_BUS_PHYS_BASE + 0x1100)
83*4c811b99SArnd Bergmann #define  UART0_PHYS_BASE	(DEV_BUS_PHYS_BASE + 0x2000)
84*4c811b99SArnd Bergmann #define  UART0_VIRT_BASE	(DEV_BUS_VIRT_BASE + 0x2000)
85*4c811b99SArnd Bergmann #define  UART1_PHYS_BASE	(DEV_BUS_PHYS_BASE + 0x2100)
86*4c811b99SArnd Bergmann #define  UART1_VIRT_BASE	(DEV_BUS_VIRT_BASE + 0x2100)
87*4c811b99SArnd Bergmann #define  UART2_PHYS_BASE	(DEV_BUS_PHYS_BASE + 0x2200)
88*4c811b99SArnd Bergmann #define  UART2_VIRT_BASE	(DEV_BUS_VIRT_BASE + 0x2200)
89*4c811b99SArnd Bergmann #define  UART3_PHYS_BASE	(DEV_BUS_PHYS_BASE + 0x2300)
90*4c811b99SArnd Bergmann #define  UART3_VIRT_BASE	(DEV_BUS_VIRT_BASE + 0x2300)
91*4c811b99SArnd Bergmann 
92*4c811b99SArnd Bergmann #define GE10_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x30000)
93*4c811b99SArnd Bergmann #define GE11_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x34000)
94*4c811b99SArnd Bergmann 
95*4c811b99SArnd Bergmann #define PCIE00_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x40000)
96*4c811b99SArnd Bergmann #define PCIE01_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x44000)
97*4c811b99SArnd Bergmann #define PCIE02_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x48000)
98*4c811b99SArnd Bergmann #define PCIE03_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x4c000)
99*4c811b99SArnd Bergmann 
100*4c811b99SArnd Bergmann #define USB0_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x50000)
101*4c811b99SArnd Bergmann #define USB1_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x51000)
102*4c811b99SArnd Bergmann #define USB2_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x52000)
103*4c811b99SArnd Bergmann 
104*4c811b99SArnd Bergmann #define GE00_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x70000)
105*4c811b99SArnd Bergmann #define GE01_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0x74000)
106*4c811b99SArnd Bergmann 
107*4c811b99SArnd Bergmann #define PCIE10_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x80000)
108*4c811b99SArnd Bergmann #define PCIE11_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x84000)
109*4c811b99SArnd Bergmann #define PCIE12_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x88000)
110*4c811b99SArnd Bergmann #define PCIE13_VIRT_BASE	(MV78XX0_REGS_VIRT_BASE + 0x8c000)
111*4c811b99SArnd Bergmann 
112*4c811b99SArnd Bergmann #define SATA_PHYS_BASE		(MV78XX0_REGS_PHYS_BASE + 0xa0000)
113*4c811b99SArnd Bergmann 
114*4c811b99SArnd Bergmann /*
115*4c811b99SArnd Bergmann  * Supported devices and revisions.
116*4c811b99SArnd Bergmann  */
117*4c811b99SArnd Bergmann #define MV78X00_Z0_DEV_ID	0x6381
118*4c811b99SArnd Bergmann #define MV78X00_REV_Z0		1
119*4c811b99SArnd Bergmann 
120*4c811b99SArnd Bergmann #define MV78100_DEV_ID		0x7810
121*4c811b99SArnd Bergmann #define MV78100_REV_A0		1
122*4c811b99SArnd Bergmann #define MV78100_REV_A1		2
123*4c811b99SArnd Bergmann 
124*4c811b99SArnd Bergmann #define MV78200_DEV_ID		0x7820
125*4c811b99SArnd Bergmann #define MV78200_REV_A0		1
126*4c811b99SArnd Bergmann 
127*4c811b99SArnd Bergmann #endif
128