175a6faf6SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2389ee0c2SHaojian Zhuang /*
3389ee0c2SHaojian Zhuang * Copyright (c) 2013 Linaro Ltd.
4*c1ce9d80SHao Fang * Copyright (c) 2013 HiSilicon Limited.
5389ee0c2SHaojian Zhuang */
6389ee0c2SHaojian Zhuang
7389ee0c2SHaojian Zhuang #include <linux/cpu.h>
8389ee0c2SHaojian Zhuang #include <linux/delay.h>
9389ee0c2SHaojian Zhuang #include <linux/io.h>
10389ee0c2SHaojian Zhuang #include <linux/of_address.h>
11389ee0c2SHaojian Zhuang #include <asm/cacheflush.h>
12389ee0c2SHaojian Zhuang #include <asm/smp_plat.h>
13389ee0c2SHaojian Zhuang #include "core.h"
14389ee0c2SHaojian Zhuang
15389ee0c2SHaojian Zhuang /* Sysctrl registers in Hi3620 SoC */
16389ee0c2SHaojian Zhuang #define SCISOEN 0xc0
17389ee0c2SHaojian Zhuang #define SCISODIS 0xc4
18389ee0c2SHaojian Zhuang #define SCPERPWREN 0xd0
19389ee0c2SHaojian Zhuang #define SCPERPWRDIS 0xd4
20389ee0c2SHaojian Zhuang #define SCCPUCOREEN 0xf4
21389ee0c2SHaojian Zhuang #define SCCPUCOREDIS 0xf8
22389ee0c2SHaojian Zhuang #define SCPERCTRL0 0x200
23389ee0c2SHaojian Zhuang #define SCCPURSTEN 0x410
24389ee0c2SHaojian Zhuang #define SCCPURSTDIS 0x414
25389ee0c2SHaojian Zhuang
26389ee0c2SHaojian Zhuang /*
27389ee0c2SHaojian Zhuang * bit definition in SCISOEN/SCPERPWREN/...
28389ee0c2SHaojian Zhuang *
29389ee0c2SHaojian Zhuang * CPU2_ISO_CTRL (1 << 5)
30389ee0c2SHaojian Zhuang * CPU3_ISO_CTRL (1 << 6)
31389ee0c2SHaojian Zhuang * ...
32389ee0c2SHaojian Zhuang */
33389ee0c2SHaojian Zhuang #define CPU2_ISO_CTRL (1 << 5)
34389ee0c2SHaojian Zhuang
35389ee0c2SHaojian Zhuang /*
36389ee0c2SHaojian Zhuang * bit definition in SCPERCTRL0
37389ee0c2SHaojian Zhuang *
38389ee0c2SHaojian Zhuang * CPU0_WFI_MASK_CFG (1 << 28)
39389ee0c2SHaojian Zhuang * CPU1_WFI_MASK_CFG (1 << 29)
40389ee0c2SHaojian Zhuang * ...
41389ee0c2SHaojian Zhuang */
42389ee0c2SHaojian Zhuang #define CPU0_WFI_MASK_CFG (1 << 28)
43389ee0c2SHaojian Zhuang
44389ee0c2SHaojian Zhuang /*
45389ee0c2SHaojian Zhuang * bit definition in SCCPURSTEN/...
46389ee0c2SHaojian Zhuang *
47389ee0c2SHaojian Zhuang * CPU0_SRST_REQ_EN (1 << 0)
48389ee0c2SHaojian Zhuang * CPU1_SRST_REQ_EN (1 << 1)
49389ee0c2SHaojian Zhuang * ...
50389ee0c2SHaojian Zhuang */
51389ee0c2SHaojian Zhuang #define CPU0_HPM_SRST_REQ_EN (1 << 22)
52389ee0c2SHaojian Zhuang #define CPU0_DBG_SRST_REQ_EN (1 << 12)
53389ee0c2SHaojian Zhuang #define CPU0_NEON_SRST_REQ_EN (1 << 4)
54389ee0c2SHaojian Zhuang #define CPU0_SRST_REQ_EN (1 << 0)
55389ee0c2SHaojian Zhuang
5606cc5c1dSHaifeng Yan #define HIX5HD2_PERI_CRG20 0x50
5706cc5c1dSHaifeng Yan #define CRG20_CPU1_RESET (1 << 17)
5806cc5c1dSHaifeng Yan
5906cc5c1dSHaifeng Yan #define HIX5HD2_PERI_PMC0 0x1000
6006cc5c1dSHaifeng Yan #define PMC0_CPU1_WAIT_MTCOMS_ACK (1 << 8)
6106cc5c1dSHaifeng Yan #define PMC0_CPU1_PMC_ENABLE (1 << 7)
6206cc5c1dSHaifeng Yan #define PMC0_CPU1_POWERDOWN (1 << 3)
6306cc5c1dSHaifeng Yan
647fda91e7SWang Long #define HIP01_PERI9 0x50
657fda91e7SWang Long #define PERI9_CPU1_RESET (1 << 1)
667fda91e7SWang Long
67389ee0c2SHaojian Zhuang enum {
68389ee0c2SHaojian Zhuang HI3620_CTRL,
69389ee0c2SHaojian Zhuang ERROR_CTRL,
70389ee0c2SHaojian Zhuang };
71389ee0c2SHaojian Zhuang
72389ee0c2SHaojian Zhuang static void __iomem *ctrl_base;
73389ee0c2SHaojian Zhuang static int id;
74389ee0c2SHaojian Zhuang
set_cpu_hi3620(int cpu,bool enable)75389ee0c2SHaojian Zhuang static void set_cpu_hi3620(int cpu, bool enable)
76389ee0c2SHaojian Zhuang {
77389ee0c2SHaojian Zhuang u32 val = 0;
78389ee0c2SHaojian Zhuang
79389ee0c2SHaojian Zhuang if (enable) {
80389ee0c2SHaojian Zhuang /* MTCMOS set */
81389ee0c2SHaojian Zhuang if ((cpu == 2) || (cpu == 3))
82389ee0c2SHaojian Zhuang writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
83389ee0c2SHaojian Zhuang ctrl_base + SCPERPWREN);
84389ee0c2SHaojian Zhuang udelay(100);
85389ee0c2SHaojian Zhuang
86389ee0c2SHaojian Zhuang /* Enable core */
87389ee0c2SHaojian Zhuang writel_relaxed(0x01 << cpu, ctrl_base + SCCPUCOREEN);
88389ee0c2SHaojian Zhuang
89389ee0c2SHaojian Zhuang /* unreset */
90389ee0c2SHaojian Zhuang val = CPU0_DBG_SRST_REQ_EN | CPU0_NEON_SRST_REQ_EN
91389ee0c2SHaojian Zhuang | CPU0_SRST_REQ_EN;
92389ee0c2SHaojian Zhuang writel_relaxed(val << cpu, ctrl_base + SCCPURSTDIS);
93389ee0c2SHaojian Zhuang /* reset */
94389ee0c2SHaojian Zhuang val |= CPU0_HPM_SRST_REQ_EN;
95389ee0c2SHaojian Zhuang writel_relaxed(val << cpu, ctrl_base + SCCPURSTEN);
96389ee0c2SHaojian Zhuang
97389ee0c2SHaojian Zhuang /* ISO disable */
98389ee0c2SHaojian Zhuang if ((cpu == 2) || (cpu == 3))
99389ee0c2SHaojian Zhuang writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
100389ee0c2SHaojian Zhuang ctrl_base + SCISODIS);
101389ee0c2SHaojian Zhuang udelay(1);
102389ee0c2SHaojian Zhuang
103389ee0c2SHaojian Zhuang /* WFI Mask */
104389ee0c2SHaojian Zhuang val = readl_relaxed(ctrl_base + SCPERCTRL0);
105389ee0c2SHaojian Zhuang val &= ~(CPU0_WFI_MASK_CFG << cpu);
106389ee0c2SHaojian Zhuang writel_relaxed(val, ctrl_base + SCPERCTRL0);
107389ee0c2SHaojian Zhuang
108389ee0c2SHaojian Zhuang /* Unreset */
109389ee0c2SHaojian Zhuang val = CPU0_DBG_SRST_REQ_EN | CPU0_NEON_SRST_REQ_EN
110389ee0c2SHaojian Zhuang | CPU0_SRST_REQ_EN | CPU0_HPM_SRST_REQ_EN;
111389ee0c2SHaojian Zhuang writel_relaxed(val << cpu, ctrl_base + SCCPURSTDIS);
112389ee0c2SHaojian Zhuang } else {
113389ee0c2SHaojian Zhuang /* wfi mask */
114389ee0c2SHaojian Zhuang val = readl_relaxed(ctrl_base + SCPERCTRL0);
115389ee0c2SHaojian Zhuang val |= (CPU0_WFI_MASK_CFG << cpu);
116389ee0c2SHaojian Zhuang writel_relaxed(val, ctrl_base + SCPERCTRL0);
117389ee0c2SHaojian Zhuang
118389ee0c2SHaojian Zhuang /* disable core*/
119389ee0c2SHaojian Zhuang writel_relaxed(0x01 << cpu, ctrl_base + SCCPUCOREDIS);
120389ee0c2SHaojian Zhuang
121389ee0c2SHaojian Zhuang if ((cpu == 2) || (cpu == 3)) {
122389ee0c2SHaojian Zhuang /* iso enable */
123389ee0c2SHaojian Zhuang writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
124389ee0c2SHaojian Zhuang ctrl_base + SCISOEN);
125389ee0c2SHaojian Zhuang udelay(1);
126389ee0c2SHaojian Zhuang }
127389ee0c2SHaojian Zhuang
128389ee0c2SHaojian Zhuang /* reset */
129389ee0c2SHaojian Zhuang val = CPU0_DBG_SRST_REQ_EN | CPU0_NEON_SRST_REQ_EN
130389ee0c2SHaojian Zhuang | CPU0_SRST_REQ_EN | CPU0_HPM_SRST_REQ_EN;
131389ee0c2SHaojian Zhuang writel_relaxed(val << cpu, ctrl_base + SCCPURSTEN);
132389ee0c2SHaojian Zhuang
133389ee0c2SHaojian Zhuang if ((cpu == 2) || (cpu == 3)) {
134389ee0c2SHaojian Zhuang /* MTCMOS unset */
135389ee0c2SHaojian Zhuang writel_relaxed(CPU2_ISO_CTRL << (cpu - 2),
136389ee0c2SHaojian Zhuang ctrl_base + SCPERPWRDIS);
137389ee0c2SHaojian Zhuang udelay(100);
138389ee0c2SHaojian Zhuang }
139389ee0c2SHaojian Zhuang }
140389ee0c2SHaojian Zhuang }
141389ee0c2SHaojian Zhuang
hi3xxx_hotplug_init(void)142389ee0c2SHaojian Zhuang static int hi3xxx_hotplug_init(void)
143389ee0c2SHaojian Zhuang {
144389ee0c2SHaojian Zhuang struct device_node *node;
145389ee0c2SHaojian Zhuang
146389ee0c2SHaojian Zhuang node = of_find_compatible_node(NULL, NULL, "hisilicon,sysctrl");
147d396cb18SNicholas Mc Guire if (!node) {
148389ee0c2SHaojian Zhuang id = ERROR_CTRL;
149389ee0c2SHaojian Zhuang return -ENOENT;
150389ee0c2SHaojian Zhuang }
151389ee0c2SHaojian Zhuang
152d396cb18SNicholas Mc Guire ctrl_base = of_iomap(node, 0);
153d396cb18SNicholas Mc Guire of_node_put(node);
154d396cb18SNicholas Mc Guire if (!ctrl_base) {
155d396cb18SNicholas Mc Guire id = ERROR_CTRL;
156d396cb18SNicholas Mc Guire return -ENOMEM;
157d396cb18SNicholas Mc Guire }
158d396cb18SNicholas Mc Guire
159d396cb18SNicholas Mc Guire id = HI3620_CTRL;
160d396cb18SNicholas Mc Guire return 0;
161d396cb18SNicholas Mc Guire }
162d396cb18SNicholas Mc Guire
hi3xxx_set_cpu(int cpu,bool enable)163389ee0c2SHaojian Zhuang void hi3xxx_set_cpu(int cpu, bool enable)
164389ee0c2SHaojian Zhuang {
165389ee0c2SHaojian Zhuang if (!ctrl_base) {
166389ee0c2SHaojian Zhuang if (hi3xxx_hotplug_init() < 0)
167389ee0c2SHaojian Zhuang return;
168389ee0c2SHaojian Zhuang }
169389ee0c2SHaojian Zhuang
170389ee0c2SHaojian Zhuang if (id == HI3620_CTRL)
171389ee0c2SHaojian Zhuang set_cpu_hi3620(cpu, enable);
172389ee0c2SHaojian Zhuang }
173389ee0c2SHaojian Zhuang
hix5hd2_hotplug_init(void)17406cc5c1dSHaifeng Yan static bool hix5hd2_hotplug_init(void)
17506cc5c1dSHaifeng Yan {
17606cc5c1dSHaifeng Yan struct device_node *np;
17706cc5c1dSHaifeng Yan
17806cc5c1dSHaifeng Yan np = of_find_compatible_node(NULL, NULL, "hisilicon,cpuctrl");
17981646a3dSNicholas Mc Guire if (!np)
18006cc5c1dSHaifeng Yan return false;
18181646a3dSNicholas Mc Guire
18281646a3dSNicholas Mc Guire ctrl_base = of_iomap(np, 0);
18381646a3dSNicholas Mc Guire of_node_put(np);
18481646a3dSNicholas Mc Guire if (!ctrl_base)
18581646a3dSNicholas Mc Guire return false;
18681646a3dSNicholas Mc Guire
18781646a3dSNicholas Mc Guire return true;
18806cc5c1dSHaifeng Yan }
18906cc5c1dSHaifeng Yan
hix5hd2_set_cpu(int cpu,bool enable)19006cc5c1dSHaifeng Yan void hix5hd2_set_cpu(int cpu, bool enable)
19106cc5c1dSHaifeng Yan {
19206cc5c1dSHaifeng Yan u32 val = 0;
19306cc5c1dSHaifeng Yan
19406cc5c1dSHaifeng Yan if (!ctrl_base)
19506cc5c1dSHaifeng Yan if (!hix5hd2_hotplug_init())
19606cc5c1dSHaifeng Yan BUG();
19706cc5c1dSHaifeng Yan
19806cc5c1dSHaifeng Yan if (enable) {
19906cc5c1dSHaifeng Yan /* power on cpu1 */
20006cc5c1dSHaifeng Yan val = readl_relaxed(ctrl_base + HIX5HD2_PERI_PMC0);
20106cc5c1dSHaifeng Yan val &= ~(PMC0_CPU1_WAIT_MTCOMS_ACK | PMC0_CPU1_POWERDOWN);
20206cc5c1dSHaifeng Yan val |= PMC0_CPU1_PMC_ENABLE;
20306cc5c1dSHaifeng Yan writel_relaxed(val, ctrl_base + HIX5HD2_PERI_PMC0);
20406cc5c1dSHaifeng Yan /* unreset */
20506cc5c1dSHaifeng Yan val = readl_relaxed(ctrl_base + HIX5HD2_PERI_CRG20);
20606cc5c1dSHaifeng Yan val &= ~CRG20_CPU1_RESET;
20706cc5c1dSHaifeng Yan writel_relaxed(val, ctrl_base + HIX5HD2_PERI_CRG20);
20806cc5c1dSHaifeng Yan } else {
20906cc5c1dSHaifeng Yan /* power down cpu1 */
21006cc5c1dSHaifeng Yan val = readl_relaxed(ctrl_base + HIX5HD2_PERI_PMC0);
21106cc5c1dSHaifeng Yan val |= PMC0_CPU1_PMC_ENABLE | PMC0_CPU1_POWERDOWN;
21206cc5c1dSHaifeng Yan val &= ~PMC0_CPU1_WAIT_MTCOMS_ACK;
21306cc5c1dSHaifeng Yan writel_relaxed(val, ctrl_base + HIX5HD2_PERI_PMC0);
21406cc5c1dSHaifeng Yan
21506cc5c1dSHaifeng Yan /* reset */
21606cc5c1dSHaifeng Yan val = readl_relaxed(ctrl_base + HIX5HD2_PERI_CRG20);
21706cc5c1dSHaifeng Yan val |= CRG20_CPU1_RESET;
21806cc5c1dSHaifeng Yan writel_relaxed(val, ctrl_base + HIX5HD2_PERI_CRG20);
21906cc5c1dSHaifeng Yan }
22006cc5c1dSHaifeng Yan }
22106cc5c1dSHaifeng Yan
hip01_set_cpu(int cpu,bool enable)2227fda91e7SWang Long void hip01_set_cpu(int cpu, bool enable)
2237fda91e7SWang Long {
2247fda91e7SWang Long unsigned int temp;
2257fda91e7SWang Long struct device_node *np;
2267fda91e7SWang Long
2277fda91e7SWang Long if (!ctrl_base) {
2287fda91e7SWang Long np = of_find_compatible_node(NULL, NULL, "hisilicon,hip01-sysctrl");
2299f30b5aeSNicholas Mc Guire BUG_ON(!np);
2307fda91e7SWang Long ctrl_base = of_iomap(np, 0);
2319f30b5aeSNicholas Mc Guire of_node_put(np);
2329f30b5aeSNicholas Mc Guire BUG_ON(!ctrl_base);
2337fda91e7SWang Long }
2347fda91e7SWang Long
2357fda91e7SWang Long if (enable) {
2367fda91e7SWang Long /* reset on CPU1 */
2377fda91e7SWang Long temp = readl_relaxed(ctrl_base + HIP01_PERI9);
2387fda91e7SWang Long temp |= PERI9_CPU1_RESET;
2397fda91e7SWang Long writel_relaxed(temp, ctrl_base + HIP01_PERI9);
2407fda91e7SWang Long
2417fda91e7SWang Long udelay(50);
2427fda91e7SWang Long
2437fda91e7SWang Long /* unreset on CPU1 */
2447fda91e7SWang Long temp = readl_relaxed(ctrl_base + HIP01_PERI9);
2457fda91e7SWang Long temp &= ~PERI9_CPU1_RESET;
2467fda91e7SWang Long writel_relaxed(temp, ctrl_base + HIP01_PERI9);
2477fda91e7SWang Long }
2487fda91e7SWang Long }
2497fda91e7SWang Long
cpu_enter_lowpower(void)250389ee0c2SHaojian Zhuang static inline void cpu_enter_lowpower(void)
251389ee0c2SHaojian Zhuang {
252389ee0c2SHaojian Zhuang unsigned int v;
253389ee0c2SHaojian Zhuang
254389ee0c2SHaojian Zhuang flush_cache_all();
255389ee0c2SHaojian Zhuang
256389ee0c2SHaojian Zhuang /*
257389ee0c2SHaojian Zhuang * Turn off coherency and L1 D-cache
258389ee0c2SHaojian Zhuang */
259389ee0c2SHaojian Zhuang asm volatile(
260389ee0c2SHaojian Zhuang " mrc p15, 0, %0, c1, c0, 1\n"
261389ee0c2SHaojian Zhuang " bic %0, %0, #0x40\n"
262389ee0c2SHaojian Zhuang " mcr p15, 0, %0, c1, c0, 1\n"
263389ee0c2SHaojian Zhuang " mrc p15, 0, %0, c1, c0, 0\n"
264389ee0c2SHaojian Zhuang " bic %0, %0, #0x04\n"
265389ee0c2SHaojian Zhuang " mcr p15, 0, %0, c1, c0, 0\n"
266389ee0c2SHaojian Zhuang : "=&r" (v)
267389ee0c2SHaojian Zhuang : "r" (0)
268389ee0c2SHaojian Zhuang : "cc");
269389ee0c2SHaojian Zhuang }
270389ee0c2SHaojian Zhuang
2711d858f31SArnd Bergmann #ifdef CONFIG_HOTPLUG_CPU
hi3xxx_cpu_die(unsigned int cpu)272389ee0c2SHaojian Zhuang void hi3xxx_cpu_die(unsigned int cpu)
273389ee0c2SHaojian Zhuang {
274389ee0c2SHaojian Zhuang cpu_enter_lowpower();
275389ee0c2SHaojian Zhuang hi3xxx_set_cpu_jump(cpu, phys_to_virt(0));
276389ee0c2SHaojian Zhuang cpu_do_idle();
277389ee0c2SHaojian Zhuang
278389ee0c2SHaojian Zhuang /* We should have never returned from idle */
279389ee0c2SHaojian Zhuang panic("cpu %d unexpectedly exit from shutdown\n", cpu);
280389ee0c2SHaojian Zhuang }
281389ee0c2SHaojian Zhuang
hi3xxx_cpu_kill(unsigned int cpu)282389ee0c2SHaojian Zhuang int hi3xxx_cpu_kill(unsigned int cpu)
283389ee0c2SHaojian Zhuang {
284389ee0c2SHaojian Zhuang unsigned long timeout = jiffies + msecs_to_jiffies(50);
285389ee0c2SHaojian Zhuang
286389ee0c2SHaojian Zhuang while (hi3xxx_get_cpu_jump(cpu))
287389ee0c2SHaojian Zhuang if (time_after(jiffies, timeout))
288389ee0c2SHaojian Zhuang return 0;
289389ee0c2SHaojian Zhuang hi3xxx_set_cpu(cpu, false);
290389ee0c2SHaojian Zhuang return 1;
291389ee0c2SHaojian Zhuang }
29206cc5c1dSHaifeng Yan
hix5hd2_cpu_die(unsigned int cpu)29306cc5c1dSHaifeng Yan void hix5hd2_cpu_die(unsigned int cpu)
29406cc5c1dSHaifeng Yan {
29506cc5c1dSHaifeng Yan flush_cache_all();
29606cc5c1dSHaifeng Yan hix5hd2_set_cpu(cpu, false);
29706cc5c1dSHaifeng Yan }
2981d858f31SArnd Bergmann #endif
299