xref: /openbmc/linux/arch/arm/mach-exynos/platsmp.c (revision 9f294c178e03d824a89a85284b04c0770425de76)
14552386aSPankaj Dubey  /*
283014579SKukjin Kim  * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
383014579SKukjin Kim  *		http://www.samsung.com
483014579SKukjin Kim  *
583014579SKukjin Kim  * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
683014579SKukjin Kim  *
783014579SKukjin Kim  *  Copyright (C) 2002 ARM Ltd.
883014579SKukjin Kim  *  All Rights Reserved
983014579SKukjin Kim  *
1083014579SKukjin Kim  * This program is free software; you can redistribute it and/or modify
1183014579SKukjin Kim  * it under the terms of the GNU General Public License version 2 as
1283014579SKukjin Kim  * published by the Free Software Foundation.
1383014579SKukjin Kim */
1483014579SKukjin Kim 
1583014579SKukjin Kim #include <linux/init.h>
1683014579SKukjin Kim #include <linux/errno.h>
1783014579SKukjin Kim #include <linux/delay.h>
1883014579SKukjin Kim #include <linux/device.h>
1983014579SKukjin Kim #include <linux/jiffies.h>
2083014579SKukjin Kim #include <linux/smp.h>
2183014579SKukjin Kim #include <linux/io.h>
22b3205deaSSachin Kamat #include <linux/of_address.h>
2383014579SKukjin Kim 
2483014579SKukjin Kim #include <asm/cacheflush.h>
256f0b7c0cSKrzysztof Kozlowski #include <asm/cp15.h>
26eb50439bSWill Deacon #include <asm/smp_plat.h>
2783014579SKukjin Kim #include <asm/smp_scu.h>
28beddf63fSTomasz Figa #include <asm/firmware.h>
2983014579SKukjin Kim 
302e94ac42SPankaj Dubey #include <mach/map.h>
312e94ac42SPankaj Dubey 
3206853ae4SMarc Zyngier #include "common.h"
3365c9a853SKukjin Kim #include "regs-pmu.h"
3406853ae4SMarc Zyngier 
3583014579SKukjin Kim extern void exynos4_secondary_startup(void);
3683014579SKukjin Kim 
376f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
3813cfa6c4SKrzysztof Kozlowski static inline void cpu_leave_lowpower(u32 core_id)
396f0b7c0cSKrzysztof Kozlowski {
406f0b7c0cSKrzysztof Kozlowski 	unsigned int v;
416f0b7c0cSKrzysztof Kozlowski 
426f0b7c0cSKrzysztof Kozlowski 	asm volatile(
436f0b7c0cSKrzysztof Kozlowski 	"mrc	p15, 0, %0, c1, c0, 0\n"
446f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %1\n"
456f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 0\n"
466f0b7c0cSKrzysztof Kozlowski 	"	mrc	p15, 0, %0, c1, c0, 1\n"
476f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %2\n"
486f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 1\n"
496f0b7c0cSKrzysztof Kozlowski 	  : "=&r" (v)
506f0b7c0cSKrzysztof Kozlowski 	  : "Ir" (CR_C), "Ir" (0x40)
516f0b7c0cSKrzysztof Kozlowski 	  : "cc");
526f0b7c0cSKrzysztof Kozlowski }
536f0b7c0cSKrzysztof Kozlowski 
546f0b7c0cSKrzysztof Kozlowski static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
556f0b7c0cSKrzysztof Kozlowski {
566f0b7c0cSKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
576f0b7c0cSKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
586f0b7c0cSKrzysztof Kozlowski 
596f0b7c0cSKrzysztof Kozlowski 	for (;;) {
606f0b7c0cSKrzysztof Kozlowski 
616f0b7c0cSKrzysztof Kozlowski 		/* Turn the CPU off on next WFI instruction. */
626f0b7c0cSKrzysztof Kozlowski 		exynos_cpu_power_down(core_id);
636f0b7c0cSKrzysztof Kozlowski 
646f0b7c0cSKrzysztof Kozlowski 		wfi();
656f0b7c0cSKrzysztof Kozlowski 
666f0b7c0cSKrzysztof Kozlowski 		if (pen_release == core_id) {
676f0b7c0cSKrzysztof Kozlowski 			/*
686f0b7c0cSKrzysztof Kozlowski 			 * OK, proper wakeup, we're done
696f0b7c0cSKrzysztof Kozlowski 			 */
706f0b7c0cSKrzysztof Kozlowski 			break;
716f0b7c0cSKrzysztof Kozlowski 		}
726f0b7c0cSKrzysztof Kozlowski 
736f0b7c0cSKrzysztof Kozlowski 		/*
746f0b7c0cSKrzysztof Kozlowski 		 * Getting here, means that we have come out of WFI without
756f0b7c0cSKrzysztof Kozlowski 		 * having been woken up - this shouldn't happen
766f0b7c0cSKrzysztof Kozlowski 		 *
776f0b7c0cSKrzysztof Kozlowski 		 * Just note it happening - when we're woken, we can report
786f0b7c0cSKrzysztof Kozlowski 		 * its occurrence.
796f0b7c0cSKrzysztof Kozlowski 		 */
806f0b7c0cSKrzysztof Kozlowski 		(*spurious)++;
816f0b7c0cSKrzysztof Kozlowski 	}
826f0b7c0cSKrzysztof Kozlowski }
836f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
846f0b7c0cSKrzysztof Kozlowski 
857310d99fSKrzysztof Kozlowski /**
867310d99fSKrzysztof Kozlowski  * exynos_core_power_down : power down the specified cpu
877310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power down
887310d99fSKrzysztof Kozlowski  *
897310d99fSKrzysztof Kozlowski  * Power down the specified cpu. The sequence must be finished by a
907310d99fSKrzysztof Kozlowski  * call to cpu_do_idle()
917310d99fSKrzysztof Kozlowski  *
927310d99fSKrzysztof Kozlowski  */
937310d99fSKrzysztof Kozlowski void exynos_cpu_power_down(int cpu)
947310d99fSKrzysztof Kozlowski {
95497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf;
96497ab3b3SBartlomiej Zolnierkiewicz 
97ca489c58SKrzysztof Kozlowski 	if (cpu == 0 && (soc_is_exynos5420() || soc_is_exynos5800())) {
98adc548d7SAbhilash Kesavan 		/*
99adc548d7SAbhilash Kesavan 		 * Bypass power down for CPU0 during suspend. Check for
100adc548d7SAbhilash Kesavan 		 * the SYS_PWR_REG value to decide if we are suspending
101adc548d7SAbhilash Kesavan 		 * the system.
102adc548d7SAbhilash Kesavan 		 */
103adc548d7SAbhilash Kesavan 		int val = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
104adc548d7SAbhilash Kesavan 
105adc548d7SAbhilash Kesavan 		if (!(val & S5P_CORE_LOCAL_PWR_EN))
106adc548d7SAbhilash Kesavan 			return;
107adc548d7SAbhilash Kesavan 	}
108497ab3b3SBartlomiej Zolnierkiewicz 
109497ab3b3SBartlomiej Zolnierkiewicz 	core_conf = pmu_raw_readl(EXYNOS_ARM_CORE_CONFIGURATION(cpu));
110497ab3b3SBartlomiej Zolnierkiewicz 	core_conf &= ~S5P_CORE_LOCAL_PWR_EN;
111497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1127310d99fSKrzysztof Kozlowski }
1137310d99fSKrzysztof Kozlowski 
1147310d99fSKrzysztof Kozlowski /**
1157310d99fSKrzysztof Kozlowski  * exynos_cpu_power_up : power up the specified cpu
1167310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power up
1177310d99fSKrzysztof Kozlowski  *
1187310d99fSKrzysztof Kozlowski  * Power up the specified cpu
1197310d99fSKrzysztof Kozlowski  */
1207310d99fSKrzysztof Kozlowski void exynos_cpu_power_up(int cpu)
1217310d99fSKrzysztof Kozlowski {
122497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf = S5P_CORE_LOCAL_PWR_EN;
123497ab3b3SBartlomiej Zolnierkiewicz 
124497ab3b3SBartlomiej Zolnierkiewicz 	if (soc_is_exynos3250())
125497ab3b3SBartlomiej Zolnierkiewicz 		core_conf |= S5P_CORE_AUTOWAKEUP_EN;
126497ab3b3SBartlomiej Zolnierkiewicz 
127497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf,
1287310d99fSKrzysztof Kozlowski 			EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1297310d99fSKrzysztof Kozlowski }
1307310d99fSKrzysztof Kozlowski 
1317310d99fSKrzysztof Kozlowski /**
1327310d99fSKrzysztof Kozlowski  * exynos_cpu_power_state : returns the power state of the cpu
1337310d99fSKrzysztof Kozlowski  * @cpu : the cpu to retrieve the power state from
1347310d99fSKrzysztof Kozlowski  *
1357310d99fSKrzysztof Kozlowski  */
1367310d99fSKrzysztof Kozlowski int exynos_cpu_power_state(int cpu)
1377310d99fSKrzysztof Kozlowski {
138944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
1397310d99fSKrzysztof Kozlowski 			S5P_CORE_LOCAL_PWR_EN);
1407310d99fSKrzysztof Kozlowski }
1417310d99fSKrzysztof Kozlowski 
1427310d99fSKrzysztof Kozlowski /**
1437310d99fSKrzysztof Kozlowski  * exynos_cluster_power_down : power down the specified cluster
1447310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power down
1457310d99fSKrzysztof Kozlowski  */
1467310d99fSKrzysztof Kozlowski void exynos_cluster_power_down(int cluster)
1477310d99fSKrzysztof Kozlowski {
148944483d0SArnd Bergmann 	pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster));
1497310d99fSKrzysztof Kozlowski }
1507310d99fSKrzysztof Kozlowski 
1517310d99fSKrzysztof Kozlowski /**
1527310d99fSKrzysztof Kozlowski  * exynos_cluster_power_up : power up the specified cluster
1537310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power up
1547310d99fSKrzysztof Kozlowski  */
1557310d99fSKrzysztof Kozlowski void exynos_cluster_power_up(int cluster)
1567310d99fSKrzysztof Kozlowski {
157944483d0SArnd Bergmann 	pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
1587310d99fSKrzysztof Kozlowski 			EXYNOS_COMMON_CONFIGURATION(cluster));
1597310d99fSKrzysztof Kozlowski }
1607310d99fSKrzysztof Kozlowski 
1617310d99fSKrzysztof Kozlowski /**
1627310d99fSKrzysztof Kozlowski  * exynos_cluster_power_state : returns the power state of the cluster
1637310d99fSKrzysztof Kozlowski  * @cluster : the cluster to retrieve the power state from
1647310d99fSKrzysztof Kozlowski  *
1657310d99fSKrzysztof Kozlowski  */
1667310d99fSKrzysztof Kozlowski int exynos_cluster_power_state(int cluster)
1677310d99fSKrzysztof Kozlowski {
168944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) &
1697310d99fSKrzysztof Kozlowski 		S5P_CORE_LOCAL_PWR_EN);
1707310d99fSKrzysztof Kozlowski }
1717310d99fSKrzysztof Kozlowski 
172712eddf7SBartlomiej Zolnierkiewicz void __iomem *cpu_boot_reg_base(void)
1731f054f52STomasz Figa {
1741f054f52STomasz Figa 	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
1752e94ac42SPankaj Dubey 		return pmu_base_addr + S5P_INFORM5;
176b3205deaSSachin Kamat 	return sysram_base_addr;
1771f054f52STomasz Figa }
1781f054f52STomasz Figa 
1791f054f52STomasz Figa static inline void __iomem *cpu_boot_reg(int cpu)
1801f054f52STomasz Figa {
1811f054f52STomasz Figa 	void __iomem *boot_reg;
1821f054f52STomasz Figa 
1831f054f52STomasz Figa 	boot_reg = cpu_boot_reg_base();
184b3205deaSSachin Kamat 	if (!boot_reg)
185b3205deaSSachin Kamat 		return ERR_PTR(-ENODEV);
1861f054f52STomasz Figa 	if (soc_is_exynos4412())
1871f054f52STomasz Figa 		boot_reg += 4*cpu;
18886c6f148SArun Kumar K 	else if (soc_is_exynos5420() || soc_is_exynos5800())
1891580be3dSChander Kashyap 		boot_reg += 4;
1901f054f52STomasz Figa 	return boot_reg;
1911f054f52STomasz Figa }
19283014579SKukjin Kim 
19383014579SKukjin Kim /*
194b588aaecSKrzysztof Kozlowski  * Set wake up by local power mode and execute software reset for given core.
195b588aaecSKrzysztof Kozlowski  *
196b588aaecSKrzysztof Kozlowski  * Currently this is needed only when booting secondary CPU on Exynos3250.
197b588aaecSKrzysztof Kozlowski  */
198b588aaecSKrzysztof Kozlowski static void exynos_core_restart(u32 core_id)
199b588aaecSKrzysztof Kozlowski {
200b588aaecSKrzysztof Kozlowski 	u32 val;
201b588aaecSKrzysztof Kozlowski 
202b588aaecSKrzysztof Kozlowski 	if (!of_machine_is_compatible("samsung,exynos3250"))
203b588aaecSKrzysztof Kozlowski 		return;
204b588aaecSKrzysztof Kozlowski 
205497ab3b3SBartlomiej Zolnierkiewicz 	while (!pmu_raw_readl(S5P_PMU_SPARE2))
206497ab3b3SBartlomiej Zolnierkiewicz 		udelay(10);
207497ab3b3SBartlomiej Zolnierkiewicz 	udelay(10);
208497ab3b3SBartlomiej Zolnierkiewicz 
209b588aaecSKrzysztof Kozlowski 	val = pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(core_id));
210b588aaecSKrzysztof Kozlowski 	val |= S5P_CORE_WAKEUP_FROM_LOCAL_CFG;
211b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(val, EXYNOS_ARM_CORE_STATUS(core_id));
212b588aaecSKrzysztof Kozlowski 
213b588aaecSKrzysztof Kozlowski 	pr_info("CPU%u: Software reset\n", core_id);
214b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(EXYNOS_CORE_PO_RESET(core_id), EXYNOS_SWRESET);
215b588aaecSKrzysztof Kozlowski }
216b588aaecSKrzysztof Kozlowski 
217b588aaecSKrzysztof Kozlowski /*
21883014579SKukjin Kim  * Write pen_release in a way that is guaranteed to be visible to all
21983014579SKukjin Kim  * observers, irrespective of whether they're taking part in coherency
22083014579SKukjin Kim  * or not.  This is necessary for the hotplug code to work reliably.
22183014579SKukjin Kim  */
22283014579SKukjin Kim static void write_pen_release(int val)
22383014579SKukjin Kim {
22483014579SKukjin Kim 	pen_release = val;
22583014579SKukjin Kim 	smp_wmb();
226f45913fdSNicolas Pitre 	sync_cache_w(&pen_release);
22783014579SKukjin Kim }
22883014579SKukjin Kim 
22983014579SKukjin Kim static void __iomem *scu_base_addr(void)
23083014579SKukjin Kim {
23183014579SKukjin Kim 	return (void __iomem *)(S5P_VA_SCU);
23283014579SKukjin Kim }
23383014579SKukjin Kim 
23483014579SKukjin Kim static DEFINE_SPINLOCK(boot_lock);
23583014579SKukjin Kim 
2368bd26e3aSPaul Gortmaker static void exynos_secondary_init(unsigned int cpu)
23783014579SKukjin Kim {
23883014579SKukjin Kim 	/*
23983014579SKukjin Kim 	 * let the primary processor know we're out of the
24083014579SKukjin Kim 	 * pen, then head off into the C entry point
24183014579SKukjin Kim 	 */
24283014579SKukjin Kim 	write_pen_release(-1);
24383014579SKukjin Kim 
24483014579SKukjin Kim 	/*
24583014579SKukjin Kim 	 * Synchronise with the boot thread.
24683014579SKukjin Kim 	 */
24783014579SKukjin Kim 	spin_lock(&boot_lock);
24883014579SKukjin Kim 	spin_unlock(&boot_lock);
24983014579SKukjin Kim }
25083014579SKukjin Kim 
2518bd26e3aSPaul Gortmaker static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
25283014579SKukjin Kim {
25383014579SKukjin Kim 	unsigned long timeout;
2549637f30eSTomasz Figa 	u32 mpidr = cpu_logical_map(cpu);
2559637f30eSTomasz Figa 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
256b3205deaSSachin Kamat 	int ret = -ENOSYS;
25783014579SKukjin Kim 
25883014579SKukjin Kim 	/*
25983014579SKukjin Kim 	 * Set synchronisation state between this boot processor
26083014579SKukjin Kim 	 * and the secondary one
26183014579SKukjin Kim 	 */
26283014579SKukjin Kim 	spin_lock(&boot_lock);
26383014579SKukjin Kim 
26483014579SKukjin Kim 	/*
26583014579SKukjin Kim 	 * The secondary processor is waiting to be released from
26683014579SKukjin Kim 	 * the holding pen - release it, then wait for it to flag
26783014579SKukjin Kim 	 * that it has been released by resetting pen_release.
26883014579SKukjin Kim 	 *
2699637f30eSTomasz Figa 	 * Note that "pen_release" is the hardware CPU core ID, whereas
27083014579SKukjin Kim 	 * "cpu" is Linux's internal ID.
27183014579SKukjin Kim 	 */
2729637f30eSTomasz Figa 	write_pen_release(core_id);
27383014579SKukjin Kim 
2749637f30eSTomasz Figa 	if (!exynos_cpu_power_state(core_id)) {
2759637f30eSTomasz Figa 		exynos_cpu_power_up(core_id);
27683014579SKukjin Kim 		timeout = 10;
27783014579SKukjin Kim 
27883014579SKukjin Kim 		/* wait max 10 ms until cpu1 is on */
2799637f30eSTomasz Figa 		while (exynos_cpu_power_state(core_id)
2809637f30eSTomasz Figa 		       != S5P_CORE_LOCAL_PWR_EN) {
28183014579SKukjin Kim 			if (timeout-- == 0)
28283014579SKukjin Kim 				break;
28383014579SKukjin Kim 
28483014579SKukjin Kim 			mdelay(1);
28583014579SKukjin Kim 		}
28683014579SKukjin Kim 
28783014579SKukjin Kim 		if (timeout == 0) {
28883014579SKukjin Kim 			printk(KERN_ERR "cpu1 power enable failed");
28983014579SKukjin Kim 			spin_unlock(&boot_lock);
29083014579SKukjin Kim 			return -ETIMEDOUT;
29183014579SKukjin Kim 		}
29283014579SKukjin Kim 	}
293b588aaecSKrzysztof Kozlowski 
294b588aaecSKrzysztof Kozlowski 	exynos_core_restart(core_id);
295b588aaecSKrzysztof Kozlowski 
29683014579SKukjin Kim 	/*
29783014579SKukjin Kim 	 * Send the secondary CPU a soft interrupt, thereby causing
29883014579SKukjin Kim 	 * the boot monitor to read the system wide flags register,
29983014579SKukjin Kim 	 * and branch to the address found there.
30083014579SKukjin Kim 	 */
30183014579SKukjin Kim 
30283014579SKukjin Kim 	timeout = jiffies + (1 * HZ);
30383014579SKukjin Kim 	while (time_before(jiffies, timeout)) {
304beddf63fSTomasz Figa 		unsigned long boot_addr;
305beddf63fSTomasz Figa 
30683014579SKukjin Kim 		smp_rmb();
30783014579SKukjin Kim 
308beddf63fSTomasz Figa 		boot_addr = virt_to_phys(exynos4_secondary_startup);
309beddf63fSTomasz Figa 
310beddf63fSTomasz Figa 		/*
311beddf63fSTomasz Figa 		 * Try to set boot address using firmware first
312beddf63fSTomasz Figa 		 * and fall back to boot register if it fails.
313beddf63fSTomasz Figa 		 */
3149637f30eSTomasz Figa 		ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
315b3205deaSSachin Kamat 		if (ret && ret != -ENOSYS)
316b3205deaSSachin Kamat 			goto fail;
317b3205deaSSachin Kamat 		if (ret == -ENOSYS) {
3189637f30eSTomasz Figa 			void __iomem *boot_reg = cpu_boot_reg(core_id);
319b3205deaSSachin Kamat 
320b3205deaSSachin Kamat 			if (IS_ERR(boot_reg)) {
321b3205deaSSachin Kamat 				ret = PTR_ERR(boot_reg);
322b3205deaSSachin Kamat 				goto fail;
323b3205deaSSachin Kamat 			}
32468ba947cSKrzysztof Kozlowski 			__raw_writel(boot_addr, boot_reg);
325b3205deaSSachin Kamat 		}
326beddf63fSTomasz Figa 
3279637f30eSTomasz Figa 		call_firmware_op(cpu_boot, core_id);
328beddf63fSTomasz Figa 
329497ab3b3SBartlomiej Zolnierkiewicz 		if (soc_is_exynos3250())
330497ab3b3SBartlomiej Zolnierkiewicz 			dsb_sev();
331497ab3b3SBartlomiej Zolnierkiewicz 		else
332b1cffebfSRob Herring 			arch_send_wakeup_ipi_mask(cpumask_of(cpu));
33383014579SKukjin Kim 
33483014579SKukjin Kim 		if (pen_release == -1)
33583014579SKukjin Kim 			break;
33683014579SKukjin Kim 
33783014579SKukjin Kim 		udelay(10);
33883014579SKukjin Kim 	}
33983014579SKukjin Kim 
340*9f294c17SBartlomiej Zolnierkiewicz 	if (pen_release != -1)
341*9f294c17SBartlomiej Zolnierkiewicz 		ret = -ETIMEDOUT;
342*9f294c17SBartlomiej Zolnierkiewicz 
34383014579SKukjin Kim 	/*
34483014579SKukjin Kim 	 * now the secondary core is starting up let it run its
34583014579SKukjin Kim 	 * calibrations, then wait for it to finish
34683014579SKukjin Kim 	 */
347b3205deaSSachin Kamat fail:
34883014579SKukjin Kim 	spin_unlock(&boot_lock);
34983014579SKukjin Kim 
350b3205deaSSachin Kamat 	return pen_release != -1 ? ret : 0;
35183014579SKukjin Kim }
35283014579SKukjin Kim 
35383014579SKukjin Kim /*
35483014579SKukjin Kim  * Initialise the CPU possible map early - this describes the CPUs
35583014579SKukjin Kim  * which may be present or become present in the system.
35683014579SKukjin Kim  */
35783014579SKukjin Kim 
35806853ae4SMarc Zyngier static void __init exynos_smp_init_cpus(void)
35983014579SKukjin Kim {
36083014579SKukjin Kim 	void __iomem *scu_base = scu_base_addr();
36183014579SKukjin Kim 	unsigned int i, ncores;
36283014579SKukjin Kim 
363af040ffcSRussell King 	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
36483014579SKukjin Kim 		ncores = scu_base ? scu_get_core_count(scu_base) : 1;
3651897d2f3SChander Kashyap 	else
3661897d2f3SChander Kashyap 		/*
3671897d2f3SChander Kashyap 		 * CPU Nodes are passed thru DT and set_cpu_possible
3681897d2f3SChander Kashyap 		 * is set by "arm_dt_init_cpu_maps".
3691897d2f3SChander Kashyap 		 */
3701897d2f3SChander Kashyap 		return;
37183014579SKukjin Kim 
37283014579SKukjin Kim 	/* sanity check */
37383014579SKukjin Kim 	if (ncores > nr_cpu_ids) {
37483014579SKukjin Kim 		pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
37583014579SKukjin Kim 			ncores, nr_cpu_ids);
37683014579SKukjin Kim 		ncores = nr_cpu_ids;
37783014579SKukjin Kim 	}
37883014579SKukjin Kim 
37983014579SKukjin Kim 	for (i = 0; i < ncores; i++)
38083014579SKukjin Kim 		set_cpu_possible(i, true);
38183014579SKukjin Kim }
38283014579SKukjin Kim 
38306853ae4SMarc Zyngier static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
38483014579SKukjin Kim {
3851f054f52STomasz Figa 	int i;
3861f054f52STomasz Figa 
3871754c42eSOlof Johansson 	exynos_sysram_init();
3881754c42eSOlof Johansson 
3896f024978SKrzysztof Kozlowski 	exynos_set_delayed_reset_assertion(true);
3906f024978SKrzysztof Kozlowski 
391af040ffcSRussell King 	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
39283014579SKukjin Kim 		scu_enable(scu_base_addr());
39383014579SKukjin Kim 
39483014579SKukjin Kim 	/*
39583014579SKukjin Kim 	 * Write the address of secondary startup into the
39683014579SKukjin Kim 	 * system-wide flags register. The boot monitor waits
39783014579SKukjin Kim 	 * until it receives a soft interrupt, and then the
39883014579SKukjin Kim 	 * secondary CPU branches to this address.
399beddf63fSTomasz Figa 	 *
400beddf63fSTomasz Figa 	 * Try using firmware operation first and fall back to
401beddf63fSTomasz Figa 	 * boot register if it fails.
40283014579SKukjin Kim 	 */
403beddf63fSTomasz Figa 	for (i = 1; i < max_cpus; ++i) {
404beddf63fSTomasz Figa 		unsigned long boot_addr;
4059637f30eSTomasz Figa 		u32 mpidr;
4069637f30eSTomasz Figa 		u32 core_id;
407b3205deaSSachin Kamat 		int ret;
408beddf63fSTomasz Figa 
4099637f30eSTomasz Figa 		mpidr = cpu_logical_map(i);
4109637f30eSTomasz Figa 		core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
411beddf63fSTomasz Figa 		boot_addr = virt_to_phys(exynos4_secondary_startup);
412beddf63fSTomasz Figa 
4139637f30eSTomasz Figa 		ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
414b3205deaSSachin Kamat 		if (ret && ret != -ENOSYS)
415b3205deaSSachin Kamat 			break;
416b3205deaSSachin Kamat 		if (ret == -ENOSYS) {
4179637f30eSTomasz Figa 			void __iomem *boot_reg = cpu_boot_reg(core_id);
418b3205deaSSachin Kamat 
419b3205deaSSachin Kamat 			if (IS_ERR(boot_reg))
420b3205deaSSachin Kamat 				break;
42168ba947cSKrzysztof Kozlowski 			__raw_writel(boot_addr, boot_reg);
422beddf63fSTomasz Figa 		}
42383014579SKukjin Kim 	}
424b3205deaSSachin Kamat }
42506853ae4SMarc Zyngier 
4266f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
4276f0b7c0cSKrzysztof Kozlowski /*
4286f0b7c0cSKrzysztof Kozlowski  * platform-specific code to shutdown a CPU
4296f0b7c0cSKrzysztof Kozlowski  *
4306f0b7c0cSKrzysztof Kozlowski  * Called with IRQs disabled
4316f0b7c0cSKrzysztof Kozlowski  */
43227b9ee85SKrzysztof Kozlowski static void exynos_cpu_die(unsigned int cpu)
4336f0b7c0cSKrzysztof Kozlowski {
4346f0b7c0cSKrzysztof Kozlowski 	int spurious = 0;
43513cfa6c4SKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
43613cfa6c4SKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
4376f0b7c0cSKrzysztof Kozlowski 
4386f0b7c0cSKrzysztof Kozlowski 	v7_exit_coherency_flush(louis);
4396f0b7c0cSKrzysztof Kozlowski 
4406f0b7c0cSKrzysztof Kozlowski 	platform_do_lowpower(cpu, &spurious);
4416f0b7c0cSKrzysztof Kozlowski 
4426f0b7c0cSKrzysztof Kozlowski 	/*
4436f0b7c0cSKrzysztof Kozlowski 	 * bring this CPU back into the world of cache
4446f0b7c0cSKrzysztof Kozlowski 	 * coherency, and then restore interrupts
4456f0b7c0cSKrzysztof Kozlowski 	 */
44613cfa6c4SKrzysztof Kozlowski 	cpu_leave_lowpower(core_id);
4476f0b7c0cSKrzysztof Kozlowski 
4486f0b7c0cSKrzysztof Kozlowski 	if (spurious)
4496f0b7c0cSKrzysztof Kozlowski 		pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);
4506f0b7c0cSKrzysztof Kozlowski }
4516f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
4526f0b7c0cSKrzysztof Kozlowski 
45306853ae4SMarc Zyngier struct smp_operations exynos_smp_ops __initdata = {
45406853ae4SMarc Zyngier 	.smp_init_cpus		= exynos_smp_init_cpus,
45506853ae4SMarc Zyngier 	.smp_prepare_cpus	= exynos_smp_prepare_cpus,
45606853ae4SMarc Zyngier 	.smp_secondary_init	= exynos_secondary_init,
45706853ae4SMarc Zyngier 	.smp_boot_secondary	= exynos_boot_secondary,
45806853ae4SMarc Zyngier #ifdef CONFIG_HOTPLUG_CPU
45906853ae4SMarc Zyngier 	.cpu_die		= exynos_cpu_die,
46006853ae4SMarc Zyngier #endif
46106853ae4SMarc Zyngier };
462