xref: /openbmc/linux/arch/arm/mach-exynos/platsmp.c (revision 98a3308ea864afa1e42ae546ddbe5e4641f7716c)
1347863d4SKrzysztof Kozlowski // SPDX-License-Identifier: GPL-2.0
2347863d4SKrzysztof Kozlowski // Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3347863d4SKrzysztof Kozlowski //		http://www.samsung.com
4347863d4SKrzysztof Kozlowski //
5347863d4SKrzysztof Kozlowski // Cloned from linux/arch/arm/mach-vexpress/platsmp.c
6347863d4SKrzysztof Kozlowski //
7347863d4SKrzysztof Kozlowski //  Copyright (C) 2002 ARM Ltd.
8347863d4SKrzysztof Kozlowski //  All Rights Reserved
983014579SKukjin Kim 
1083014579SKukjin Kim #include <linux/init.h>
1183014579SKukjin Kim #include <linux/errno.h>
1283014579SKukjin Kim #include <linux/delay.h>
1383014579SKukjin Kim #include <linux/jiffies.h>
1483014579SKukjin Kim #include <linux/smp.h>
1583014579SKukjin Kim #include <linux/io.h>
16b3205deaSSachin Kamat #include <linux/of_address.h>
172262d6efSPankaj Dubey #include <linux/soc/samsung/exynos-regs-pmu.h>
1883014579SKukjin Kim 
1983014579SKukjin Kim #include <asm/cacheflush.h>
206f0b7c0cSKrzysztof Kozlowski #include <asm/cp15.h>
21eb50439bSWill Deacon #include <asm/smp_plat.h>
2283014579SKukjin Kim #include <asm/smp_scu.h>
23beddf63fSTomasz Figa #include <asm/firmware.h>
2483014579SKukjin Kim 
252e94ac42SPankaj Dubey #include <mach/map.h>
262e94ac42SPankaj Dubey 
2706853ae4SMarc Zyngier #include "common.h"
2806853ae4SMarc Zyngier 
2983014579SKukjin Kim extern void exynos4_secondary_startup(void);
3083014579SKukjin Kim 
316213f70eSRussell King /* XXX exynos_pen_release is cargo culted code - DO NOT COPY XXX */
326213f70eSRussell King volatile int exynos_pen_release = -1;
336213f70eSRussell King 
346f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
3513cfa6c4SKrzysztof Kozlowski static inline void cpu_leave_lowpower(u32 core_id)
366f0b7c0cSKrzysztof Kozlowski {
376f0b7c0cSKrzysztof Kozlowski 	unsigned int v;
386f0b7c0cSKrzysztof Kozlowski 
396f0b7c0cSKrzysztof Kozlowski 	asm volatile(
406f0b7c0cSKrzysztof Kozlowski 	"mrc	p15, 0, %0, c1, c0, 0\n"
416f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %1\n"
426f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 0\n"
436f0b7c0cSKrzysztof Kozlowski 	"	mrc	p15, 0, %0, c1, c0, 1\n"
446f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %2\n"
456f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 1\n"
466f0b7c0cSKrzysztof Kozlowski 	  : "=&r" (v)
476f0b7c0cSKrzysztof Kozlowski 	  : "Ir" (CR_C), "Ir" (0x40)
486f0b7c0cSKrzysztof Kozlowski 	  : "cc");
496f0b7c0cSKrzysztof Kozlowski }
506f0b7c0cSKrzysztof Kozlowski 
516f0b7c0cSKrzysztof Kozlowski static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
526f0b7c0cSKrzysztof Kozlowski {
536f0b7c0cSKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
546f0b7c0cSKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
556f0b7c0cSKrzysztof Kozlowski 
566f0b7c0cSKrzysztof Kozlowski 	for (;;) {
576f0b7c0cSKrzysztof Kozlowski 
586f0b7c0cSKrzysztof Kozlowski 		/* Turn the CPU off on next WFI instruction. */
596f0b7c0cSKrzysztof Kozlowski 		exynos_cpu_power_down(core_id);
606f0b7c0cSKrzysztof Kozlowski 
616f0b7c0cSKrzysztof Kozlowski 		wfi();
626f0b7c0cSKrzysztof Kozlowski 
636213f70eSRussell King 		if (exynos_pen_release == core_id) {
646f0b7c0cSKrzysztof Kozlowski 			/*
656f0b7c0cSKrzysztof Kozlowski 			 * OK, proper wakeup, we're done
666f0b7c0cSKrzysztof Kozlowski 			 */
676f0b7c0cSKrzysztof Kozlowski 			break;
686f0b7c0cSKrzysztof Kozlowski 		}
696f0b7c0cSKrzysztof Kozlowski 
706f0b7c0cSKrzysztof Kozlowski 		/*
716f0b7c0cSKrzysztof Kozlowski 		 * Getting here, means that we have come out of WFI without
726f0b7c0cSKrzysztof Kozlowski 		 * having been woken up - this shouldn't happen
736f0b7c0cSKrzysztof Kozlowski 		 *
746f0b7c0cSKrzysztof Kozlowski 		 * Just note it happening - when we're woken, we can report
756f0b7c0cSKrzysztof Kozlowski 		 * its occurrence.
766f0b7c0cSKrzysztof Kozlowski 		 */
776f0b7c0cSKrzysztof Kozlowski 		(*spurious)++;
786f0b7c0cSKrzysztof Kozlowski 	}
796f0b7c0cSKrzysztof Kozlowski }
806f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
816f0b7c0cSKrzysztof Kozlowski 
827310d99fSKrzysztof Kozlowski /**
837310d99fSKrzysztof Kozlowski  * exynos_core_power_down : power down the specified cpu
847310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power down
857310d99fSKrzysztof Kozlowski  *
867310d99fSKrzysztof Kozlowski  * Power down the specified cpu. The sequence must be finished by a
877310d99fSKrzysztof Kozlowski  * call to cpu_do_idle()
887310d99fSKrzysztof Kozlowski  *
897310d99fSKrzysztof Kozlowski  */
907310d99fSKrzysztof Kozlowski void exynos_cpu_power_down(int cpu)
917310d99fSKrzysztof Kozlowski {
92497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf;
93497ab3b3SBartlomiej Zolnierkiewicz 
94ca489c58SKrzysztof Kozlowski 	if (cpu == 0 && (soc_is_exynos5420() || soc_is_exynos5800())) {
95adc548d7SAbhilash Kesavan 		/*
96adc548d7SAbhilash Kesavan 		 * Bypass power down for CPU0 during suspend. Check for
97adc548d7SAbhilash Kesavan 		 * the SYS_PWR_REG value to decide if we are suspending
98adc548d7SAbhilash Kesavan 		 * the system.
99adc548d7SAbhilash Kesavan 		 */
100adc548d7SAbhilash Kesavan 		int val = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
101adc548d7SAbhilash Kesavan 
102adc548d7SAbhilash Kesavan 		if (!(val & S5P_CORE_LOCAL_PWR_EN))
103adc548d7SAbhilash Kesavan 			return;
104adc548d7SAbhilash Kesavan 	}
105497ab3b3SBartlomiej Zolnierkiewicz 
106497ab3b3SBartlomiej Zolnierkiewicz 	core_conf = pmu_raw_readl(EXYNOS_ARM_CORE_CONFIGURATION(cpu));
107497ab3b3SBartlomiej Zolnierkiewicz 	core_conf &= ~S5P_CORE_LOCAL_PWR_EN;
108497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1097310d99fSKrzysztof Kozlowski }
1107310d99fSKrzysztof Kozlowski 
1117310d99fSKrzysztof Kozlowski /**
1127310d99fSKrzysztof Kozlowski  * exynos_cpu_power_up : power up the specified cpu
1137310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power up
1147310d99fSKrzysztof Kozlowski  *
1157310d99fSKrzysztof Kozlowski  * Power up the specified cpu
1167310d99fSKrzysztof Kozlowski  */
1177310d99fSKrzysztof Kozlowski void exynos_cpu_power_up(int cpu)
1187310d99fSKrzysztof Kozlowski {
119497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf = S5P_CORE_LOCAL_PWR_EN;
120497ab3b3SBartlomiej Zolnierkiewicz 
121497ab3b3SBartlomiej Zolnierkiewicz 	if (soc_is_exynos3250())
122497ab3b3SBartlomiej Zolnierkiewicz 		core_conf |= S5P_CORE_AUTOWAKEUP_EN;
123497ab3b3SBartlomiej Zolnierkiewicz 
124497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf,
1257310d99fSKrzysztof Kozlowski 			EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1267310d99fSKrzysztof Kozlowski }
1277310d99fSKrzysztof Kozlowski 
1287310d99fSKrzysztof Kozlowski /**
1297310d99fSKrzysztof Kozlowski  * exynos_cpu_power_state : returns the power state of the cpu
1307310d99fSKrzysztof Kozlowski  * @cpu : the cpu to retrieve the power state from
1317310d99fSKrzysztof Kozlowski  *
1327310d99fSKrzysztof Kozlowski  */
1337310d99fSKrzysztof Kozlowski int exynos_cpu_power_state(int cpu)
1347310d99fSKrzysztof Kozlowski {
135944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
1367310d99fSKrzysztof Kozlowski 			S5P_CORE_LOCAL_PWR_EN);
1377310d99fSKrzysztof Kozlowski }
1387310d99fSKrzysztof Kozlowski 
1397310d99fSKrzysztof Kozlowski /**
1407310d99fSKrzysztof Kozlowski  * exynos_cluster_power_down : power down the specified cluster
1417310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power down
1427310d99fSKrzysztof Kozlowski  */
1437310d99fSKrzysztof Kozlowski void exynos_cluster_power_down(int cluster)
1447310d99fSKrzysztof Kozlowski {
145944483d0SArnd Bergmann 	pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster));
1467310d99fSKrzysztof Kozlowski }
1477310d99fSKrzysztof Kozlowski 
1487310d99fSKrzysztof Kozlowski /**
1497310d99fSKrzysztof Kozlowski  * exynos_cluster_power_up : power up the specified cluster
1507310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power up
1517310d99fSKrzysztof Kozlowski  */
1527310d99fSKrzysztof Kozlowski void exynos_cluster_power_up(int cluster)
1537310d99fSKrzysztof Kozlowski {
154944483d0SArnd Bergmann 	pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
1557310d99fSKrzysztof Kozlowski 			EXYNOS_COMMON_CONFIGURATION(cluster));
1567310d99fSKrzysztof Kozlowski }
1577310d99fSKrzysztof Kozlowski 
1587310d99fSKrzysztof Kozlowski /**
1597310d99fSKrzysztof Kozlowski  * exynos_cluster_power_state : returns the power state of the cluster
1607310d99fSKrzysztof Kozlowski  * @cluster : the cluster to retrieve the power state from
1617310d99fSKrzysztof Kozlowski  *
1627310d99fSKrzysztof Kozlowski  */
1637310d99fSKrzysztof Kozlowski int exynos_cluster_power_state(int cluster)
1647310d99fSKrzysztof Kozlowski {
165944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) &
1667310d99fSKrzysztof Kozlowski 		S5P_CORE_LOCAL_PWR_EN);
1677310d99fSKrzysztof Kozlowski }
1687310d99fSKrzysztof Kozlowski 
1693c33710bSPankaj Dubey /**
1703c33710bSPankaj Dubey  * exynos_scu_enable : enables SCU for Cortex-A9 based system
1713c33710bSPankaj Dubey  */
1723c33710bSPankaj Dubey void exynos_scu_enable(void)
1733c33710bSPankaj Dubey {
1743c33710bSPankaj Dubey 	struct device_node *np;
1753c33710bSPankaj Dubey 	static void __iomem *scu_base;
1763c33710bSPankaj Dubey 
1773c33710bSPankaj Dubey 	if (!scu_base) {
1783c33710bSPankaj Dubey 		np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
1793c33710bSPankaj Dubey 		if (np) {
1803c33710bSPankaj Dubey 			scu_base = of_iomap(np, 0);
1813c33710bSPankaj Dubey 			of_node_put(np);
1823c33710bSPankaj Dubey 		} else {
1833c33710bSPankaj Dubey 			scu_base = ioremap(scu_a9_get_base(), SZ_4K);
1843c33710bSPankaj Dubey 		}
1853c33710bSPankaj Dubey 	}
1863c33710bSPankaj Dubey 	scu_enable(scu_base);
1873c33710bSPankaj Dubey }
1883c33710bSPankaj Dubey 
189af997114SBartlomiej Zolnierkiewicz static void __iomem *cpu_boot_reg_base(void)
1901f054f52STomasz Figa {
1911f054f52STomasz Figa 	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
1922e94ac42SPankaj Dubey 		return pmu_base_addr + S5P_INFORM5;
193b3205deaSSachin Kamat 	return sysram_base_addr;
1941f054f52STomasz Figa }
1951f054f52STomasz Figa 
1961f054f52STomasz Figa static inline void __iomem *cpu_boot_reg(int cpu)
1971f054f52STomasz Figa {
1981f054f52STomasz Figa 	void __iomem *boot_reg;
1991f054f52STomasz Figa 
2001f054f52STomasz Figa 	boot_reg = cpu_boot_reg_base();
201b3205deaSSachin Kamat 	if (!boot_reg)
2022cc6b813SKrzysztof Kozlowski 		return IOMEM_ERR_PTR(-ENODEV);
2031f054f52STomasz Figa 	if (soc_is_exynos4412())
2041f054f52STomasz Figa 		boot_reg += 4*cpu;
20586c6f148SArun Kumar K 	else if (soc_is_exynos5420() || soc_is_exynos5800())
2061580be3dSChander Kashyap 		boot_reg += 4;
2071f054f52STomasz Figa 	return boot_reg;
2081f054f52STomasz Figa }
20983014579SKukjin Kim 
21083014579SKukjin Kim /*
211b588aaecSKrzysztof Kozlowski  * Set wake up by local power mode and execute software reset for given core.
212b588aaecSKrzysztof Kozlowski  *
213b588aaecSKrzysztof Kozlowski  * Currently this is needed only when booting secondary CPU on Exynos3250.
214b588aaecSKrzysztof Kozlowski  */
215af997114SBartlomiej Zolnierkiewicz void exynos_core_restart(u32 core_id)
216b588aaecSKrzysztof Kozlowski {
217*98a3308eSMarek Szyprowski 	unsigned int timeout = 16;
218b588aaecSKrzysztof Kozlowski 	u32 val;
219b588aaecSKrzysztof Kozlowski 
220b588aaecSKrzysztof Kozlowski 	if (!of_machine_is_compatible("samsung,exynos3250"))
221b588aaecSKrzysztof Kozlowski 		return;
222b588aaecSKrzysztof Kozlowski 
223*98a3308eSMarek Szyprowski 	while (timeout && !pmu_raw_readl(S5P_PMU_SPARE2)) {
224*98a3308eSMarek Szyprowski 		timeout--;
225497ab3b3SBartlomiej Zolnierkiewicz 		udelay(10);
226*98a3308eSMarek Szyprowski 	}
227*98a3308eSMarek Szyprowski 	if (timeout == 0) {
228*98a3308eSMarek Szyprowski 		pr_err("cpu core %u restart failed\n", core_id);
229*98a3308eSMarek Szyprowski 		return;
230*98a3308eSMarek Szyprowski 	}
231497ab3b3SBartlomiej Zolnierkiewicz 	udelay(10);
232497ab3b3SBartlomiej Zolnierkiewicz 
233b588aaecSKrzysztof Kozlowski 	val = pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(core_id));
234b588aaecSKrzysztof Kozlowski 	val |= S5P_CORE_WAKEUP_FROM_LOCAL_CFG;
235b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(val, EXYNOS_ARM_CORE_STATUS(core_id));
236b588aaecSKrzysztof Kozlowski 
237b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(EXYNOS_CORE_PO_RESET(core_id), EXYNOS_SWRESET);
238b588aaecSKrzysztof Kozlowski }
239b588aaecSKrzysztof Kozlowski 
240b588aaecSKrzysztof Kozlowski /*
2416213f70eSRussell King  * XXX CARGO CULTED CODE - DO NOT COPY XXX
2426213f70eSRussell King  *
2436213f70eSRussell King  * Write exynos_pen_release in a way that is guaranteed to be visible to
2446213f70eSRussell King  * all observers, irrespective of whether they're taking part in coherency
24583014579SKukjin Kim  * or not.  This is necessary for the hotplug code to work reliably.
24683014579SKukjin Kim  */
2476213f70eSRussell King static void exynos_write_pen_release(int val)
24883014579SKukjin Kim {
2496213f70eSRussell King 	exynos_pen_release = val;
25083014579SKukjin Kim 	smp_wmb();
2516213f70eSRussell King 	sync_cache_w(&exynos_pen_release);
25283014579SKukjin Kim }
25383014579SKukjin Kim 
25483014579SKukjin Kim static DEFINE_SPINLOCK(boot_lock);
25583014579SKukjin Kim 
2568bd26e3aSPaul Gortmaker static void exynos_secondary_init(unsigned int cpu)
25783014579SKukjin Kim {
25883014579SKukjin Kim 	/*
25983014579SKukjin Kim 	 * let the primary processor know we're out of the
26083014579SKukjin Kim 	 * pen, then head off into the C entry point
26183014579SKukjin Kim 	 */
2626213f70eSRussell King 	exynos_write_pen_release(-1);
26383014579SKukjin Kim 
26483014579SKukjin Kim 	/*
26583014579SKukjin Kim 	 * Synchronise with the boot thread.
26683014579SKukjin Kim 	 */
26783014579SKukjin Kim 	spin_lock(&boot_lock);
26883014579SKukjin Kim 	spin_unlock(&boot_lock);
26983014579SKukjin Kim }
27083014579SKukjin Kim 
271af997114SBartlomiej Zolnierkiewicz int exynos_set_boot_addr(u32 core_id, unsigned long boot_addr)
272955d4cf8SBartlomiej Zolnierkiewicz {
273955d4cf8SBartlomiej Zolnierkiewicz 	int ret;
274955d4cf8SBartlomiej Zolnierkiewicz 
275955d4cf8SBartlomiej Zolnierkiewicz 	/*
276955d4cf8SBartlomiej Zolnierkiewicz 	 * Try to set boot address using firmware first
277955d4cf8SBartlomiej Zolnierkiewicz 	 * and fall back to boot register if it fails.
278955d4cf8SBartlomiej Zolnierkiewicz 	 */
279955d4cf8SBartlomiej Zolnierkiewicz 	ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
280955d4cf8SBartlomiej Zolnierkiewicz 	if (ret && ret != -ENOSYS)
281955d4cf8SBartlomiej Zolnierkiewicz 		goto fail;
282955d4cf8SBartlomiej Zolnierkiewicz 	if (ret == -ENOSYS) {
283955d4cf8SBartlomiej Zolnierkiewicz 		void __iomem *boot_reg = cpu_boot_reg(core_id);
284955d4cf8SBartlomiej Zolnierkiewicz 
285955d4cf8SBartlomiej Zolnierkiewicz 		if (IS_ERR(boot_reg)) {
286955d4cf8SBartlomiej Zolnierkiewicz 			ret = PTR_ERR(boot_reg);
287955d4cf8SBartlomiej Zolnierkiewicz 			goto fail;
288955d4cf8SBartlomiej Zolnierkiewicz 		}
289458ad21dSBen Dooks 		writel_relaxed(boot_addr, boot_reg);
290955d4cf8SBartlomiej Zolnierkiewicz 		ret = 0;
291955d4cf8SBartlomiej Zolnierkiewicz 	}
292955d4cf8SBartlomiej Zolnierkiewicz fail:
293955d4cf8SBartlomiej Zolnierkiewicz 	return ret;
294955d4cf8SBartlomiej Zolnierkiewicz }
295955d4cf8SBartlomiej Zolnierkiewicz 
296af997114SBartlomiej Zolnierkiewicz int exynos_get_boot_addr(u32 core_id, unsigned long *boot_addr)
2971225ad72SBartlomiej Zolnierkiewicz {
2981225ad72SBartlomiej Zolnierkiewicz 	int ret;
2991225ad72SBartlomiej Zolnierkiewicz 
3001225ad72SBartlomiej Zolnierkiewicz 	/*
3011225ad72SBartlomiej Zolnierkiewicz 	 * Try to get boot address using firmware first
3021225ad72SBartlomiej Zolnierkiewicz 	 * and fall back to boot register if it fails.
3031225ad72SBartlomiej Zolnierkiewicz 	 */
3041225ad72SBartlomiej Zolnierkiewicz 	ret = call_firmware_op(get_cpu_boot_addr, core_id, boot_addr);
3051225ad72SBartlomiej Zolnierkiewicz 	if (ret && ret != -ENOSYS)
3061225ad72SBartlomiej Zolnierkiewicz 		goto fail;
3071225ad72SBartlomiej Zolnierkiewicz 	if (ret == -ENOSYS) {
3081225ad72SBartlomiej Zolnierkiewicz 		void __iomem *boot_reg = cpu_boot_reg(core_id);
3091225ad72SBartlomiej Zolnierkiewicz 
3101225ad72SBartlomiej Zolnierkiewicz 		if (IS_ERR(boot_reg)) {
3111225ad72SBartlomiej Zolnierkiewicz 			ret = PTR_ERR(boot_reg);
3121225ad72SBartlomiej Zolnierkiewicz 			goto fail;
3131225ad72SBartlomiej Zolnierkiewicz 		}
314458ad21dSBen Dooks 		*boot_addr = readl_relaxed(boot_reg);
3151225ad72SBartlomiej Zolnierkiewicz 		ret = 0;
3161225ad72SBartlomiej Zolnierkiewicz 	}
3171225ad72SBartlomiej Zolnierkiewicz fail:
3181225ad72SBartlomiej Zolnierkiewicz 	return ret;
3191225ad72SBartlomiej Zolnierkiewicz }
3201225ad72SBartlomiej Zolnierkiewicz 
3218bd26e3aSPaul Gortmaker static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
32283014579SKukjin Kim {
32383014579SKukjin Kim 	unsigned long timeout;
3249637f30eSTomasz Figa 	u32 mpidr = cpu_logical_map(cpu);
3259637f30eSTomasz Figa 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
326b3205deaSSachin Kamat 	int ret = -ENOSYS;
32783014579SKukjin Kim 
32883014579SKukjin Kim 	/*
32983014579SKukjin Kim 	 * Set synchronisation state between this boot processor
33083014579SKukjin Kim 	 * and the secondary one
33183014579SKukjin Kim 	 */
33283014579SKukjin Kim 	spin_lock(&boot_lock);
33383014579SKukjin Kim 
33483014579SKukjin Kim 	/*
33583014579SKukjin Kim 	 * The secondary processor is waiting to be released from
33683014579SKukjin Kim 	 * the holding pen - release it, then wait for it to flag
3376213f70eSRussell King 	 * that it has been released by resetting exynos_pen_release.
33883014579SKukjin Kim 	 *
3396213f70eSRussell King 	 * Note that "exynos_pen_release" is the hardware CPU core ID, whereas
34083014579SKukjin Kim 	 * "cpu" is Linux's internal ID.
34183014579SKukjin Kim 	 */
3426213f70eSRussell King 	exynos_write_pen_release(core_id);
34383014579SKukjin Kim 
3449637f30eSTomasz Figa 	if (!exynos_cpu_power_state(core_id)) {
3459637f30eSTomasz Figa 		exynos_cpu_power_up(core_id);
34683014579SKukjin Kim 		timeout = 10;
34783014579SKukjin Kim 
34883014579SKukjin Kim 		/* wait max 10 ms until cpu1 is on */
3499637f30eSTomasz Figa 		while (exynos_cpu_power_state(core_id)
3509637f30eSTomasz Figa 		       != S5P_CORE_LOCAL_PWR_EN) {
3514bdf2f3fSStuart Menefy 			if (timeout == 0)
35283014579SKukjin Kim 				break;
3534bdf2f3fSStuart Menefy 			timeout--;
35483014579SKukjin Kim 			mdelay(1);
35583014579SKukjin Kim 		}
35683014579SKukjin Kim 
35783014579SKukjin Kim 		if (timeout == 0) {
35883014579SKukjin Kim 			printk(KERN_ERR "cpu1 power enable failed");
35983014579SKukjin Kim 			spin_unlock(&boot_lock);
36083014579SKukjin Kim 			return -ETIMEDOUT;
36183014579SKukjin Kim 		}
36283014579SKukjin Kim 	}
363b588aaecSKrzysztof Kozlowski 
364b588aaecSKrzysztof Kozlowski 	exynos_core_restart(core_id);
365b588aaecSKrzysztof Kozlowski 
36683014579SKukjin Kim 	/*
36783014579SKukjin Kim 	 * Send the secondary CPU a soft interrupt, thereby causing
36883014579SKukjin Kim 	 * the boot monitor to read the system wide flags register,
36983014579SKukjin Kim 	 * and branch to the address found there.
37083014579SKukjin Kim 	 */
37183014579SKukjin Kim 
37283014579SKukjin Kim 	timeout = jiffies + (1 * HZ);
37383014579SKukjin Kim 	while (time_before(jiffies, timeout)) {
374beddf63fSTomasz Figa 		unsigned long boot_addr;
375beddf63fSTomasz Figa 
37683014579SKukjin Kim 		smp_rmb();
37783014579SKukjin Kim 
37864fc2a94SFlorian Fainelli 		boot_addr = __pa_symbol(exynos4_secondary_startup);
379beddf63fSTomasz Figa 
380955d4cf8SBartlomiej Zolnierkiewicz 		ret = exynos_set_boot_addr(core_id, boot_addr);
381955d4cf8SBartlomiej Zolnierkiewicz 		if (ret)
382b3205deaSSachin Kamat 			goto fail;
383beddf63fSTomasz Figa 
3849637f30eSTomasz Figa 		call_firmware_op(cpu_boot, core_id);
385beddf63fSTomasz Figa 
386497ab3b3SBartlomiej Zolnierkiewicz 		if (soc_is_exynos3250())
387497ab3b3SBartlomiej Zolnierkiewicz 			dsb_sev();
388497ab3b3SBartlomiej Zolnierkiewicz 		else
389b1cffebfSRob Herring 			arch_send_wakeup_ipi_mask(cpumask_of(cpu));
39083014579SKukjin Kim 
3916213f70eSRussell King 		if (exynos_pen_release == -1)
39283014579SKukjin Kim 			break;
39383014579SKukjin Kim 
39483014579SKukjin Kim 		udelay(10);
39583014579SKukjin Kim 	}
39683014579SKukjin Kim 
3976213f70eSRussell King 	if (exynos_pen_release != -1)
3989f294c17SBartlomiej Zolnierkiewicz 		ret = -ETIMEDOUT;
3999f294c17SBartlomiej Zolnierkiewicz 
40083014579SKukjin Kim 	/*
40183014579SKukjin Kim 	 * now the secondary core is starting up let it run its
40283014579SKukjin Kim 	 * calibrations, then wait for it to finish
40383014579SKukjin Kim 	 */
404b3205deaSSachin Kamat fail:
40583014579SKukjin Kim 	spin_unlock(&boot_lock);
40683014579SKukjin Kim 
4076213f70eSRussell King 	return exynos_pen_release != -1 ? ret : 0;
40883014579SKukjin Kim }
40983014579SKukjin Kim 
41006853ae4SMarc Zyngier static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
41183014579SKukjin Kim {
4121754c42eSOlof Johansson 	exynos_sysram_init();
4131754c42eSOlof Johansson 
4146f024978SKrzysztof Kozlowski 	exynos_set_delayed_reset_assertion(true);
4156f024978SKrzysztof Kozlowski 
416af040ffcSRussell King 	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
4173c33710bSPankaj Dubey 		exynos_scu_enable();
418b3205deaSSachin Kamat }
41906853ae4SMarc Zyngier 
4206f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
4216f0b7c0cSKrzysztof Kozlowski /*
4226f0b7c0cSKrzysztof Kozlowski  * platform-specific code to shutdown a CPU
4236f0b7c0cSKrzysztof Kozlowski  *
4246f0b7c0cSKrzysztof Kozlowski  * Called with IRQs disabled
4256f0b7c0cSKrzysztof Kozlowski  */
42627b9ee85SKrzysztof Kozlowski static void exynos_cpu_die(unsigned int cpu)
4276f0b7c0cSKrzysztof Kozlowski {
4286f0b7c0cSKrzysztof Kozlowski 	int spurious = 0;
42913cfa6c4SKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
43013cfa6c4SKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
4316f0b7c0cSKrzysztof Kozlowski 
4326f0b7c0cSKrzysztof Kozlowski 	v7_exit_coherency_flush(louis);
4336f0b7c0cSKrzysztof Kozlowski 
4346f0b7c0cSKrzysztof Kozlowski 	platform_do_lowpower(cpu, &spurious);
4356f0b7c0cSKrzysztof Kozlowski 
4366f0b7c0cSKrzysztof Kozlowski 	/*
4376f0b7c0cSKrzysztof Kozlowski 	 * bring this CPU back into the world of cache
4386f0b7c0cSKrzysztof Kozlowski 	 * coherency, and then restore interrupts
4396f0b7c0cSKrzysztof Kozlowski 	 */
44013cfa6c4SKrzysztof Kozlowski 	cpu_leave_lowpower(core_id);
4416f0b7c0cSKrzysztof Kozlowski 
4426f0b7c0cSKrzysztof Kozlowski 	if (spurious)
4436f0b7c0cSKrzysztof Kozlowski 		pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);
4446f0b7c0cSKrzysztof Kozlowski }
4456f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
4466f0b7c0cSKrzysztof Kozlowski 
44775305275SMasahiro Yamada const struct smp_operations exynos_smp_ops __initconst = {
44806853ae4SMarc Zyngier 	.smp_prepare_cpus	= exynos_smp_prepare_cpus,
44906853ae4SMarc Zyngier 	.smp_secondary_init	= exynos_secondary_init,
45006853ae4SMarc Zyngier 	.smp_boot_secondary	= exynos_boot_secondary,
45106853ae4SMarc Zyngier #ifdef CONFIG_HOTPLUG_CPU
45206853ae4SMarc Zyngier 	.cpu_die		= exynos_cpu_die,
45306853ae4SMarc Zyngier #endif
45406853ae4SMarc Zyngier };
455