xref: /openbmc/linux/arch/arm/mach-exynos/platsmp.c (revision 4bdf2f3f20a9de9b07f97907820c42f3a49ba63d)
1347863d4SKrzysztof Kozlowski // SPDX-License-Identifier: GPL-2.0
2347863d4SKrzysztof Kozlowski // Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3347863d4SKrzysztof Kozlowski //		http://www.samsung.com
4347863d4SKrzysztof Kozlowski //
5347863d4SKrzysztof Kozlowski // Cloned from linux/arch/arm/mach-vexpress/platsmp.c
6347863d4SKrzysztof Kozlowski //
7347863d4SKrzysztof Kozlowski //  Copyright (C) 2002 ARM Ltd.
8347863d4SKrzysztof Kozlowski //  All Rights Reserved
983014579SKukjin Kim 
1083014579SKukjin Kim #include <linux/init.h>
1183014579SKukjin Kim #include <linux/errno.h>
1283014579SKukjin Kim #include <linux/delay.h>
1383014579SKukjin Kim #include <linux/jiffies.h>
1483014579SKukjin Kim #include <linux/smp.h>
1583014579SKukjin Kim #include <linux/io.h>
16b3205deaSSachin Kamat #include <linux/of_address.h>
172262d6efSPankaj Dubey #include <linux/soc/samsung/exynos-regs-pmu.h>
1883014579SKukjin Kim 
1983014579SKukjin Kim #include <asm/cacheflush.h>
206f0b7c0cSKrzysztof Kozlowski #include <asm/cp15.h>
21eb50439bSWill Deacon #include <asm/smp_plat.h>
2283014579SKukjin Kim #include <asm/smp_scu.h>
23beddf63fSTomasz Figa #include <asm/firmware.h>
2483014579SKukjin Kim 
252e94ac42SPankaj Dubey #include <mach/map.h>
262e94ac42SPankaj Dubey 
2706853ae4SMarc Zyngier #include "common.h"
2806853ae4SMarc Zyngier 
2983014579SKukjin Kim extern void exynos4_secondary_startup(void);
3083014579SKukjin Kim 
316f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
3213cfa6c4SKrzysztof Kozlowski static inline void cpu_leave_lowpower(u32 core_id)
336f0b7c0cSKrzysztof Kozlowski {
346f0b7c0cSKrzysztof Kozlowski 	unsigned int v;
356f0b7c0cSKrzysztof Kozlowski 
366f0b7c0cSKrzysztof Kozlowski 	asm volatile(
376f0b7c0cSKrzysztof Kozlowski 	"mrc	p15, 0, %0, c1, c0, 0\n"
386f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %1\n"
396f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 0\n"
406f0b7c0cSKrzysztof Kozlowski 	"	mrc	p15, 0, %0, c1, c0, 1\n"
416f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %2\n"
426f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 1\n"
436f0b7c0cSKrzysztof Kozlowski 	  : "=&r" (v)
446f0b7c0cSKrzysztof Kozlowski 	  : "Ir" (CR_C), "Ir" (0x40)
456f0b7c0cSKrzysztof Kozlowski 	  : "cc");
466f0b7c0cSKrzysztof Kozlowski }
476f0b7c0cSKrzysztof Kozlowski 
486f0b7c0cSKrzysztof Kozlowski static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
496f0b7c0cSKrzysztof Kozlowski {
506f0b7c0cSKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
516f0b7c0cSKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
526f0b7c0cSKrzysztof Kozlowski 
536f0b7c0cSKrzysztof Kozlowski 	for (;;) {
546f0b7c0cSKrzysztof Kozlowski 
556f0b7c0cSKrzysztof Kozlowski 		/* Turn the CPU off on next WFI instruction. */
566f0b7c0cSKrzysztof Kozlowski 		exynos_cpu_power_down(core_id);
576f0b7c0cSKrzysztof Kozlowski 
586f0b7c0cSKrzysztof Kozlowski 		wfi();
596f0b7c0cSKrzysztof Kozlowski 
606f0b7c0cSKrzysztof Kozlowski 		if (pen_release == core_id) {
616f0b7c0cSKrzysztof Kozlowski 			/*
626f0b7c0cSKrzysztof Kozlowski 			 * OK, proper wakeup, we're done
636f0b7c0cSKrzysztof Kozlowski 			 */
646f0b7c0cSKrzysztof Kozlowski 			break;
656f0b7c0cSKrzysztof Kozlowski 		}
666f0b7c0cSKrzysztof Kozlowski 
676f0b7c0cSKrzysztof Kozlowski 		/*
686f0b7c0cSKrzysztof Kozlowski 		 * Getting here, means that we have come out of WFI without
696f0b7c0cSKrzysztof Kozlowski 		 * having been woken up - this shouldn't happen
706f0b7c0cSKrzysztof Kozlowski 		 *
716f0b7c0cSKrzysztof Kozlowski 		 * Just note it happening - when we're woken, we can report
726f0b7c0cSKrzysztof Kozlowski 		 * its occurrence.
736f0b7c0cSKrzysztof Kozlowski 		 */
746f0b7c0cSKrzysztof Kozlowski 		(*spurious)++;
756f0b7c0cSKrzysztof Kozlowski 	}
766f0b7c0cSKrzysztof Kozlowski }
776f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
786f0b7c0cSKrzysztof Kozlowski 
797310d99fSKrzysztof Kozlowski /**
807310d99fSKrzysztof Kozlowski  * exynos_core_power_down : power down the specified cpu
817310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power down
827310d99fSKrzysztof Kozlowski  *
837310d99fSKrzysztof Kozlowski  * Power down the specified cpu. The sequence must be finished by a
847310d99fSKrzysztof Kozlowski  * call to cpu_do_idle()
857310d99fSKrzysztof Kozlowski  *
867310d99fSKrzysztof Kozlowski  */
877310d99fSKrzysztof Kozlowski void exynos_cpu_power_down(int cpu)
887310d99fSKrzysztof Kozlowski {
89497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf;
90497ab3b3SBartlomiej Zolnierkiewicz 
91ca489c58SKrzysztof Kozlowski 	if (cpu == 0 && (soc_is_exynos5420() || soc_is_exynos5800())) {
92adc548d7SAbhilash Kesavan 		/*
93adc548d7SAbhilash Kesavan 		 * Bypass power down for CPU0 during suspend. Check for
94adc548d7SAbhilash Kesavan 		 * the SYS_PWR_REG value to decide if we are suspending
95adc548d7SAbhilash Kesavan 		 * the system.
96adc548d7SAbhilash Kesavan 		 */
97adc548d7SAbhilash Kesavan 		int val = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
98adc548d7SAbhilash Kesavan 
99adc548d7SAbhilash Kesavan 		if (!(val & S5P_CORE_LOCAL_PWR_EN))
100adc548d7SAbhilash Kesavan 			return;
101adc548d7SAbhilash Kesavan 	}
102497ab3b3SBartlomiej Zolnierkiewicz 
103497ab3b3SBartlomiej Zolnierkiewicz 	core_conf = pmu_raw_readl(EXYNOS_ARM_CORE_CONFIGURATION(cpu));
104497ab3b3SBartlomiej Zolnierkiewicz 	core_conf &= ~S5P_CORE_LOCAL_PWR_EN;
105497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1067310d99fSKrzysztof Kozlowski }
1077310d99fSKrzysztof Kozlowski 
1087310d99fSKrzysztof Kozlowski /**
1097310d99fSKrzysztof Kozlowski  * exynos_cpu_power_up : power up the specified cpu
1107310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power up
1117310d99fSKrzysztof Kozlowski  *
1127310d99fSKrzysztof Kozlowski  * Power up the specified cpu
1137310d99fSKrzysztof Kozlowski  */
1147310d99fSKrzysztof Kozlowski void exynos_cpu_power_up(int cpu)
1157310d99fSKrzysztof Kozlowski {
116497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf = S5P_CORE_LOCAL_PWR_EN;
117497ab3b3SBartlomiej Zolnierkiewicz 
118497ab3b3SBartlomiej Zolnierkiewicz 	if (soc_is_exynos3250())
119497ab3b3SBartlomiej Zolnierkiewicz 		core_conf |= S5P_CORE_AUTOWAKEUP_EN;
120497ab3b3SBartlomiej Zolnierkiewicz 
121497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf,
1227310d99fSKrzysztof Kozlowski 			EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1237310d99fSKrzysztof Kozlowski }
1247310d99fSKrzysztof Kozlowski 
1257310d99fSKrzysztof Kozlowski /**
1267310d99fSKrzysztof Kozlowski  * exynos_cpu_power_state : returns the power state of the cpu
1277310d99fSKrzysztof Kozlowski  * @cpu : the cpu to retrieve the power state from
1287310d99fSKrzysztof Kozlowski  *
1297310d99fSKrzysztof Kozlowski  */
1307310d99fSKrzysztof Kozlowski int exynos_cpu_power_state(int cpu)
1317310d99fSKrzysztof Kozlowski {
132944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
1337310d99fSKrzysztof Kozlowski 			S5P_CORE_LOCAL_PWR_EN);
1347310d99fSKrzysztof Kozlowski }
1357310d99fSKrzysztof Kozlowski 
1367310d99fSKrzysztof Kozlowski /**
1377310d99fSKrzysztof Kozlowski  * exynos_cluster_power_down : power down the specified cluster
1387310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power down
1397310d99fSKrzysztof Kozlowski  */
1407310d99fSKrzysztof Kozlowski void exynos_cluster_power_down(int cluster)
1417310d99fSKrzysztof Kozlowski {
142944483d0SArnd Bergmann 	pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster));
1437310d99fSKrzysztof Kozlowski }
1447310d99fSKrzysztof Kozlowski 
1457310d99fSKrzysztof Kozlowski /**
1467310d99fSKrzysztof Kozlowski  * exynos_cluster_power_up : power up the specified cluster
1477310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power up
1487310d99fSKrzysztof Kozlowski  */
1497310d99fSKrzysztof Kozlowski void exynos_cluster_power_up(int cluster)
1507310d99fSKrzysztof Kozlowski {
151944483d0SArnd Bergmann 	pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
1527310d99fSKrzysztof Kozlowski 			EXYNOS_COMMON_CONFIGURATION(cluster));
1537310d99fSKrzysztof Kozlowski }
1547310d99fSKrzysztof Kozlowski 
1557310d99fSKrzysztof Kozlowski /**
1567310d99fSKrzysztof Kozlowski  * exynos_cluster_power_state : returns the power state of the cluster
1577310d99fSKrzysztof Kozlowski  * @cluster : the cluster to retrieve the power state from
1587310d99fSKrzysztof Kozlowski  *
1597310d99fSKrzysztof Kozlowski  */
1607310d99fSKrzysztof Kozlowski int exynos_cluster_power_state(int cluster)
1617310d99fSKrzysztof Kozlowski {
162944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) &
1637310d99fSKrzysztof Kozlowski 		S5P_CORE_LOCAL_PWR_EN);
1647310d99fSKrzysztof Kozlowski }
1657310d99fSKrzysztof Kozlowski 
1663c33710bSPankaj Dubey /**
1673c33710bSPankaj Dubey  * exynos_scu_enable : enables SCU for Cortex-A9 based system
1683c33710bSPankaj Dubey  */
1693c33710bSPankaj Dubey void exynos_scu_enable(void)
1703c33710bSPankaj Dubey {
1713c33710bSPankaj Dubey 	struct device_node *np;
1723c33710bSPankaj Dubey 	static void __iomem *scu_base;
1733c33710bSPankaj Dubey 
1743c33710bSPankaj Dubey 	if (!scu_base) {
1753c33710bSPankaj Dubey 		np = of_find_compatible_node(NULL, NULL, "arm,cortex-a9-scu");
1763c33710bSPankaj Dubey 		if (np) {
1773c33710bSPankaj Dubey 			scu_base = of_iomap(np, 0);
1783c33710bSPankaj Dubey 			of_node_put(np);
1793c33710bSPankaj Dubey 		} else {
1803c33710bSPankaj Dubey 			scu_base = ioremap(scu_a9_get_base(), SZ_4K);
1813c33710bSPankaj Dubey 		}
1823c33710bSPankaj Dubey 	}
1833c33710bSPankaj Dubey 	scu_enable(scu_base);
1843c33710bSPankaj Dubey }
1853c33710bSPankaj Dubey 
186af997114SBartlomiej Zolnierkiewicz static void __iomem *cpu_boot_reg_base(void)
1871f054f52STomasz Figa {
1881f054f52STomasz Figa 	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
1892e94ac42SPankaj Dubey 		return pmu_base_addr + S5P_INFORM5;
190b3205deaSSachin Kamat 	return sysram_base_addr;
1911f054f52STomasz Figa }
1921f054f52STomasz Figa 
1931f054f52STomasz Figa static inline void __iomem *cpu_boot_reg(int cpu)
1941f054f52STomasz Figa {
1951f054f52STomasz Figa 	void __iomem *boot_reg;
1961f054f52STomasz Figa 
1971f054f52STomasz Figa 	boot_reg = cpu_boot_reg_base();
198b3205deaSSachin Kamat 	if (!boot_reg)
1992cc6b813SKrzysztof Kozlowski 		return IOMEM_ERR_PTR(-ENODEV);
2001f054f52STomasz Figa 	if (soc_is_exynos4412())
2011f054f52STomasz Figa 		boot_reg += 4*cpu;
20286c6f148SArun Kumar K 	else if (soc_is_exynos5420() || soc_is_exynos5800())
2031580be3dSChander Kashyap 		boot_reg += 4;
2041f054f52STomasz Figa 	return boot_reg;
2051f054f52STomasz Figa }
20683014579SKukjin Kim 
20783014579SKukjin Kim /*
208b588aaecSKrzysztof Kozlowski  * Set wake up by local power mode and execute software reset for given core.
209b588aaecSKrzysztof Kozlowski  *
210b588aaecSKrzysztof Kozlowski  * Currently this is needed only when booting secondary CPU on Exynos3250.
211b588aaecSKrzysztof Kozlowski  */
212af997114SBartlomiej Zolnierkiewicz void exynos_core_restart(u32 core_id)
213b588aaecSKrzysztof Kozlowski {
214b588aaecSKrzysztof Kozlowski 	u32 val;
215b588aaecSKrzysztof Kozlowski 
216b588aaecSKrzysztof Kozlowski 	if (!of_machine_is_compatible("samsung,exynos3250"))
217b588aaecSKrzysztof Kozlowski 		return;
218b588aaecSKrzysztof Kozlowski 
219497ab3b3SBartlomiej Zolnierkiewicz 	while (!pmu_raw_readl(S5P_PMU_SPARE2))
220497ab3b3SBartlomiej Zolnierkiewicz 		udelay(10);
221497ab3b3SBartlomiej Zolnierkiewicz 	udelay(10);
222497ab3b3SBartlomiej Zolnierkiewicz 
223b588aaecSKrzysztof Kozlowski 	val = pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(core_id));
224b588aaecSKrzysztof Kozlowski 	val |= S5P_CORE_WAKEUP_FROM_LOCAL_CFG;
225b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(val, EXYNOS_ARM_CORE_STATUS(core_id));
226b588aaecSKrzysztof Kozlowski 
227b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(EXYNOS_CORE_PO_RESET(core_id), EXYNOS_SWRESET);
228b588aaecSKrzysztof Kozlowski }
229b588aaecSKrzysztof Kozlowski 
230b588aaecSKrzysztof Kozlowski /*
23183014579SKukjin Kim  * Write pen_release in a way that is guaranteed to be visible to all
23283014579SKukjin Kim  * observers, irrespective of whether they're taking part in coherency
23383014579SKukjin Kim  * or not.  This is necessary for the hotplug code to work reliably.
23483014579SKukjin Kim  */
23583014579SKukjin Kim static void write_pen_release(int val)
23683014579SKukjin Kim {
23783014579SKukjin Kim 	pen_release = val;
23883014579SKukjin Kim 	smp_wmb();
239f45913fdSNicolas Pitre 	sync_cache_w(&pen_release);
24083014579SKukjin Kim }
24183014579SKukjin Kim 
24283014579SKukjin Kim static DEFINE_SPINLOCK(boot_lock);
24383014579SKukjin Kim 
2448bd26e3aSPaul Gortmaker static void exynos_secondary_init(unsigned int cpu)
24583014579SKukjin Kim {
24683014579SKukjin Kim 	/*
24783014579SKukjin Kim 	 * let the primary processor know we're out of the
24883014579SKukjin Kim 	 * pen, then head off into the C entry point
24983014579SKukjin Kim 	 */
25083014579SKukjin Kim 	write_pen_release(-1);
25183014579SKukjin Kim 
25283014579SKukjin Kim 	/*
25383014579SKukjin Kim 	 * Synchronise with the boot thread.
25483014579SKukjin Kim 	 */
25583014579SKukjin Kim 	spin_lock(&boot_lock);
25683014579SKukjin Kim 	spin_unlock(&boot_lock);
25783014579SKukjin Kim }
25883014579SKukjin Kim 
259af997114SBartlomiej Zolnierkiewicz int exynos_set_boot_addr(u32 core_id, unsigned long boot_addr)
260955d4cf8SBartlomiej Zolnierkiewicz {
261955d4cf8SBartlomiej Zolnierkiewicz 	int ret;
262955d4cf8SBartlomiej Zolnierkiewicz 
263955d4cf8SBartlomiej Zolnierkiewicz 	/*
264955d4cf8SBartlomiej Zolnierkiewicz 	 * Try to set boot address using firmware first
265955d4cf8SBartlomiej Zolnierkiewicz 	 * and fall back to boot register if it fails.
266955d4cf8SBartlomiej Zolnierkiewicz 	 */
267955d4cf8SBartlomiej Zolnierkiewicz 	ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
268955d4cf8SBartlomiej Zolnierkiewicz 	if (ret && ret != -ENOSYS)
269955d4cf8SBartlomiej Zolnierkiewicz 		goto fail;
270955d4cf8SBartlomiej Zolnierkiewicz 	if (ret == -ENOSYS) {
271955d4cf8SBartlomiej Zolnierkiewicz 		void __iomem *boot_reg = cpu_boot_reg(core_id);
272955d4cf8SBartlomiej Zolnierkiewicz 
273955d4cf8SBartlomiej Zolnierkiewicz 		if (IS_ERR(boot_reg)) {
274955d4cf8SBartlomiej Zolnierkiewicz 			ret = PTR_ERR(boot_reg);
275955d4cf8SBartlomiej Zolnierkiewicz 			goto fail;
276955d4cf8SBartlomiej Zolnierkiewicz 		}
277458ad21dSBen Dooks 		writel_relaxed(boot_addr, boot_reg);
278955d4cf8SBartlomiej Zolnierkiewicz 		ret = 0;
279955d4cf8SBartlomiej Zolnierkiewicz 	}
280955d4cf8SBartlomiej Zolnierkiewicz fail:
281955d4cf8SBartlomiej Zolnierkiewicz 	return ret;
282955d4cf8SBartlomiej Zolnierkiewicz }
283955d4cf8SBartlomiej Zolnierkiewicz 
284af997114SBartlomiej Zolnierkiewicz int exynos_get_boot_addr(u32 core_id, unsigned long *boot_addr)
2851225ad72SBartlomiej Zolnierkiewicz {
2861225ad72SBartlomiej Zolnierkiewicz 	int ret;
2871225ad72SBartlomiej Zolnierkiewicz 
2881225ad72SBartlomiej Zolnierkiewicz 	/*
2891225ad72SBartlomiej Zolnierkiewicz 	 * Try to get boot address using firmware first
2901225ad72SBartlomiej Zolnierkiewicz 	 * and fall back to boot register if it fails.
2911225ad72SBartlomiej Zolnierkiewicz 	 */
2921225ad72SBartlomiej Zolnierkiewicz 	ret = call_firmware_op(get_cpu_boot_addr, core_id, boot_addr);
2931225ad72SBartlomiej Zolnierkiewicz 	if (ret && ret != -ENOSYS)
2941225ad72SBartlomiej Zolnierkiewicz 		goto fail;
2951225ad72SBartlomiej Zolnierkiewicz 	if (ret == -ENOSYS) {
2961225ad72SBartlomiej Zolnierkiewicz 		void __iomem *boot_reg = cpu_boot_reg(core_id);
2971225ad72SBartlomiej Zolnierkiewicz 
2981225ad72SBartlomiej Zolnierkiewicz 		if (IS_ERR(boot_reg)) {
2991225ad72SBartlomiej Zolnierkiewicz 			ret = PTR_ERR(boot_reg);
3001225ad72SBartlomiej Zolnierkiewicz 			goto fail;
3011225ad72SBartlomiej Zolnierkiewicz 		}
302458ad21dSBen Dooks 		*boot_addr = readl_relaxed(boot_reg);
3031225ad72SBartlomiej Zolnierkiewicz 		ret = 0;
3041225ad72SBartlomiej Zolnierkiewicz 	}
3051225ad72SBartlomiej Zolnierkiewicz fail:
3061225ad72SBartlomiej Zolnierkiewicz 	return ret;
3071225ad72SBartlomiej Zolnierkiewicz }
3081225ad72SBartlomiej Zolnierkiewicz 
3098bd26e3aSPaul Gortmaker static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
31083014579SKukjin Kim {
31183014579SKukjin Kim 	unsigned long timeout;
3129637f30eSTomasz Figa 	u32 mpidr = cpu_logical_map(cpu);
3139637f30eSTomasz Figa 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
314b3205deaSSachin Kamat 	int ret = -ENOSYS;
31583014579SKukjin Kim 
31683014579SKukjin Kim 	/*
31783014579SKukjin Kim 	 * Set synchronisation state between this boot processor
31883014579SKukjin Kim 	 * and the secondary one
31983014579SKukjin Kim 	 */
32083014579SKukjin Kim 	spin_lock(&boot_lock);
32183014579SKukjin Kim 
32283014579SKukjin Kim 	/*
32383014579SKukjin Kim 	 * The secondary processor is waiting to be released from
32483014579SKukjin Kim 	 * the holding pen - release it, then wait for it to flag
32583014579SKukjin Kim 	 * that it has been released by resetting pen_release.
32683014579SKukjin Kim 	 *
3279637f30eSTomasz Figa 	 * Note that "pen_release" is the hardware CPU core ID, whereas
32883014579SKukjin Kim 	 * "cpu" is Linux's internal ID.
32983014579SKukjin Kim 	 */
3309637f30eSTomasz Figa 	write_pen_release(core_id);
33183014579SKukjin Kim 
3329637f30eSTomasz Figa 	if (!exynos_cpu_power_state(core_id)) {
3339637f30eSTomasz Figa 		exynos_cpu_power_up(core_id);
33483014579SKukjin Kim 		timeout = 10;
33583014579SKukjin Kim 
33683014579SKukjin Kim 		/* wait max 10 ms until cpu1 is on */
3379637f30eSTomasz Figa 		while (exynos_cpu_power_state(core_id)
3389637f30eSTomasz Figa 		       != S5P_CORE_LOCAL_PWR_EN) {
339*4bdf2f3fSStuart Menefy 			if (timeout == 0)
34083014579SKukjin Kim 				break;
341*4bdf2f3fSStuart Menefy 			timeout--;
34283014579SKukjin Kim 			mdelay(1);
34383014579SKukjin Kim 		}
34483014579SKukjin Kim 
34583014579SKukjin Kim 		if (timeout == 0) {
34683014579SKukjin Kim 			printk(KERN_ERR "cpu1 power enable failed");
34783014579SKukjin Kim 			spin_unlock(&boot_lock);
34883014579SKukjin Kim 			return -ETIMEDOUT;
34983014579SKukjin Kim 		}
35083014579SKukjin Kim 	}
351b588aaecSKrzysztof Kozlowski 
352b588aaecSKrzysztof Kozlowski 	exynos_core_restart(core_id);
353b588aaecSKrzysztof Kozlowski 
35483014579SKukjin Kim 	/*
35583014579SKukjin Kim 	 * Send the secondary CPU a soft interrupt, thereby causing
35683014579SKukjin Kim 	 * the boot monitor to read the system wide flags register,
35783014579SKukjin Kim 	 * and branch to the address found there.
35883014579SKukjin Kim 	 */
35983014579SKukjin Kim 
36083014579SKukjin Kim 	timeout = jiffies + (1 * HZ);
36183014579SKukjin Kim 	while (time_before(jiffies, timeout)) {
362beddf63fSTomasz Figa 		unsigned long boot_addr;
363beddf63fSTomasz Figa 
36483014579SKukjin Kim 		smp_rmb();
36583014579SKukjin Kim 
36664fc2a94SFlorian Fainelli 		boot_addr = __pa_symbol(exynos4_secondary_startup);
367beddf63fSTomasz Figa 
368955d4cf8SBartlomiej Zolnierkiewicz 		ret = exynos_set_boot_addr(core_id, boot_addr);
369955d4cf8SBartlomiej Zolnierkiewicz 		if (ret)
370b3205deaSSachin Kamat 			goto fail;
371beddf63fSTomasz Figa 
3729637f30eSTomasz Figa 		call_firmware_op(cpu_boot, core_id);
373beddf63fSTomasz Figa 
374497ab3b3SBartlomiej Zolnierkiewicz 		if (soc_is_exynos3250())
375497ab3b3SBartlomiej Zolnierkiewicz 			dsb_sev();
376497ab3b3SBartlomiej Zolnierkiewicz 		else
377b1cffebfSRob Herring 			arch_send_wakeup_ipi_mask(cpumask_of(cpu));
37883014579SKukjin Kim 
37983014579SKukjin Kim 		if (pen_release == -1)
38083014579SKukjin Kim 			break;
38183014579SKukjin Kim 
38283014579SKukjin Kim 		udelay(10);
38383014579SKukjin Kim 	}
38483014579SKukjin Kim 
3859f294c17SBartlomiej Zolnierkiewicz 	if (pen_release != -1)
3869f294c17SBartlomiej Zolnierkiewicz 		ret = -ETIMEDOUT;
3879f294c17SBartlomiej Zolnierkiewicz 
38883014579SKukjin Kim 	/*
38983014579SKukjin Kim 	 * now the secondary core is starting up let it run its
39083014579SKukjin Kim 	 * calibrations, then wait for it to finish
39183014579SKukjin Kim 	 */
392b3205deaSSachin Kamat fail:
39383014579SKukjin Kim 	spin_unlock(&boot_lock);
39483014579SKukjin Kim 
395b3205deaSSachin Kamat 	return pen_release != -1 ? ret : 0;
39683014579SKukjin Kim }
39783014579SKukjin Kim 
39806853ae4SMarc Zyngier static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
39983014579SKukjin Kim {
4001754c42eSOlof Johansson 	exynos_sysram_init();
4011754c42eSOlof Johansson 
4026f024978SKrzysztof Kozlowski 	exynos_set_delayed_reset_assertion(true);
4036f024978SKrzysztof Kozlowski 
404af040ffcSRussell King 	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
4053c33710bSPankaj Dubey 		exynos_scu_enable();
406b3205deaSSachin Kamat }
40706853ae4SMarc Zyngier 
4086f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
4096f0b7c0cSKrzysztof Kozlowski /*
4106f0b7c0cSKrzysztof Kozlowski  * platform-specific code to shutdown a CPU
4116f0b7c0cSKrzysztof Kozlowski  *
4126f0b7c0cSKrzysztof Kozlowski  * Called with IRQs disabled
4136f0b7c0cSKrzysztof Kozlowski  */
41427b9ee85SKrzysztof Kozlowski static void exynos_cpu_die(unsigned int cpu)
4156f0b7c0cSKrzysztof Kozlowski {
4166f0b7c0cSKrzysztof Kozlowski 	int spurious = 0;
41713cfa6c4SKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
41813cfa6c4SKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
4196f0b7c0cSKrzysztof Kozlowski 
4206f0b7c0cSKrzysztof Kozlowski 	v7_exit_coherency_flush(louis);
4216f0b7c0cSKrzysztof Kozlowski 
4226f0b7c0cSKrzysztof Kozlowski 	platform_do_lowpower(cpu, &spurious);
4236f0b7c0cSKrzysztof Kozlowski 
4246f0b7c0cSKrzysztof Kozlowski 	/*
4256f0b7c0cSKrzysztof Kozlowski 	 * bring this CPU back into the world of cache
4266f0b7c0cSKrzysztof Kozlowski 	 * coherency, and then restore interrupts
4276f0b7c0cSKrzysztof Kozlowski 	 */
42813cfa6c4SKrzysztof Kozlowski 	cpu_leave_lowpower(core_id);
4296f0b7c0cSKrzysztof Kozlowski 
4306f0b7c0cSKrzysztof Kozlowski 	if (spurious)
4316f0b7c0cSKrzysztof Kozlowski 		pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);
4326f0b7c0cSKrzysztof Kozlowski }
4336f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
4346f0b7c0cSKrzysztof Kozlowski 
43575305275SMasahiro Yamada const struct smp_operations exynos_smp_ops __initconst = {
43606853ae4SMarc Zyngier 	.smp_prepare_cpus	= exynos_smp_prepare_cpus,
43706853ae4SMarc Zyngier 	.smp_secondary_init	= exynos_secondary_init,
43806853ae4SMarc Zyngier 	.smp_boot_secondary	= exynos_boot_secondary,
43906853ae4SMarc Zyngier #ifdef CONFIG_HOTPLUG_CPU
44006853ae4SMarc Zyngier 	.cpu_die		= exynos_cpu_die,
44106853ae4SMarc Zyngier #endif
44206853ae4SMarc Zyngier };
443