xref: /openbmc/linux/arch/arm/mach-exynos/platsmp.c (revision 458ad21df1c38d229aaa4c494199168d742302ab)
14552386aSPankaj Dubey  /*
283014579SKukjin Kim  * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
383014579SKukjin Kim  *		http://www.samsung.com
483014579SKukjin Kim  *
583014579SKukjin Kim  * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
683014579SKukjin Kim  *
783014579SKukjin Kim  *  Copyright (C) 2002 ARM Ltd.
883014579SKukjin Kim  *  All Rights Reserved
983014579SKukjin Kim  *
1083014579SKukjin Kim  * This program is free software; you can redistribute it and/or modify
1183014579SKukjin Kim  * it under the terms of the GNU General Public License version 2 as
1283014579SKukjin Kim  * published by the Free Software Foundation.
1383014579SKukjin Kim */
1483014579SKukjin Kim 
1583014579SKukjin Kim #include <linux/init.h>
1683014579SKukjin Kim #include <linux/errno.h>
1783014579SKukjin Kim #include <linux/delay.h>
1883014579SKukjin Kim #include <linux/jiffies.h>
1983014579SKukjin Kim #include <linux/smp.h>
2083014579SKukjin Kim #include <linux/io.h>
21b3205deaSSachin Kamat #include <linux/of_address.h>
222262d6efSPankaj Dubey #include <linux/soc/samsung/exynos-regs-pmu.h>
2383014579SKukjin Kim 
2483014579SKukjin Kim #include <asm/cacheflush.h>
256f0b7c0cSKrzysztof Kozlowski #include <asm/cp15.h>
26eb50439bSWill Deacon #include <asm/smp_plat.h>
2783014579SKukjin Kim #include <asm/smp_scu.h>
28beddf63fSTomasz Figa #include <asm/firmware.h>
2983014579SKukjin Kim 
302e94ac42SPankaj Dubey #include <mach/map.h>
312e94ac42SPankaj Dubey 
3206853ae4SMarc Zyngier #include "common.h"
3306853ae4SMarc Zyngier 
3483014579SKukjin Kim extern void exynos4_secondary_startup(void);
3583014579SKukjin Kim 
366f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
3713cfa6c4SKrzysztof Kozlowski static inline void cpu_leave_lowpower(u32 core_id)
386f0b7c0cSKrzysztof Kozlowski {
396f0b7c0cSKrzysztof Kozlowski 	unsigned int v;
406f0b7c0cSKrzysztof Kozlowski 
416f0b7c0cSKrzysztof Kozlowski 	asm volatile(
426f0b7c0cSKrzysztof Kozlowski 	"mrc	p15, 0, %0, c1, c0, 0\n"
436f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %1\n"
446f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 0\n"
456f0b7c0cSKrzysztof Kozlowski 	"	mrc	p15, 0, %0, c1, c0, 1\n"
466f0b7c0cSKrzysztof Kozlowski 	"	orr	%0, %0, %2\n"
476f0b7c0cSKrzysztof Kozlowski 	"	mcr	p15, 0, %0, c1, c0, 1\n"
486f0b7c0cSKrzysztof Kozlowski 	  : "=&r" (v)
496f0b7c0cSKrzysztof Kozlowski 	  : "Ir" (CR_C), "Ir" (0x40)
506f0b7c0cSKrzysztof Kozlowski 	  : "cc");
516f0b7c0cSKrzysztof Kozlowski }
526f0b7c0cSKrzysztof Kozlowski 
536f0b7c0cSKrzysztof Kozlowski static inline void platform_do_lowpower(unsigned int cpu, int *spurious)
546f0b7c0cSKrzysztof Kozlowski {
556f0b7c0cSKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
566f0b7c0cSKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
576f0b7c0cSKrzysztof Kozlowski 
586f0b7c0cSKrzysztof Kozlowski 	for (;;) {
596f0b7c0cSKrzysztof Kozlowski 
606f0b7c0cSKrzysztof Kozlowski 		/* Turn the CPU off on next WFI instruction. */
616f0b7c0cSKrzysztof Kozlowski 		exynos_cpu_power_down(core_id);
626f0b7c0cSKrzysztof Kozlowski 
636f0b7c0cSKrzysztof Kozlowski 		wfi();
646f0b7c0cSKrzysztof Kozlowski 
656f0b7c0cSKrzysztof Kozlowski 		if (pen_release == core_id) {
666f0b7c0cSKrzysztof Kozlowski 			/*
676f0b7c0cSKrzysztof Kozlowski 			 * OK, proper wakeup, we're done
686f0b7c0cSKrzysztof Kozlowski 			 */
696f0b7c0cSKrzysztof Kozlowski 			break;
706f0b7c0cSKrzysztof Kozlowski 		}
716f0b7c0cSKrzysztof Kozlowski 
726f0b7c0cSKrzysztof Kozlowski 		/*
736f0b7c0cSKrzysztof Kozlowski 		 * Getting here, means that we have come out of WFI without
746f0b7c0cSKrzysztof Kozlowski 		 * having been woken up - this shouldn't happen
756f0b7c0cSKrzysztof Kozlowski 		 *
766f0b7c0cSKrzysztof Kozlowski 		 * Just note it happening - when we're woken, we can report
776f0b7c0cSKrzysztof Kozlowski 		 * its occurrence.
786f0b7c0cSKrzysztof Kozlowski 		 */
796f0b7c0cSKrzysztof Kozlowski 		(*spurious)++;
806f0b7c0cSKrzysztof Kozlowski 	}
816f0b7c0cSKrzysztof Kozlowski }
826f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
836f0b7c0cSKrzysztof Kozlowski 
847310d99fSKrzysztof Kozlowski /**
857310d99fSKrzysztof Kozlowski  * exynos_core_power_down : power down the specified cpu
867310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power down
877310d99fSKrzysztof Kozlowski  *
887310d99fSKrzysztof Kozlowski  * Power down the specified cpu. The sequence must be finished by a
897310d99fSKrzysztof Kozlowski  * call to cpu_do_idle()
907310d99fSKrzysztof Kozlowski  *
917310d99fSKrzysztof Kozlowski  */
927310d99fSKrzysztof Kozlowski void exynos_cpu_power_down(int cpu)
937310d99fSKrzysztof Kozlowski {
94497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf;
95497ab3b3SBartlomiej Zolnierkiewicz 
96ca489c58SKrzysztof Kozlowski 	if (cpu == 0 && (soc_is_exynos5420() || soc_is_exynos5800())) {
97adc548d7SAbhilash Kesavan 		/*
98adc548d7SAbhilash Kesavan 		 * Bypass power down for CPU0 during suspend. Check for
99adc548d7SAbhilash Kesavan 		 * the SYS_PWR_REG value to decide if we are suspending
100adc548d7SAbhilash Kesavan 		 * the system.
101adc548d7SAbhilash Kesavan 		 */
102adc548d7SAbhilash Kesavan 		int val = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG);
103adc548d7SAbhilash Kesavan 
104adc548d7SAbhilash Kesavan 		if (!(val & S5P_CORE_LOCAL_PWR_EN))
105adc548d7SAbhilash Kesavan 			return;
106adc548d7SAbhilash Kesavan 	}
107497ab3b3SBartlomiej Zolnierkiewicz 
108497ab3b3SBartlomiej Zolnierkiewicz 	core_conf = pmu_raw_readl(EXYNOS_ARM_CORE_CONFIGURATION(cpu));
109497ab3b3SBartlomiej Zolnierkiewicz 	core_conf &= ~S5P_CORE_LOCAL_PWR_EN;
110497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf, EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1117310d99fSKrzysztof Kozlowski }
1127310d99fSKrzysztof Kozlowski 
1137310d99fSKrzysztof Kozlowski /**
1147310d99fSKrzysztof Kozlowski  * exynos_cpu_power_up : power up the specified cpu
1157310d99fSKrzysztof Kozlowski  * @cpu : the cpu to power up
1167310d99fSKrzysztof Kozlowski  *
1177310d99fSKrzysztof Kozlowski  * Power up the specified cpu
1187310d99fSKrzysztof Kozlowski  */
1197310d99fSKrzysztof Kozlowski void exynos_cpu_power_up(int cpu)
1207310d99fSKrzysztof Kozlowski {
121497ab3b3SBartlomiej Zolnierkiewicz 	u32 core_conf = S5P_CORE_LOCAL_PWR_EN;
122497ab3b3SBartlomiej Zolnierkiewicz 
123497ab3b3SBartlomiej Zolnierkiewicz 	if (soc_is_exynos3250())
124497ab3b3SBartlomiej Zolnierkiewicz 		core_conf |= S5P_CORE_AUTOWAKEUP_EN;
125497ab3b3SBartlomiej Zolnierkiewicz 
126497ab3b3SBartlomiej Zolnierkiewicz 	pmu_raw_writel(core_conf,
1277310d99fSKrzysztof Kozlowski 			EXYNOS_ARM_CORE_CONFIGURATION(cpu));
1287310d99fSKrzysztof Kozlowski }
1297310d99fSKrzysztof Kozlowski 
1307310d99fSKrzysztof Kozlowski /**
1317310d99fSKrzysztof Kozlowski  * exynos_cpu_power_state : returns the power state of the cpu
1327310d99fSKrzysztof Kozlowski  * @cpu : the cpu to retrieve the power state from
1337310d99fSKrzysztof Kozlowski  *
1347310d99fSKrzysztof Kozlowski  */
1357310d99fSKrzysztof Kozlowski int exynos_cpu_power_state(int cpu)
1367310d99fSKrzysztof Kozlowski {
137944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) &
1387310d99fSKrzysztof Kozlowski 			S5P_CORE_LOCAL_PWR_EN);
1397310d99fSKrzysztof Kozlowski }
1407310d99fSKrzysztof Kozlowski 
1417310d99fSKrzysztof Kozlowski /**
1427310d99fSKrzysztof Kozlowski  * exynos_cluster_power_down : power down the specified cluster
1437310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power down
1447310d99fSKrzysztof Kozlowski  */
1457310d99fSKrzysztof Kozlowski void exynos_cluster_power_down(int cluster)
1467310d99fSKrzysztof Kozlowski {
147944483d0SArnd Bergmann 	pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster));
1487310d99fSKrzysztof Kozlowski }
1497310d99fSKrzysztof Kozlowski 
1507310d99fSKrzysztof Kozlowski /**
1517310d99fSKrzysztof Kozlowski  * exynos_cluster_power_up : power up the specified cluster
1527310d99fSKrzysztof Kozlowski  * @cluster : the cluster to power up
1537310d99fSKrzysztof Kozlowski  */
1547310d99fSKrzysztof Kozlowski void exynos_cluster_power_up(int cluster)
1557310d99fSKrzysztof Kozlowski {
156944483d0SArnd Bergmann 	pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN,
1577310d99fSKrzysztof Kozlowski 			EXYNOS_COMMON_CONFIGURATION(cluster));
1587310d99fSKrzysztof Kozlowski }
1597310d99fSKrzysztof Kozlowski 
1607310d99fSKrzysztof Kozlowski /**
1617310d99fSKrzysztof Kozlowski  * exynos_cluster_power_state : returns the power state of the cluster
1627310d99fSKrzysztof Kozlowski  * @cluster : the cluster to retrieve the power state from
1637310d99fSKrzysztof Kozlowski  *
1647310d99fSKrzysztof Kozlowski  */
1657310d99fSKrzysztof Kozlowski int exynos_cluster_power_state(int cluster)
1667310d99fSKrzysztof Kozlowski {
167944483d0SArnd Bergmann 	return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) &
1687310d99fSKrzysztof Kozlowski 		S5P_CORE_LOCAL_PWR_EN);
1697310d99fSKrzysztof Kozlowski }
1707310d99fSKrzysztof Kozlowski 
171af997114SBartlomiej Zolnierkiewicz static void __iomem *cpu_boot_reg_base(void)
1721f054f52STomasz Figa {
1731f054f52STomasz Figa 	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1)
1742e94ac42SPankaj Dubey 		return pmu_base_addr + S5P_INFORM5;
175b3205deaSSachin Kamat 	return sysram_base_addr;
1761f054f52STomasz Figa }
1771f054f52STomasz Figa 
1781f054f52STomasz Figa static inline void __iomem *cpu_boot_reg(int cpu)
1791f054f52STomasz Figa {
1801f054f52STomasz Figa 	void __iomem *boot_reg;
1811f054f52STomasz Figa 
1821f054f52STomasz Figa 	boot_reg = cpu_boot_reg_base();
183b3205deaSSachin Kamat 	if (!boot_reg)
1842cc6b813SKrzysztof Kozlowski 		return IOMEM_ERR_PTR(-ENODEV);
1851f054f52STomasz Figa 	if (soc_is_exynos4412())
1861f054f52STomasz Figa 		boot_reg += 4*cpu;
18786c6f148SArun Kumar K 	else if (soc_is_exynos5420() || soc_is_exynos5800())
1881580be3dSChander Kashyap 		boot_reg += 4;
1891f054f52STomasz Figa 	return boot_reg;
1901f054f52STomasz Figa }
19183014579SKukjin Kim 
19283014579SKukjin Kim /*
193b588aaecSKrzysztof Kozlowski  * Set wake up by local power mode and execute software reset for given core.
194b588aaecSKrzysztof Kozlowski  *
195b588aaecSKrzysztof Kozlowski  * Currently this is needed only when booting secondary CPU on Exynos3250.
196b588aaecSKrzysztof Kozlowski  */
197af997114SBartlomiej Zolnierkiewicz void exynos_core_restart(u32 core_id)
198b588aaecSKrzysztof Kozlowski {
199b588aaecSKrzysztof Kozlowski 	u32 val;
200b588aaecSKrzysztof Kozlowski 
201b588aaecSKrzysztof Kozlowski 	if (!of_machine_is_compatible("samsung,exynos3250"))
202b588aaecSKrzysztof Kozlowski 		return;
203b588aaecSKrzysztof Kozlowski 
204497ab3b3SBartlomiej Zolnierkiewicz 	while (!pmu_raw_readl(S5P_PMU_SPARE2))
205497ab3b3SBartlomiej Zolnierkiewicz 		udelay(10);
206497ab3b3SBartlomiej Zolnierkiewicz 	udelay(10);
207497ab3b3SBartlomiej Zolnierkiewicz 
208b588aaecSKrzysztof Kozlowski 	val = pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(core_id));
209b588aaecSKrzysztof Kozlowski 	val |= S5P_CORE_WAKEUP_FROM_LOCAL_CFG;
210b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(val, EXYNOS_ARM_CORE_STATUS(core_id));
211b588aaecSKrzysztof Kozlowski 
212b588aaecSKrzysztof Kozlowski 	pmu_raw_writel(EXYNOS_CORE_PO_RESET(core_id), EXYNOS_SWRESET);
213b588aaecSKrzysztof Kozlowski }
214b588aaecSKrzysztof Kozlowski 
215b588aaecSKrzysztof Kozlowski /*
21683014579SKukjin Kim  * Write pen_release in a way that is guaranteed to be visible to all
21783014579SKukjin Kim  * observers, irrespective of whether they're taking part in coherency
21883014579SKukjin Kim  * or not.  This is necessary for the hotplug code to work reliably.
21983014579SKukjin Kim  */
22083014579SKukjin Kim static void write_pen_release(int val)
22183014579SKukjin Kim {
22283014579SKukjin Kim 	pen_release = val;
22383014579SKukjin Kim 	smp_wmb();
224f45913fdSNicolas Pitre 	sync_cache_w(&pen_release);
22583014579SKukjin Kim }
22683014579SKukjin Kim 
22783014579SKukjin Kim static void __iomem *scu_base_addr(void)
22883014579SKukjin Kim {
22983014579SKukjin Kim 	return (void __iomem *)(S5P_VA_SCU);
23083014579SKukjin Kim }
23183014579SKukjin Kim 
23283014579SKukjin Kim static DEFINE_SPINLOCK(boot_lock);
23383014579SKukjin Kim 
2348bd26e3aSPaul Gortmaker static void exynos_secondary_init(unsigned int cpu)
23583014579SKukjin Kim {
23683014579SKukjin Kim 	/*
23783014579SKukjin Kim 	 * let the primary processor know we're out of the
23883014579SKukjin Kim 	 * pen, then head off into the C entry point
23983014579SKukjin Kim 	 */
24083014579SKukjin Kim 	write_pen_release(-1);
24183014579SKukjin Kim 
24283014579SKukjin Kim 	/*
24383014579SKukjin Kim 	 * Synchronise with the boot thread.
24483014579SKukjin Kim 	 */
24583014579SKukjin Kim 	spin_lock(&boot_lock);
24683014579SKukjin Kim 	spin_unlock(&boot_lock);
24783014579SKukjin Kim }
24883014579SKukjin Kim 
249af997114SBartlomiej Zolnierkiewicz int exynos_set_boot_addr(u32 core_id, unsigned long boot_addr)
250955d4cf8SBartlomiej Zolnierkiewicz {
251955d4cf8SBartlomiej Zolnierkiewicz 	int ret;
252955d4cf8SBartlomiej Zolnierkiewicz 
253955d4cf8SBartlomiej Zolnierkiewicz 	/*
254955d4cf8SBartlomiej Zolnierkiewicz 	 * Try to set boot address using firmware first
255955d4cf8SBartlomiej Zolnierkiewicz 	 * and fall back to boot register if it fails.
256955d4cf8SBartlomiej Zolnierkiewicz 	 */
257955d4cf8SBartlomiej Zolnierkiewicz 	ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr);
258955d4cf8SBartlomiej Zolnierkiewicz 	if (ret && ret != -ENOSYS)
259955d4cf8SBartlomiej Zolnierkiewicz 		goto fail;
260955d4cf8SBartlomiej Zolnierkiewicz 	if (ret == -ENOSYS) {
261955d4cf8SBartlomiej Zolnierkiewicz 		void __iomem *boot_reg = cpu_boot_reg(core_id);
262955d4cf8SBartlomiej Zolnierkiewicz 
263955d4cf8SBartlomiej Zolnierkiewicz 		if (IS_ERR(boot_reg)) {
264955d4cf8SBartlomiej Zolnierkiewicz 			ret = PTR_ERR(boot_reg);
265955d4cf8SBartlomiej Zolnierkiewicz 			goto fail;
266955d4cf8SBartlomiej Zolnierkiewicz 		}
267*458ad21dSBen Dooks 		writel_relaxed(boot_addr, boot_reg);
268955d4cf8SBartlomiej Zolnierkiewicz 		ret = 0;
269955d4cf8SBartlomiej Zolnierkiewicz 	}
270955d4cf8SBartlomiej Zolnierkiewicz fail:
271955d4cf8SBartlomiej Zolnierkiewicz 	return ret;
272955d4cf8SBartlomiej Zolnierkiewicz }
273955d4cf8SBartlomiej Zolnierkiewicz 
274af997114SBartlomiej Zolnierkiewicz int exynos_get_boot_addr(u32 core_id, unsigned long *boot_addr)
2751225ad72SBartlomiej Zolnierkiewicz {
2761225ad72SBartlomiej Zolnierkiewicz 	int ret;
2771225ad72SBartlomiej Zolnierkiewicz 
2781225ad72SBartlomiej Zolnierkiewicz 	/*
2791225ad72SBartlomiej Zolnierkiewicz 	 * Try to get boot address using firmware first
2801225ad72SBartlomiej Zolnierkiewicz 	 * and fall back to boot register if it fails.
2811225ad72SBartlomiej Zolnierkiewicz 	 */
2821225ad72SBartlomiej Zolnierkiewicz 	ret = call_firmware_op(get_cpu_boot_addr, core_id, boot_addr);
2831225ad72SBartlomiej Zolnierkiewicz 	if (ret && ret != -ENOSYS)
2841225ad72SBartlomiej Zolnierkiewicz 		goto fail;
2851225ad72SBartlomiej Zolnierkiewicz 	if (ret == -ENOSYS) {
2861225ad72SBartlomiej Zolnierkiewicz 		void __iomem *boot_reg = cpu_boot_reg(core_id);
2871225ad72SBartlomiej Zolnierkiewicz 
2881225ad72SBartlomiej Zolnierkiewicz 		if (IS_ERR(boot_reg)) {
2891225ad72SBartlomiej Zolnierkiewicz 			ret = PTR_ERR(boot_reg);
2901225ad72SBartlomiej Zolnierkiewicz 			goto fail;
2911225ad72SBartlomiej Zolnierkiewicz 		}
292*458ad21dSBen Dooks 		*boot_addr = readl_relaxed(boot_reg);
2931225ad72SBartlomiej Zolnierkiewicz 		ret = 0;
2941225ad72SBartlomiej Zolnierkiewicz 	}
2951225ad72SBartlomiej Zolnierkiewicz fail:
2961225ad72SBartlomiej Zolnierkiewicz 	return ret;
2971225ad72SBartlomiej Zolnierkiewicz }
2981225ad72SBartlomiej Zolnierkiewicz 
2998bd26e3aSPaul Gortmaker static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle)
30083014579SKukjin Kim {
30183014579SKukjin Kim 	unsigned long timeout;
3029637f30eSTomasz Figa 	u32 mpidr = cpu_logical_map(cpu);
3039637f30eSTomasz Figa 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
304b3205deaSSachin Kamat 	int ret = -ENOSYS;
30583014579SKukjin Kim 
30683014579SKukjin Kim 	/*
30783014579SKukjin Kim 	 * Set synchronisation state between this boot processor
30883014579SKukjin Kim 	 * and the secondary one
30983014579SKukjin Kim 	 */
31083014579SKukjin Kim 	spin_lock(&boot_lock);
31183014579SKukjin Kim 
31283014579SKukjin Kim 	/*
31383014579SKukjin Kim 	 * The secondary processor is waiting to be released from
31483014579SKukjin Kim 	 * the holding pen - release it, then wait for it to flag
31583014579SKukjin Kim 	 * that it has been released by resetting pen_release.
31683014579SKukjin Kim 	 *
3179637f30eSTomasz Figa 	 * Note that "pen_release" is the hardware CPU core ID, whereas
31883014579SKukjin Kim 	 * "cpu" is Linux's internal ID.
31983014579SKukjin Kim 	 */
3209637f30eSTomasz Figa 	write_pen_release(core_id);
32183014579SKukjin Kim 
3229637f30eSTomasz Figa 	if (!exynos_cpu_power_state(core_id)) {
3239637f30eSTomasz Figa 		exynos_cpu_power_up(core_id);
32483014579SKukjin Kim 		timeout = 10;
32583014579SKukjin Kim 
32683014579SKukjin Kim 		/* wait max 10 ms until cpu1 is on */
3279637f30eSTomasz Figa 		while (exynos_cpu_power_state(core_id)
3289637f30eSTomasz Figa 		       != S5P_CORE_LOCAL_PWR_EN) {
32983014579SKukjin Kim 			if (timeout-- == 0)
33083014579SKukjin Kim 				break;
33183014579SKukjin Kim 
33283014579SKukjin Kim 			mdelay(1);
33383014579SKukjin Kim 		}
33483014579SKukjin Kim 
33583014579SKukjin Kim 		if (timeout == 0) {
33683014579SKukjin Kim 			printk(KERN_ERR "cpu1 power enable failed");
33783014579SKukjin Kim 			spin_unlock(&boot_lock);
33883014579SKukjin Kim 			return -ETIMEDOUT;
33983014579SKukjin Kim 		}
34083014579SKukjin Kim 	}
341b588aaecSKrzysztof Kozlowski 
342b588aaecSKrzysztof Kozlowski 	exynos_core_restart(core_id);
343b588aaecSKrzysztof Kozlowski 
34483014579SKukjin Kim 	/*
34583014579SKukjin Kim 	 * Send the secondary CPU a soft interrupt, thereby causing
34683014579SKukjin Kim 	 * the boot monitor to read the system wide flags register,
34783014579SKukjin Kim 	 * and branch to the address found there.
34883014579SKukjin Kim 	 */
34983014579SKukjin Kim 
35083014579SKukjin Kim 	timeout = jiffies + (1 * HZ);
35183014579SKukjin Kim 	while (time_before(jiffies, timeout)) {
352beddf63fSTomasz Figa 		unsigned long boot_addr;
353beddf63fSTomasz Figa 
35483014579SKukjin Kim 		smp_rmb();
35583014579SKukjin Kim 
356beddf63fSTomasz Figa 		boot_addr = virt_to_phys(exynos4_secondary_startup);
357beddf63fSTomasz Figa 
358955d4cf8SBartlomiej Zolnierkiewicz 		ret = exynos_set_boot_addr(core_id, boot_addr);
359955d4cf8SBartlomiej Zolnierkiewicz 		if (ret)
360b3205deaSSachin Kamat 			goto fail;
361beddf63fSTomasz Figa 
3629637f30eSTomasz Figa 		call_firmware_op(cpu_boot, core_id);
363beddf63fSTomasz Figa 
364497ab3b3SBartlomiej Zolnierkiewicz 		if (soc_is_exynos3250())
365497ab3b3SBartlomiej Zolnierkiewicz 			dsb_sev();
366497ab3b3SBartlomiej Zolnierkiewicz 		else
367b1cffebfSRob Herring 			arch_send_wakeup_ipi_mask(cpumask_of(cpu));
36883014579SKukjin Kim 
36983014579SKukjin Kim 		if (pen_release == -1)
37083014579SKukjin Kim 			break;
37183014579SKukjin Kim 
37283014579SKukjin Kim 		udelay(10);
37383014579SKukjin Kim 	}
37483014579SKukjin Kim 
3759f294c17SBartlomiej Zolnierkiewicz 	if (pen_release != -1)
3769f294c17SBartlomiej Zolnierkiewicz 		ret = -ETIMEDOUT;
3779f294c17SBartlomiej Zolnierkiewicz 
37883014579SKukjin Kim 	/*
37983014579SKukjin Kim 	 * now the secondary core is starting up let it run its
38083014579SKukjin Kim 	 * calibrations, then wait for it to finish
38183014579SKukjin Kim 	 */
382b3205deaSSachin Kamat fail:
38383014579SKukjin Kim 	spin_unlock(&boot_lock);
38483014579SKukjin Kim 
385b3205deaSSachin Kamat 	return pen_release != -1 ? ret : 0;
38683014579SKukjin Kim }
38783014579SKukjin Kim 
38883014579SKukjin Kim /*
38983014579SKukjin Kim  * Initialise the CPU possible map early - this describes the CPUs
39083014579SKukjin Kim  * which may be present or become present in the system.
39183014579SKukjin Kim  */
39283014579SKukjin Kim 
39306853ae4SMarc Zyngier static void __init exynos_smp_init_cpus(void)
39483014579SKukjin Kim {
39583014579SKukjin Kim 	void __iomem *scu_base = scu_base_addr();
39683014579SKukjin Kim 	unsigned int i, ncores;
39783014579SKukjin Kim 
398af040ffcSRussell King 	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
39983014579SKukjin Kim 		ncores = scu_base ? scu_get_core_count(scu_base) : 1;
4001897d2f3SChander Kashyap 	else
4011897d2f3SChander Kashyap 		/*
4021897d2f3SChander Kashyap 		 * CPU Nodes are passed thru DT and set_cpu_possible
4031897d2f3SChander Kashyap 		 * is set by "arm_dt_init_cpu_maps".
4041897d2f3SChander Kashyap 		 */
4051897d2f3SChander Kashyap 		return;
40683014579SKukjin Kim 
40783014579SKukjin Kim 	/* sanity check */
40883014579SKukjin Kim 	if (ncores > nr_cpu_ids) {
40983014579SKukjin Kim 		pr_warn("SMP: %u cores greater than maximum (%u), clipping\n",
41083014579SKukjin Kim 			ncores, nr_cpu_ids);
41183014579SKukjin Kim 		ncores = nr_cpu_ids;
41283014579SKukjin Kim 	}
41383014579SKukjin Kim 
41483014579SKukjin Kim 	for (i = 0; i < ncores; i++)
41583014579SKukjin Kim 		set_cpu_possible(i, true);
41683014579SKukjin Kim }
41783014579SKukjin Kim 
41806853ae4SMarc Zyngier static void __init exynos_smp_prepare_cpus(unsigned int max_cpus)
41983014579SKukjin Kim {
4201f054f52STomasz Figa 	int i;
4211f054f52STomasz Figa 
4221754c42eSOlof Johansson 	exynos_sysram_init();
4231754c42eSOlof Johansson 
4246f024978SKrzysztof Kozlowski 	exynos_set_delayed_reset_assertion(true);
4256f024978SKrzysztof Kozlowski 
426af040ffcSRussell King 	if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9)
42783014579SKukjin Kim 		scu_enable(scu_base_addr());
42883014579SKukjin Kim 
42983014579SKukjin Kim 	/*
43083014579SKukjin Kim 	 * Write the address of secondary startup into the
43183014579SKukjin Kim 	 * system-wide flags register. The boot monitor waits
43283014579SKukjin Kim 	 * until it receives a soft interrupt, and then the
43383014579SKukjin Kim 	 * secondary CPU branches to this address.
434beddf63fSTomasz Figa 	 *
435beddf63fSTomasz Figa 	 * Try using firmware operation first and fall back to
436beddf63fSTomasz Figa 	 * boot register if it fails.
43783014579SKukjin Kim 	 */
438beddf63fSTomasz Figa 	for (i = 1; i < max_cpus; ++i) {
439beddf63fSTomasz Figa 		unsigned long boot_addr;
4409637f30eSTomasz Figa 		u32 mpidr;
4419637f30eSTomasz Figa 		u32 core_id;
442b3205deaSSachin Kamat 		int ret;
443beddf63fSTomasz Figa 
4449637f30eSTomasz Figa 		mpidr = cpu_logical_map(i);
4459637f30eSTomasz Figa 		core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
446beddf63fSTomasz Figa 		boot_addr = virt_to_phys(exynos4_secondary_startup);
447beddf63fSTomasz Figa 
448955d4cf8SBartlomiej Zolnierkiewicz 		ret = exynos_set_boot_addr(core_id, boot_addr);
449955d4cf8SBartlomiej Zolnierkiewicz 		if (ret)
450b3205deaSSachin Kamat 			break;
45183014579SKukjin Kim 	}
452b3205deaSSachin Kamat }
45306853ae4SMarc Zyngier 
4546f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU
4556f0b7c0cSKrzysztof Kozlowski /*
4566f0b7c0cSKrzysztof Kozlowski  * platform-specific code to shutdown a CPU
4576f0b7c0cSKrzysztof Kozlowski  *
4586f0b7c0cSKrzysztof Kozlowski  * Called with IRQs disabled
4596f0b7c0cSKrzysztof Kozlowski  */
46027b9ee85SKrzysztof Kozlowski static void exynos_cpu_die(unsigned int cpu)
4616f0b7c0cSKrzysztof Kozlowski {
4626f0b7c0cSKrzysztof Kozlowski 	int spurious = 0;
46313cfa6c4SKrzysztof Kozlowski 	u32 mpidr = cpu_logical_map(cpu);
46413cfa6c4SKrzysztof Kozlowski 	u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0);
4656f0b7c0cSKrzysztof Kozlowski 
4666f0b7c0cSKrzysztof Kozlowski 	v7_exit_coherency_flush(louis);
4676f0b7c0cSKrzysztof Kozlowski 
4686f0b7c0cSKrzysztof Kozlowski 	platform_do_lowpower(cpu, &spurious);
4696f0b7c0cSKrzysztof Kozlowski 
4706f0b7c0cSKrzysztof Kozlowski 	/*
4716f0b7c0cSKrzysztof Kozlowski 	 * bring this CPU back into the world of cache
4726f0b7c0cSKrzysztof Kozlowski 	 * coherency, and then restore interrupts
4736f0b7c0cSKrzysztof Kozlowski 	 */
47413cfa6c4SKrzysztof Kozlowski 	cpu_leave_lowpower(core_id);
4756f0b7c0cSKrzysztof Kozlowski 
4766f0b7c0cSKrzysztof Kozlowski 	if (spurious)
4776f0b7c0cSKrzysztof Kozlowski 		pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious);
4786f0b7c0cSKrzysztof Kozlowski }
4796f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */
4806f0b7c0cSKrzysztof Kozlowski 
48175305275SMasahiro Yamada const struct smp_operations exynos_smp_ops __initconst = {
48206853ae4SMarc Zyngier 	.smp_init_cpus		= exynos_smp_init_cpus,
48306853ae4SMarc Zyngier 	.smp_prepare_cpus	= exynos_smp_prepare_cpus,
48406853ae4SMarc Zyngier 	.smp_secondary_init	= exynos_secondary_init,
48506853ae4SMarc Zyngier 	.smp_boot_secondary	= exynos_boot_secondary,
48606853ae4SMarc Zyngier #ifdef CONFIG_HOTPLUG_CPU
48706853ae4SMarc Zyngier 	.cpu_die		= exynos_cpu_die,
48806853ae4SMarc Zyngier #endif
48906853ae4SMarc Zyngier };
490