1*347863d4SKrzysztof Kozlowski // SPDX-License-Identifier: GPL-2.0 2*347863d4SKrzysztof Kozlowski // Copyright (c) 2010-2011 Samsung Electronics Co., Ltd. 3*347863d4SKrzysztof Kozlowski // http://www.samsung.com 4*347863d4SKrzysztof Kozlowski // 5*347863d4SKrzysztof Kozlowski // Cloned from linux/arch/arm/mach-vexpress/platsmp.c 6*347863d4SKrzysztof Kozlowski // 7*347863d4SKrzysztof Kozlowski // Copyright (C) 2002 ARM Ltd. 8*347863d4SKrzysztof Kozlowski // All Rights Reserved 983014579SKukjin Kim 1083014579SKukjin Kim #include <linux/init.h> 1183014579SKukjin Kim #include <linux/errno.h> 1283014579SKukjin Kim #include <linux/delay.h> 1383014579SKukjin Kim #include <linux/jiffies.h> 1483014579SKukjin Kim #include <linux/smp.h> 1583014579SKukjin Kim #include <linux/io.h> 16b3205deaSSachin Kamat #include <linux/of_address.h> 172262d6efSPankaj Dubey #include <linux/soc/samsung/exynos-regs-pmu.h> 1883014579SKukjin Kim 1983014579SKukjin Kim #include <asm/cacheflush.h> 206f0b7c0cSKrzysztof Kozlowski #include <asm/cp15.h> 21eb50439bSWill Deacon #include <asm/smp_plat.h> 2283014579SKukjin Kim #include <asm/smp_scu.h> 23beddf63fSTomasz Figa #include <asm/firmware.h> 2483014579SKukjin Kim 252e94ac42SPankaj Dubey #include <mach/map.h> 262e94ac42SPankaj Dubey 2706853ae4SMarc Zyngier #include "common.h" 2806853ae4SMarc Zyngier 2983014579SKukjin Kim extern void exynos4_secondary_startup(void); 3083014579SKukjin Kim 316f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU 3213cfa6c4SKrzysztof Kozlowski static inline void cpu_leave_lowpower(u32 core_id) 336f0b7c0cSKrzysztof Kozlowski { 346f0b7c0cSKrzysztof Kozlowski unsigned int v; 356f0b7c0cSKrzysztof Kozlowski 366f0b7c0cSKrzysztof Kozlowski asm volatile( 376f0b7c0cSKrzysztof Kozlowski "mrc p15, 0, %0, c1, c0, 0\n" 386f0b7c0cSKrzysztof Kozlowski " orr %0, %0, %1\n" 396f0b7c0cSKrzysztof Kozlowski " mcr p15, 0, %0, c1, c0, 0\n" 406f0b7c0cSKrzysztof Kozlowski " mrc p15, 0, %0, c1, c0, 1\n" 416f0b7c0cSKrzysztof Kozlowski " orr %0, %0, %2\n" 426f0b7c0cSKrzysztof Kozlowski " mcr p15, 0, %0, c1, c0, 1\n" 436f0b7c0cSKrzysztof Kozlowski : "=&r" (v) 446f0b7c0cSKrzysztof Kozlowski : "Ir" (CR_C), "Ir" (0x40) 456f0b7c0cSKrzysztof Kozlowski : "cc"); 466f0b7c0cSKrzysztof Kozlowski } 476f0b7c0cSKrzysztof Kozlowski 486f0b7c0cSKrzysztof Kozlowski static inline void platform_do_lowpower(unsigned int cpu, int *spurious) 496f0b7c0cSKrzysztof Kozlowski { 506f0b7c0cSKrzysztof Kozlowski u32 mpidr = cpu_logical_map(cpu); 516f0b7c0cSKrzysztof Kozlowski u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0); 526f0b7c0cSKrzysztof Kozlowski 536f0b7c0cSKrzysztof Kozlowski for (;;) { 546f0b7c0cSKrzysztof Kozlowski 556f0b7c0cSKrzysztof Kozlowski /* Turn the CPU off on next WFI instruction. */ 566f0b7c0cSKrzysztof Kozlowski exynos_cpu_power_down(core_id); 576f0b7c0cSKrzysztof Kozlowski 586f0b7c0cSKrzysztof Kozlowski wfi(); 596f0b7c0cSKrzysztof Kozlowski 606f0b7c0cSKrzysztof Kozlowski if (pen_release == core_id) { 616f0b7c0cSKrzysztof Kozlowski /* 626f0b7c0cSKrzysztof Kozlowski * OK, proper wakeup, we're done 636f0b7c0cSKrzysztof Kozlowski */ 646f0b7c0cSKrzysztof Kozlowski break; 656f0b7c0cSKrzysztof Kozlowski } 666f0b7c0cSKrzysztof Kozlowski 676f0b7c0cSKrzysztof Kozlowski /* 686f0b7c0cSKrzysztof Kozlowski * Getting here, means that we have come out of WFI without 696f0b7c0cSKrzysztof Kozlowski * having been woken up - this shouldn't happen 706f0b7c0cSKrzysztof Kozlowski * 716f0b7c0cSKrzysztof Kozlowski * Just note it happening - when we're woken, we can report 726f0b7c0cSKrzysztof Kozlowski * its occurrence. 736f0b7c0cSKrzysztof Kozlowski */ 746f0b7c0cSKrzysztof Kozlowski (*spurious)++; 756f0b7c0cSKrzysztof Kozlowski } 766f0b7c0cSKrzysztof Kozlowski } 776f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */ 786f0b7c0cSKrzysztof Kozlowski 797310d99fSKrzysztof Kozlowski /** 807310d99fSKrzysztof Kozlowski * exynos_core_power_down : power down the specified cpu 817310d99fSKrzysztof Kozlowski * @cpu : the cpu to power down 827310d99fSKrzysztof Kozlowski * 837310d99fSKrzysztof Kozlowski * Power down the specified cpu. The sequence must be finished by a 847310d99fSKrzysztof Kozlowski * call to cpu_do_idle() 857310d99fSKrzysztof Kozlowski * 867310d99fSKrzysztof Kozlowski */ 877310d99fSKrzysztof Kozlowski void exynos_cpu_power_down(int cpu) 887310d99fSKrzysztof Kozlowski { 89497ab3b3SBartlomiej Zolnierkiewicz u32 core_conf; 90497ab3b3SBartlomiej Zolnierkiewicz 91ca489c58SKrzysztof Kozlowski if (cpu == 0 && (soc_is_exynos5420() || soc_is_exynos5800())) { 92adc548d7SAbhilash Kesavan /* 93adc548d7SAbhilash Kesavan * Bypass power down for CPU0 during suspend. Check for 94adc548d7SAbhilash Kesavan * the SYS_PWR_REG value to decide if we are suspending 95adc548d7SAbhilash Kesavan * the system. 96adc548d7SAbhilash Kesavan */ 97adc548d7SAbhilash Kesavan int val = pmu_raw_readl(EXYNOS5_ARM_CORE0_SYS_PWR_REG); 98adc548d7SAbhilash Kesavan 99adc548d7SAbhilash Kesavan if (!(val & S5P_CORE_LOCAL_PWR_EN)) 100adc548d7SAbhilash Kesavan return; 101adc548d7SAbhilash Kesavan } 102497ab3b3SBartlomiej Zolnierkiewicz 103497ab3b3SBartlomiej Zolnierkiewicz core_conf = pmu_raw_readl(EXYNOS_ARM_CORE_CONFIGURATION(cpu)); 104497ab3b3SBartlomiej Zolnierkiewicz core_conf &= ~S5P_CORE_LOCAL_PWR_EN; 105497ab3b3SBartlomiej Zolnierkiewicz pmu_raw_writel(core_conf, EXYNOS_ARM_CORE_CONFIGURATION(cpu)); 1067310d99fSKrzysztof Kozlowski } 1077310d99fSKrzysztof Kozlowski 1087310d99fSKrzysztof Kozlowski /** 1097310d99fSKrzysztof Kozlowski * exynos_cpu_power_up : power up the specified cpu 1107310d99fSKrzysztof Kozlowski * @cpu : the cpu to power up 1117310d99fSKrzysztof Kozlowski * 1127310d99fSKrzysztof Kozlowski * Power up the specified cpu 1137310d99fSKrzysztof Kozlowski */ 1147310d99fSKrzysztof Kozlowski void exynos_cpu_power_up(int cpu) 1157310d99fSKrzysztof Kozlowski { 116497ab3b3SBartlomiej Zolnierkiewicz u32 core_conf = S5P_CORE_LOCAL_PWR_EN; 117497ab3b3SBartlomiej Zolnierkiewicz 118497ab3b3SBartlomiej Zolnierkiewicz if (soc_is_exynos3250()) 119497ab3b3SBartlomiej Zolnierkiewicz core_conf |= S5P_CORE_AUTOWAKEUP_EN; 120497ab3b3SBartlomiej Zolnierkiewicz 121497ab3b3SBartlomiej Zolnierkiewicz pmu_raw_writel(core_conf, 1227310d99fSKrzysztof Kozlowski EXYNOS_ARM_CORE_CONFIGURATION(cpu)); 1237310d99fSKrzysztof Kozlowski } 1247310d99fSKrzysztof Kozlowski 1257310d99fSKrzysztof Kozlowski /** 1267310d99fSKrzysztof Kozlowski * exynos_cpu_power_state : returns the power state of the cpu 1277310d99fSKrzysztof Kozlowski * @cpu : the cpu to retrieve the power state from 1287310d99fSKrzysztof Kozlowski * 1297310d99fSKrzysztof Kozlowski */ 1307310d99fSKrzysztof Kozlowski int exynos_cpu_power_state(int cpu) 1317310d99fSKrzysztof Kozlowski { 132944483d0SArnd Bergmann return (pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(cpu)) & 1337310d99fSKrzysztof Kozlowski S5P_CORE_LOCAL_PWR_EN); 1347310d99fSKrzysztof Kozlowski } 1357310d99fSKrzysztof Kozlowski 1367310d99fSKrzysztof Kozlowski /** 1377310d99fSKrzysztof Kozlowski * exynos_cluster_power_down : power down the specified cluster 1387310d99fSKrzysztof Kozlowski * @cluster : the cluster to power down 1397310d99fSKrzysztof Kozlowski */ 1407310d99fSKrzysztof Kozlowski void exynos_cluster_power_down(int cluster) 1417310d99fSKrzysztof Kozlowski { 142944483d0SArnd Bergmann pmu_raw_writel(0, EXYNOS_COMMON_CONFIGURATION(cluster)); 1437310d99fSKrzysztof Kozlowski } 1447310d99fSKrzysztof Kozlowski 1457310d99fSKrzysztof Kozlowski /** 1467310d99fSKrzysztof Kozlowski * exynos_cluster_power_up : power up the specified cluster 1477310d99fSKrzysztof Kozlowski * @cluster : the cluster to power up 1487310d99fSKrzysztof Kozlowski */ 1497310d99fSKrzysztof Kozlowski void exynos_cluster_power_up(int cluster) 1507310d99fSKrzysztof Kozlowski { 151944483d0SArnd Bergmann pmu_raw_writel(S5P_CORE_LOCAL_PWR_EN, 1527310d99fSKrzysztof Kozlowski EXYNOS_COMMON_CONFIGURATION(cluster)); 1537310d99fSKrzysztof Kozlowski } 1547310d99fSKrzysztof Kozlowski 1557310d99fSKrzysztof Kozlowski /** 1567310d99fSKrzysztof Kozlowski * exynos_cluster_power_state : returns the power state of the cluster 1577310d99fSKrzysztof Kozlowski * @cluster : the cluster to retrieve the power state from 1587310d99fSKrzysztof Kozlowski * 1597310d99fSKrzysztof Kozlowski */ 1607310d99fSKrzysztof Kozlowski int exynos_cluster_power_state(int cluster) 1617310d99fSKrzysztof Kozlowski { 162944483d0SArnd Bergmann return (pmu_raw_readl(EXYNOS_COMMON_STATUS(cluster)) & 1637310d99fSKrzysztof Kozlowski S5P_CORE_LOCAL_PWR_EN); 1647310d99fSKrzysztof Kozlowski } 1657310d99fSKrzysztof Kozlowski 166af997114SBartlomiej Zolnierkiewicz static void __iomem *cpu_boot_reg_base(void) 1671f054f52STomasz Figa { 1681f054f52STomasz Figa if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_1_1) 1692e94ac42SPankaj Dubey return pmu_base_addr + S5P_INFORM5; 170b3205deaSSachin Kamat return sysram_base_addr; 1711f054f52STomasz Figa } 1721f054f52STomasz Figa 1731f054f52STomasz Figa static inline void __iomem *cpu_boot_reg(int cpu) 1741f054f52STomasz Figa { 1751f054f52STomasz Figa void __iomem *boot_reg; 1761f054f52STomasz Figa 1771f054f52STomasz Figa boot_reg = cpu_boot_reg_base(); 178b3205deaSSachin Kamat if (!boot_reg) 1792cc6b813SKrzysztof Kozlowski return IOMEM_ERR_PTR(-ENODEV); 1801f054f52STomasz Figa if (soc_is_exynos4412()) 1811f054f52STomasz Figa boot_reg += 4*cpu; 18286c6f148SArun Kumar K else if (soc_is_exynos5420() || soc_is_exynos5800()) 1831580be3dSChander Kashyap boot_reg += 4; 1841f054f52STomasz Figa return boot_reg; 1851f054f52STomasz Figa } 18683014579SKukjin Kim 18783014579SKukjin Kim /* 188b588aaecSKrzysztof Kozlowski * Set wake up by local power mode and execute software reset for given core. 189b588aaecSKrzysztof Kozlowski * 190b588aaecSKrzysztof Kozlowski * Currently this is needed only when booting secondary CPU on Exynos3250. 191b588aaecSKrzysztof Kozlowski */ 192af997114SBartlomiej Zolnierkiewicz void exynos_core_restart(u32 core_id) 193b588aaecSKrzysztof Kozlowski { 194b588aaecSKrzysztof Kozlowski u32 val; 195b588aaecSKrzysztof Kozlowski 196b588aaecSKrzysztof Kozlowski if (!of_machine_is_compatible("samsung,exynos3250")) 197b588aaecSKrzysztof Kozlowski return; 198b588aaecSKrzysztof Kozlowski 199497ab3b3SBartlomiej Zolnierkiewicz while (!pmu_raw_readl(S5P_PMU_SPARE2)) 200497ab3b3SBartlomiej Zolnierkiewicz udelay(10); 201497ab3b3SBartlomiej Zolnierkiewicz udelay(10); 202497ab3b3SBartlomiej Zolnierkiewicz 203b588aaecSKrzysztof Kozlowski val = pmu_raw_readl(EXYNOS_ARM_CORE_STATUS(core_id)); 204b588aaecSKrzysztof Kozlowski val |= S5P_CORE_WAKEUP_FROM_LOCAL_CFG; 205b588aaecSKrzysztof Kozlowski pmu_raw_writel(val, EXYNOS_ARM_CORE_STATUS(core_id)); 206b588aaecSKrzysztof Kozlowski 207b588aaecSKrzysztof Kozlowski pmu_raw_writel(EXYNOS_CORE_PO_RESET(core_id), EXYNOS_SWRESET); 208b588aaecSKrzysztof Kozlowski } 209b588aaecSKrzysztof Kozlowski 210b588aaecSKrzysztof Kozlowski /* 21183014579SKukjin Kim * Write pen_release in a way that is guaranteed to be visible to all 21283014579SKukjin Kim * observers, irrespective of whether they're taking part in coherency 21383014579SKukjin Kim * or not. This is necessary for the hotplug code to work reliably. 21483014579SKukjin Kim */ 21583014579SKukjin Kim static void write_pen_release(int val) 21683014579SKukjin Kim { 21783014579SKukjin Kim pen_release = val; 21883014579SKukjin Kim smp_wmb(); 219f45913fdSNicolas Pitre sync_cache_w(&pen_release); 22083014579SKukjin Kim } 22183014579SKukjin Kim 22283014579SKukjin Kim static void __iomem *scu_base_addr(void) 22383014579SKukjin Kim { 22483014579SKukjin Kim return (void __iomem *)(S5P_VA_SCU); 22583014579SKukjin Kim } 22683014579SKukjin Kim 22783014579SKukjin Kim static DEFINE_SPINLOCK(boot_lock); 22883014579SKukjin Kim 2298bd26e3aSPaul Gortmaker static void exynos_secondary_init(unsigned int cpu) 23083014579SKukjin Kim { 23183014579SKukjin Kim /* 23283014579SKukjin Kim * let the primary processor know we're out of the 23383014579SKukjin Kim * pen, then head off into the C entry point 23483014579SKukjin Kim */ 23583014579SKukjin Kim write_pen_release(-1); 23683014579SKukjin Kim 23783014579SKukjin Kim /* 23883014579SKukjin Kim * Synchronise with the boot thread. 23983014579SKukjin Kim */ 24083014579SKukjin Kim spin_lock(&boot_lock); 24183014579SKukjin Kim spin_unlock(&boot_lock); 24283014579SKukjin Kim } 24383014579SKukjin Kim 244af997114SBartlomiej Zolnierkiewicz int exynos_set_boot_addr(u32 core_id, unsigned long boot_addr) 245955d4cf8SBartlomiej Zolnierkiewicz { 246955d4cf8SBartlomiej Zolnierkiewicz int ret; 247955d4cf8SBartlomiej Zolnierkiewicz 248955d4cf8SBartlomiej Zolnierkiewicz /* 249955d4cf8SBartlomiej Zolnierkiewicz * Try to set boot address using firmware first 250955d4cf8SBartlomiej Zolnierkiewicz * and fall back to boot register if it fails. 251955d4cf8SBartlomiej Zolnierkiewicz */ 252955d4cf8SBartlomiej Zolnierkiewicz ret = call_firmware_op(set_cpu_boot_addr, core_id, boot_addr); 253955d4cf8SBartlomiej Zolnierkiewicz if (ret && ret != -ENOSYS) 254955d4cf8SBartlomiej Zolnierkiewicz goto fail; 255955d4cf8SBartlomiej Zolnierkiewicz if (ret == -ENOSYS) { 256955d4cf8SBartlomiej Zolnierkiewicz void __iomem *boot_reg = cpu_boot_reg(core_id); 257955d4cf8SBartlomiej Zolnierkiewicz 258955d4cf8SBartlomiej Zolnierkiewicz if (IS_ERR(boot_reg)) { 259955d4cf8SBartlomiej Zolnierkiewicz ret = PTR_ERR(boot_reg); 260955d4cf8SBartlomiej Zolnierkiewicz goto fail; 261955d4cf8SBartlomiej Zolnierkiewicz } 262458ad21dSBen Dooks writel_relaxed(boot_addr, boot_reg); 263955d4cf8SBartlomiej Zolnierkiewicz ret = 0; 264955d4cf8SBartlomiej Zolnierkiewicz } 265955d4cf8SBartlomiej Zolnierkiewicz fail: 266955d4cf8SBartlomiej Zolnierkiewicz return ret; 267955d4cf8SBartlomiej Zolnierkiewicz } 268955d4cf8SBartlomiej Zolnierkiewicz 269af997114SBartlomiej Zolnierkiewicz int exynos_get_boot_addr(u32 core_id, unsigned long *boot_addr) 2701225ad72SBartlomiej Zolnierkiewicz { 2711225ad72SBartlomiej Zolnierkiewicz int ret; 2721225ad72SBartlomiej Zolnierkiewicz 2731225ad72SBartlomiej Zolnierkiewicz /* 2741225ad72SBartlomiej Zolnierkiewicz * Try to get boot address using firmware first 2751225ad72SBartlomiej Zolnierkiewicz * and fall back to boot register if it fails. 2761225ad72SBartlomiej Zolnierkiewicz */ 2771225ad72SBartlomiej Zolnierkiewicz ret = call_firmware_op(get_cpu_boot_addr, core_id, boot_addr); 2781225ad72SBartlomiej Zolnierkiewicz if (ret && ret != -ENOSYS) 2791225ad72SBartlomiej Zolnierkiewicz goto fail; 2801225ad72SBartlomiej Zolnierkiewicz if (ret == -ENOSYS) { 2811225ad72SBartlomiej Zolnierkiewicz void __iomem *boot_reg = cpu_boot_reg(core_id); 2821225ad72SBartlomiej Zolnierkiewicz 2831225ad72SBartlomiej Zolnierkiewicz if (IS_ERR(boot_reg)) { 2841225ad72SBartlomiej Zolnierkiewicz ret = PTR_ERR(boot_reg); 2851225ad72SBartlomiej Zolnierkiewicz goto fail; 2861225ad72SBartlomiej Zolnierkiewicz } 287458ad21dSBen Dooks *boot_addr = readl_relaxed(boot_reg); 2881225ad72SBartlomiej Zolnierkiewicz ret = 0; 2891225ad72SBartlomiej Zolnierkiewicz } 2901225ad72SBartlomiej Zolnierkiewicz fail: 2911225ad72SBartlomiej Zolnierkiewicz return ret; 2921225ad72SBartlomiej Zolnierkiewicz } 2931225ad72SBartlomiej Zolnierkiewicz 2948bd26e3aSPaul Gortmaker static int exynos_boot_secondary(unsigned int cpu, struct task_struct *idle) 29583014579SKukjin Kim { 29683014579SKukjin Kim unsigned long timeout; 2979637f30eSTomasz Figa u32 mpidr = cpu_logical_map(cpu); 2989637f30eSTomasz Figa u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0); 299b3205deaSSachin Kamat int ret = -ENOSYS; 30083014579SKukjin Kim 30183014579SKukjin Kim /* 30283014579SKukjin Kim * Set synchronisation state between this boot processor 30383014579SKukjin Kim * and the secondary one 30483014579SKukjin Kim */ 30583014579SKukjin Kim spin_lock(&boot_lock); 30683014579SKukjin Kim 30783014579SKukjin Kim /* 30883014579SKukjin Kim * The secondary processor is waiting to be released from 30983014579SKukjin Kim * the holding pen - release it, then wait for it to flag 31083014579SKukjin Kim * that it has been released by resetting pen_release. 31183014579SKukjin Kim * 3129637f30eSTomasz Figa * Note that "pen_release" is the hardware CPU core ID, whereas 31383014579SKukjin Kim * "cpu" is Linux's internal ID. 31483014579SKukjin Kim */ 3159637f30eSTomasz Figa write_pen_release(core_id); 31683014579SKukjin Kim 3179637f30eSTomasz Figa if (!exynos_cpu_power_state(core_id)) { 3189637f30eSTomasz Figa exynos_cpu_power_up(core_id); 31983014579SKukjin Kim timeout = 10; 32083014579SKukjin Kim 32183014579SKukjin Kim /* wait max 10 ms until cpu1 is on */ 3229637f30eSTomasz Figa while (exynos_cpu_power_state(core_id) 3239637f30eSTomasz Figa != S5P_CORE_LOCAL_PWR_EN) { 32483014579SKukjin Kim if (timeout-- == 0) 32583014579SKukjin Kim break; 32683014579SKukjin Kim 32783014579SKukjin Kim mdelay(1); 32883014579SKukjin Kim } 32983014579SKukjin Kim 33083014579SKukjin Kim if (timeout == 0) { 33183014579SKukjin Kim printk(KERN_ERR "cpu1 power enable failed"); 33283014579SKukjin Kim spin_unlock(&boot_lock); 33383014579SKukjin Kim return -ETIMEDOUT; 33483014579SKukjin Kim } 33583014579SKukjin Kim } 336b588aaecSKrzysztof Kozlowski 337b588aaecSKrzysztof Kozlowski exynos_core_restart(core_id); 338b588aaecSKrzysztof Kozlowski 33983014579SKukjin Kim /* 34083014579SKukjin Kim * Send the secondary CPU a soft interrupt, thereby causing 34183014579SKukjin Kim * the boot monitor to read the system wide flags register, 34283014579SKukjin Kim * and branch to the address found there. 34383014579SKukjin Kim */ 34483014579SKukjin Kim 34583014579SKukjin Kim timeout = jiffies + (1 * HZ); 34683014579SKukjin Kim while (time_before(jiffies, timeout)) { 347beddf63fSTomasz Figa unsigned long boot_addr; 348beddf63fSTomasz Figa 34983014579SKukjin Kim smp_rmb(); 35083014579SKukjin Kim 35164fc2a94SFlorian Fainelli boot_addr = __pa_symbol(exynos4_secondary_startup); 352beddf63fSTomasz Figa 353955d4cf8SBartlomiej Zolnierkiewicz ret = exynos_set_boot_addr(core_id, boot_addr); 354955d4cf8SBartlomiej Zolnierkiewicz if (ret) 355b3205deaSSachin Kamat goto fail; 356beddf63fSTomasz Figa 3579637f30eSTomasz Figa call_firmware_op(cpu_boot, core_id); 358beddf63fSTomasz Figa 359497ab3b3SBartlomiej Zolnierkiewicz if (soc_is_exynos3250()) 360497ab3b3SBartlomiej Zolnierkiewicz dsb_sev(); 361497ab3b3SBartlomiej Zolnierkiewicz else 362b1cffebfSRob Herring arch_send_wakeup_ipi_mask(cpumask_of(cpu)); 36383014579SKukjin Kim 36483014579SKukjin Kim if (pen_release == -1) 36583014579SKukjin Kim break; 36683014579SKukjin Kim 36783014579SKukjin Kim udelay(10); 36883014579SKukjin Kim } 36983014579SKukjin Kim 3709f294c17SBartlomiej Zolnierkiewicz if (pen_release != -1) 3719f294c17SBartlomiej Zolnierkiewicz ret = -ETIMEDOUT; 3729f294c17SBartlomiej Zolnierkiewicz 37383014579SKukjin Kim /* 37483014579SKukjin Kim * now the secondary core is starting up let it run its 37583014579SKukjin Kim * calibrations, then wait for it to finish 37683014579SKukjin Kim */ 377b3205deaSSachin Kamat fail: 37883014579SKukjin Kim spin_unlock(&boot_lock); 37983014579SKukjin Kim 380b3205deaSSachin Kamat return pen_release != -1 ? ret : 0; 38183014579SKukjin Kim } 38283014579SKukjin Kim 38306853ae4SMarc Zyngier static void __init exynos_smp_prepare_cpus(unsigned int max_cpus) 38483014579SKukjin Kim { 3851f054f52STomasz Figa int i; 3861f054f52STomasz Figa 3871754c42eSOlof Johansson exynos_sysram_init(); 3881754c42eSOlof Johansson 3896f024978SKrzysztof Kozlowski exynos_set_delayed_reset_assertion(true); 3906f024978SKrzysztof Kozlowski 391af040ffcSRussell King if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9) 39283014579SKukjin Kim scu_enable(scu_base_addr()); 39383014579SKukjin Kim 39483014579SKukjin Kim /* 39583014579SKukjin Kim * Write the address of secondary startup into the 39683014579SKukjin Kim * system-wide flags register. The boot monitor waits 39783014579SKukjin Kim * until it receives a soft interrupt, and then the 39883014579SKukjin Kim * secondary CPU branches to this address. 399beddf63fSTomasz Figa * 400beddf63fSTomasz Figa * Try using firmware operation first and fall back to 401beddf63fSTomasz Figa * boot register if it fails. 40283014579SKukjin Kim */ 403beddf63fSTomasz Figa for (i = 1; i < max_cpus; ++i) { 404beddf63fSTomasz Figa unsigned long boot_addr; 4059637f30eSTomasz Figa u32 mpidr; 4069637f30eSTomasz Figa u32 core_id; 407b3205deaSSachin Kamat int ret; 408beddf63fSTomasz Figa 4099637f30eSTomasz Figa mpidr = cpu_logical_map(i); 4109637f30eSTomasz Figa core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0); 41164fc2a94SFlorian Fainelli boot_addr = __pa_symbol(exynos4_secondary_startup); 412beddf63fSTomasz Figa 413955d4cf8SBartlomiej Zolnierkiewicz ret = exynos_set_boot_addr(core_id, boot_addr); 414955d4cf8SBartlomiej Zolnierkiewicz if (ret) 415b3205deaSSachin Kamat break; 41683014579SKukjin Kim } 417b3205deaSSachin Kamat } 41806853ae4SMarc Zyngier 4196f0b7c0cSKrzysztof Kozlowski #ifdef CONFIG_HOTPLUG_CPU 4206f0b7c0cSKrzysztof Kozlowski /* 4216f0b7c0cSKrzysztof Kozlowski * platform-specific code to shutdown a CPU 4226f0b7c0cSKrzysztof Kozlowski * 4236f0b7c0cSKrzysztof Kozlowski * Called with IRQs disabled 4246f0b7c0cSKrzysztof Kozlowski */ 42527b9ee85SKrzysztof Kozlowski static void exynos_cpu_die(unsigned int cpu) 4266f0b7c0cSKrzysztof Kozlowski { 4276f0b7c0cSKrzysztof Kozlowski int spurious = 0; 42813cfa6c4SKrzysztof Kozlowski u32 mpidr = cpu_logical_map(cpu); 42913cfa6c4SKrzysztof Kozlowski u32 core_id = MPIDR_AFFINITY_LEVEL(mpidr, 0); 4306f0b7c0cSKrzysztof Kozlowski 4316f0b7c0cSKrzysztof Kozlowski v7_exit_coherency_flush(louis); 4326f0b7c0cSKrzysztof Kozlowski 4336f0b7c0cSKrzysztof Kozlowski platform_do_lowpower(cpu, &spurious); 4346f0b7c0cSKrzysztof Kozlowski 4356f0b7c0cSKrzysztof Kozlowski /* 4366f0b7c0cSKrzysztof Kozlowski * bring this CPU back into the world of cache 4376f0b7c0cSKrzysztof Kozlowski * coherency, and then restore interrupts 4386f0b7c0cSKrzysztof Kozlowski */ 43913cfa6c4SKrzysztof Kozlowski cpu_leave_lowpower(core_id); 4406f0b7c0cSKrzysztof Kozlowski 4416f0b7c0cSKrzysztof Kozlowski if (spurious) 4426f0b7c0cSKrzysztof Kozlowski pr_warn("CPU%u: %u spurious wakeup calls\n", cpu, spurious); 4436f0b7c0cSKrzysztof Kozlowski } 4446f0b7c0cSKrzysztof Kozlowski #endif /* CONFIG_HOTPLUG_CPU */ 4456f0b7c0cSKrzysztof Kozlowski 44675305275SMasahiro Yamada const struct smp_operations exynos_smp_ops __initconst = { 44706853ae4SMarc Zyngier .smp_prepare_cpus = exynos_smp_prepare_cpus, 44806853ae4SMarc Zyngier .smp_secondary_init = exynos_secondary_init, 44906853ae4SMarc Zyngier .smp_boot_secondary = exynos_boot_secondary, 45006853ae4SMarc Zyngier #ifdef CONFIG_HOTPLUG_CPU 45106853ae4SMarc Zyngier .cpu_die = exynos_cpu_die, 45206853ae4SMarc Zyngier #endif 45306853ae4SMarc Zyngier }; 454