xref: /openbmc/linux/arch/arm/mach-dove/pcie.c (revision d191bb6961ab5f8de9b20b9540b81f352f5dd765)
1edabd38eSSaeed Bishara /*
2edabd38eSSaeed Bishara  * arch/arm/mach-dove/pcie.c
3edabd38eSSaeed Bishara  *
4edabd38eSSaeed Bishara  * PCIe functions for Marvell Dove 88AP510 SoC
5edabd38eSSaeed Bishara  *
6edabd38eSSaeed Bishara  * This file is licensed under the terms of the GNU General Public
7edabd38eSSaeed Bishara  * License version 2. This program is licensed "as is" without any
8edabd38eSSaeed Bishara  * warranty of any kind, whether express or implied.
9edabd38eSSaeed Bishara  */
10edabd38eSSaeed Bishara 
11edabd38eSSaeed Bishara #include <linux/kernel.h>
12edabd38eSSaeed Bishara #include <linux/pci.h>
13cc22b4c1SRob Herring #include <video/vga.h>
14edabd38eSSaeed Bishara #include <asm/mach/pci.h>
15edabd38eSSaeed Bishara #include <asm/mach/arch.h>
16edabd38eSSaeed Bishara #include <asm/setup.h>
17edabd38eSSaeed Bishara #include <asm/delay.h>
18edabd38eSSaeed Bishara #include <plat/pcie.h>
19edabd38eSSaeed Bishara #include <mach/irqs.h>
20edabd38eSSaeed Bishara #include <mach/bridge-regs.h>
2145173d5eSAndrew Lunn #include <plat/addr-map.h>
22edabd38eSSaeed Bishara #include "common.h"
23edabd38eSSaeed Bishara 
24edabd38eSSaeed Bishara struct pcie_port {
25edabd38eSSaeed Bishara 	u8			index;
26edabd38eSSaeed Bishara 	u8			root_bus_nr;
27edabd38eSSaeed Bishara 	void __iomem		*base;
28edabd38eSSaeed Bishara 	spinlock_t		conf_lock;
29edabd38eSSaeed Bishara 	char			mem_space_name[16];
30*d191bb69SRob Herring 	struct resource		res;
31edabd38eSSaeed Bishara };
32edabd38eSSaeed Bishara 
33edabd38eSSaeed Bishara static struct pcie_port pcie_port[2];
34edabd38eSSaeed Bishara static int num_pcie_ports;
35edabd38eSSaeed Bishara 
36edabd38eSSaeed Bishara 
37edabd38eSSaeed Bishara static int __init dove_pcie_setup(int nr, struct pci_sys_data *sys)
38edabd38eSSaeed Bishara {
39edabd38eSSaeed Bishara 	struct pcie_port *pp;
40edabd38eSSaeed Bishara 
41edabd38eSSaeed Bishara 	if (nr >= num_pcie_ports)
42edabd38eSSaeed Bishara 		return 0;
43edabd38eSSaeed Bishara 
44edabd38eSSaeed Bishara 	pp = &pcie_port[nr];
4543ba990bSRussell King 	sys->private_data = pp;
46edabd38eSSaeed Bishara 	pp->root_bus_nr = sys->busnr;
47edabd38eSSaeed Bishara 
48edabd38eSSaeed Bishara 	/*
49edabd38eSSaeed Bishara 	 * Generic PCIe unit setup.
50edabd38eSSaeed Bishara 	 */
51edabd38eSSaeed Bishara 	orion_pcie_set_local_bus_nr(pp->base, sys->busnr);
52edabd38eSSaeed Bishara 
5363a9332bSAndrew Lunn 	orion_pcie_setup(pp->base);
54edabd38eSSaeed Bishara 
55*d191bb69SRob Herring 	if (pp->index == 0)
56*d191bb69SRob Herring 		pci_ioremap_io(sys->busnr * SZ_64K, DOVE_PCIE0_IO_PHYS_BASE);
57*d191bb69SRob Herring 	else
58*d191bb69SRob Herring 		pci_ioremap_io(sys->busnr * SZ_64K, DOVE_PCIE1_IO_PHYS_BASE);
59edabd38eSSaeed Bishara 
60edabd38eSSaeed Bishara 	/*
61edabd38eSSaeed Bishara 	 * IORESOURCE_MEM
62edabd38eSSaeed Bishara 	 */
63edabd38eSSaeed Bishara 	snprintf(pp->mem_space_name, sizeof(pp->mem_space_name),
64edabd38eSSaeed Bishara 		 "PCIe %d MEM", pp->index);
65edabd38eSSaeed Bishara 	pp->mem_space_name[sizeof(pp->mem_space_name) - 1] = 0;
66*d191bb69SRob Herring 	pp->res.name = pp->mem_space_name;
67edabd38eSSaeed Bishara 	if (pp->index == 0) {
68*d191bb69SRob Herring 		pp->res.start = DOVE_PCIE0_MEM_PHYS_BASE;
69*d191bb69SRob Herring 		pp->res.end = pp->res.start + DOVE_PCIE0_MEM_SIZE - 1;
70edabd38eSSaeed Bishara 	} else {
71*d191bb69SRob Herring 		pp->res.start = DOVE_PCIE1_MEM_PHYS_BASE;
72*d191bb69SRob Herring 		pp->res.end = pp->res.start + DOVE_PCIE1_MEM_SIZE - 1;
73edabd38eSSaeed Bishara 	}
74*d191bb69SRob Herring 	pp->res.flags = IORESOURCE_MEM;
75*d191bb69SRob Herring 	if (request_resource(&iomem_resource, &pp->res))
76edabd38eSSaeed Bishara 		panic("Request PCIe Memory resource failed\n");
77*d191bb69SRob Herring 	pci_add_resource_offset(&sys->resources, &pp->res, sys->mem_offset);
78edabd38eSSaeed Bishara 
79edabd38eSSaeed Bishara 	return 1;
80edabd38eSSaeed Bishara }
81edabd38eSSaeed Bishara 
82edabd38eSSaeed Bishara static int pcie_valid_config(struct pcie_port *pp, int bus, int dev)
83edabd38eSSaeed Bishara {
84edabd38eSSaeed Bishara 	/*
85edabd38eSSaeed Bishara 	 * Don't go out when trying to access nonexisting devices
86edabd38eSSaeed Bishara 	 * on the local bus.
87edabd38eSSaeed Bishara 	 */
88edabd38eSSaeed Bishara 	if (bus == pp->root_bus_nr && dev > 1)
89edabd38eSSaeed Bishara 		return 0;
90edabd38eSSaeed Bishara 
91edabd38eSSaeed Bishara 	return 1;
92edabd38eSSaeed Bishara }
93edabd38eSSaeed Bishara 
94edabd38eSSaeed Bishara static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
95edabd38eSSaeed Bishara 			int size, u32 *val)
96edabd38eSSaeed Bishara {
9743ba990bSRussell King 	struct pci_sys_data *sys = bus->sysdata;
9843ba990bSRussell King 	struct pcie_port *pp = sys->private_data;
99edabd38eSSaeed Bishara 	unsigned long flags;
100edabd38eSSaeed Bishara 	int ret;
101edabd38eSSaeed Bishara 
102edabd38eSSaeed Bishara 	if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) {
103edabd38eSSaeed Bishara 		*val = 0xffffffff;
104edabd38eSSaeed Bishara 		return PCIBIOS_DEVICE_NOT_FOUND;
105edabd38eSSaeed Bishara 	}
106edabd38eSSaeed Bishara 
107edabd38eSSaeed Bishara 	spin_lock_irqsave(&pp->conf_lock, flags);
108edabd38eSSaeed Bishara 	ret = orion_pcie_rd_conf(pp->base, bus, devfn, where, size, val);
109edabd38eSSaeed Bishara 	spin_unlock_irqrestore(&pp->conf_lock, flags);
110edabd38eSSaeed Bishara 
111edabd38eSSaeed Bishara 	return ret;
112edabd38eSSaeed Bishara }
113edabd38eSSaeed Bishara 
114edabd38eSSaeed Bishara static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
115edabd38eSSaeed Bishara 			int where, int size, u32 val)
116edabd38eSSaeed Bishara {
11743ba990bSRussell King 	struct pci_sys_data *sys = bus->sysdata;
11843ba990bSRussell King 	struct pcie_port *pp = sys->private_data;
119edabd38eSSaeed Bishara 	unsigned long flags;
120edabd38eSSaeed Bishara 	int ret;
121edabd38eSSaeed Bishara 
122edabd38eSSaeed Bishara 	if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0)
123edabd38eSSaeed Bishara 		return PCIBIOS_DEVICE_NOT_FOUND;
124edabd38eSSaeed Bishara 
125edabd38eSSaeed Bishara 	spin_lock_irqsave(&pp->conf_lock, flags);
126edabd38eSSaeed Bishara 	ret = orion_pcie_wr_conf(pp->base, bus, devfn, where, size, val);
127edabd38eSSaeed Bishara 	spin_unlock_irqrestore(&pp->conf_lock, flags);
128edabd38eSSaeed Bishara 
129edabd38eSSaeed Bishara 	return ret;
130edabd38eSSaeed Bishara }
131edabd38eSSaeed Bishara 
132edabd38eSSaeed Bishara static struct pci_ops pcie_ops = {
133edabd38eSSaeed Bishara 	.read = pcie_rd_conf,
134edabd38eSSaeed Bishara 	.write = pcie_wr_conf,
135edabd38eSSaeed Bishara };
136edabd38eSSaeed Bishara 
137edabd38eSSaeed Bishara static void __devinit rc_pci_fixup(struct pci_dev *dev)
138edabd38eSSaeed Bishara {
139edabd38eSSaeed Bishara 	/*
140edabd38eSSaeed Bishara 	 * Prevent enumeration of root complex.
141edabd38eSSaeed Bishara 	 */
142edabd38eSSaeed Bishara 	if (dev->bus->parent == NULL && dev->devfn == 0) {
143edabd38eSSaeed Bishara 		int i;
144edabd38eSSaeed Bishara 
145edabd38eSSaeed Bishara 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
146edabd38eSSaeed Bishara 			dev->resource[i].start = 0;
147edabd38eSSaeed Bishara 			dev->resource[i].end   = 0;
148edabd38eSSaeed Bishara 			dev->resource[i].flags = 0;
149edabd38eSSaeed Bishara 		}
150edabd38eSSaeed Bishara 	}
151edabd38eSSaeed Bishara }
152edabd38eSSaeed Bishara DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
153edabd38eSSaeed Bishara 
154edabd38eSSaeed Bishara static struct pci_bus __init *
155edabd38eSSaeed Bishara dove_pcie_scan_bus(int nr, struct pci_sys_data *sys)
156edabd38eSSaeed Bishara {
157edabd38eSSaeed Bishara 	struct pci_bus *bus;
158edabd38eSSaeed Bishara 
159edabd38eSSaeed Bishara 	if (nr < num_pcie_ports) {
16037d15909SBjorn Helgaas 		bus = pci_scan_root_bus(NULL, sys->busnr, &pcie_ops, sys,
16137d15909SBjorn Helgaas 					&sys->resources);
162edabd38eSSaeed Bishara 	} else {
163edabd38eSSaeed Bishara 		bus = NULL;
164edabd38eSSaeed Bishara 		BUG();
165edabd38eSSaeed Bishara 	}
166edabd38eSSaeed Bishara 
167edabd38eSSaeed Bishara 	return bus;
168edabd38eSSaeed Bishara }
169edabd38eSSaeed Bishara 
170d5341942SRalf Baechle static int __init dove_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
171edabd38eSSaeed Bishara {
17243ba990bSRussell King 	struct pci_sys_data *sys = dev->sysdata;
17343ba990bSRussell King 	struct pcie_port *pp = sys->private_data;
174edabd38eSSaeed Bishara 
175edabd38eSSaeed Bishara 	return pp->index ? IRQ_DOVE_PCIE1 : IRQ_DOVE_PCIE0;
176edabd38eSSaeed Bishara }
177edabd38eSSaeed Bishara 
178edabd38eSSaeed Bishara static struct hw_pci dove_pci __initdata = {
179edabd38eSSaeed Bishara 	.nr_controllers	= 2,
180edabd38eSSaeed Bishara 	.setup		= dove_pcie_setup,
181edabd38eSSaeed Bishara 	.scan		= dove_pcie_scan_bus,
182edabd38eSSaeed Bishara 	.map_irq	= dove_pcie_map_irq,
183edabd38eSSaeed Bishara };
184edabd38eSSaeed Bishara 
185edabd38eSSaeed Bishara static void __init add_pcie_port(int index, unsigned long base)
186edabd38eSSaeed Bishara {
187edabd38eSSaeed Bishara 	printk(KERN_INFO "Dove PCIe port %d: ", index);
188edabd38eSSaeed Bishara 
189edabd38eSSaeed Bishara 	if (orion_pcie_link_up((void __iomem *)base)) {
190edabd38eSSaeed Bishara 		struct pcie_port *pp = &pcie_port[num_pcie_ports++];
191edabd38eSSaeed Bishara 
192edabd38eSSaeed Bishara 		printk(KERN_INFO "link up\n");
193edabd38eSSaeed Bishara 
194edabd38eSSaeed Bishara 		pp->index = index;
195edabd38eSSaeed Bishara 		pp->root_bus_nr = -1;
196edabd38eSSaeed Bishara 		pp->base = (void __iomem *)base;
197edabd38eSSaeed Bishara 		spin_lock_init(&pp->conf_lock);
198*d191bb69SRob Herring 		memset(&pp->res, 0, sizeof(pp->res));
199edabd38eSSaeed Bishara 	} else {
200edabd38eSSaeed Bishara 		printk(KERN_INFO "link down, ignoring\n");
201edabd38eSSaeed Bishara 	}
202edabd38eSSaeed Bishara }
203edabd38eSSaeed Bishara 
204edabd38eSSaeed Bishara void __init dove_pcie_init(int init_port0, int init_port1)
205edabd38eSSaeed Bishara {
206cc22b4c1SRob Herring 	vga_base = DOVE_PCIE0_MEM_PHYS_BASE;
207cc22b4c1SRob Herring 
208edabd38eSSaeed Bishara 	if (init_port0)
209edabd38eSSaeed Bishara 		add_pcie_port(0, DOVE_PCIE0_VIRT_BASE);
210edabd38eSSaeed Bishara 
211edabd38eSSaeed Bishara 	if (init_port1)
212edabd38eSSaeed Bishara 		add_pcie_port(1, DOVE_PCIE1_VIRT_BASE);
213edabd38eSSaeed Bishara 
214edabd38eSSaeed Bishara 	pci_common_init(&dove_pci);
215edabd38eSSaeed Bishara }
216