xref: /openbmc/linux/arch/arm/mach-dove/pcie.c (revision 97ad2bdcbe8598a69ee1f372ed6c0fbdb2869218)
1edabd38eSSaeed Bishara /*
2edabd38eSSaeed Bishara  * arch/arm/mach-dove/pcie.c
3edabd38eSSaeed Bishara  *
4edabd38eSSaeed Bishara  * PCIe functions for Marvell Dove 88AP510 SoC
5edabd38eSSaeed Bishara  *
6edabd38eSSaeed Bishara  * This file is licensed under the terms of the GNU General Public
7edabd38eSSaeed Bishara  * License version 2. This program is licensed "as is" without any
8edabd38eSSaeed Bishara  * warranty of any kind, whether express or implied.
9edabd38eSSaeed Bishara  */
10edabd38eSSaeed Bishara 
11edabd38eSSaeed Bishara #include <linux/kernel.h>
12edabd38eSSaeed Bishara #include <linux/pci.h>
13529b89efSSebastian Hesselbarth #include <linux/clk.h>
14cc22b4c1SRob Herring #include <video/vga.h>
15edabd38eSSaeed Bishara #include <asm/mach/pci.h>
16edabd38eSSaeed Bishara #include <asm/mach/arch.h>
17edabd38eSSaeed Bishara #include <asm/setup.h>
18edabd38eSSaeed Bishara #include <asm/delay.h>
19edabd38eSSaeed Bishara #include <plat/pcie.h>
20edabd38eSSaeed Bishara #include <mach/irqs.h>
21edabd38eSSaeed Bishara #include <mach/bridge-regs.h>
2245173d5eSAndrew Lunn #include <plat/addr-map.h>
23edabd38eSSaeed Bishara #include "common.h"
24edabd38eSSaeed Bishara 
25edabd38eSSaeed Bishara struct pcie_port {
26edabd38eSSaeed Bishara 	u8			index;
27edabd38eSSaeed Bishara 	u8			root_bus_nr;
28edabd38eSSaeed Bishara 	void __iomem		*base;
29edabd38eSSaeed Bishara 	spinlock_t		conf_lock;
30edabd38eSSaeed Bishara 	char			mem_space_name[16];
31d191bb69SRob Herring 	struct resource		res;
32edabd38eSSaeed Bishara };
33edabd38eSSaeed Bishara 
34edabd38eSSaeed Bishara static struct pcie_port pcie_port[2];
35edabd38eSSaeed Bishara static int num_pcie_ports;
36edabd38eSSaeed Bishara 
37edabd38eSSaeed Bishara 
38edabd38eSSaeed Bishara static int __init dove_pcie_setup(int nr, struct pci_sys_data *sys)
39edabd38eSSaeed Bishara {
40edabd38eSSaeed Bishara 	struct pcie_port *pp;
41edabd38eSSaeed Bishara 
42edabd38eSSaeed Bishara 	if (nr >= num_pcie_ports)
43edabd38eSSaeed Bishara 		return 0;
44edabd38eSSaeed Bishara 
45edabd38eSSaeed Bishara 	pp = &pcie_port[nr];
4643ba990bSRussell King 	sys->private_data = pp;
47edabd38eSSaeed Bishara 	pp->root_bus_nr = sys->busnr;
48edabd38eSSaeed Bishara 
49edabd38eSSaeed Bishara 	/*
50edabd38eSSaeed Bishara 	 * Generic PCIe unit setup.
51edabd38eSSaeed Bishara 	 */
52edabd38eSSaeed Bishara 	orion_pcie_set_local_bus_nr(pp->base, sys->busnr);
53edabd38eSSaeed Bishara 
5463a9332bSAndrew Lunn 	orion_pcie_setup(pp->base);
55edabd38eSSaeed Bishara 
56d191bb69SRob Herring 	if (pp->index == 0)
57d191bb69SRob Herring 		pci_ioremap_io(sys->busnr * SZ_64K, DOVE_PCIE0_IO_PHYS_BASE);
58d191bb69SRob Herring 	else
59d191bb69SRob Herring 		pci_ioremap_io(sys->busnr * SZ_64K, DOVE_PCIE1_IO_PHYS_BASE);
60edabd38eSSaeed Bishara 
61edabd38eSSaeed Bishara 	/*
62edabd38eSSaeed Bishara 	 * IORESOURCE_MEM
63edabd38eSSaeed Bishara 	 */
64edabd38eSSaeed Bishara 	snprintf(pp->mem_space_name, sizeof(pp->mem_space_name),
65edabd38eSSaeed Bishara 		 "PCIe %d MEM", pp->index);
66edabd38eSSaeed Bishara 	pp->mem_space_name[sizeof(pp->mem_space_name) - 1] = 0;
67d191bb69SRob Herring 	pp->res.name = pp->mem_space_name;
68edabd38eSSaeed Bishara 	if (pp->index == 0) {
69d191bb69SRob Herring 		pp->res.start = DOVE_PCIE0_MEM_PHYS_BASE;
70d191bb69SRob Herring 		pp->res.end = pp->res.start + DOVE_PCIE0_MEM_SIZE - 1;
71edabd38eSSaeed Bishara 	} else {
72d191bb69SRob Herring 		pp->res.start = DOVE_PCIE1_MEM_PHYS_BASE;
73d191bb69SRob Herring 		pp->res.end = pp->res.start + DOVE_PCIE1_MEM_SIZE - 1;
74edabd38eSSaeed Bishara 	}
75d191bb69SRob Herring 	pp->res.flags = IORESOURCE_MEM;
76d191bb69SRob Herring 	if (request_resource(&iomem_resource, &pp->res))
77edabd38eSSaeed Bishara 		panic("Request PCIe Memory resource failed\n");
78d191bb69SRob Herring 	pci_add_resource_offset(&sys->resources, &pp->res, sys->mem_offset);
79edabd38eSSaeed Bishara 
80edabd38eSSaeed Bishara 	return 1;
81edabd38eSSaeed Bishara }
82edabd38eSSaeed Bishara 
83edabd38eSSaeed Bishara static int pcie_valid_config(struct pcie_port *pp, int bus, int dev)
84edabd38eSSaeed Bishara {
85edabd38eSSaeed Bishara 	/*
86edabd38eSSaeed Bishara 	 * Don't go out when trying to access nonexisting devices
87edabd38eSSaeed Bishara 	 * on the local bus.
88edabd38eSSaeed Bishara 	 */
89edabd38eSSaeed Bishara 	if (bus == pp->root_bus_nr && dev > 1)
90edabd38eSSaeed Bishara 		return 0;
91edabd38eSSaeed Bishara 
92edabd38eSSaeed Bishara 	return 1;
93edabd38eSSaeed Bishara }
94edabd38eSSaeed Bishara 
95edabd38eSSaeed Bishara static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
96edabd38eSSaeed Bishara 			int size, u32 *val)
97edabd38eSSaeed Bishara {
9843ba990bSRussell King 	struct pci_sys_data *sys = bus->sysdata;
9943ba990bSRussell King 	struct pcie_port *pp = sys->private_data;
100edabd38eSSaeed Bishara 	unsigned long flags;
101edabd38eSSaeed Bishara 	int ret;
102edabd38eSSaeed Bishara 
103edabd38eSSaeed Bishara 	if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) {
104edabd38eSSaeed Bishara 		*val = 0xffffffff;
105edabd38eSSaeed Bishara 		return PCIBIOS_DEVICE_NOT_FOUND;
106edabd38eSSaeed Bishara 	}
107edabd38eSSaeed Bishara 
108edabd38eSSaeed Bishara 	spin_lock_irqsave(&pp->conf_lock, flags);
109edabd38eSSaeed Bishara 	ret = orion_pcie_rd_conf(pp->base, bus, devfn, where, size, val);
110edabd38eSSaeed Bishara 	spin_unlock_irqrestore(&pp->conf_lock, flags);
111edabd38eSSaeed Bishara 
112edabd38eSSaeed Bishara 	return ret;
113edabd38eSSaeed Bishara }
114edabd38eSSaeed Bishara 
115edabd38eSSaeed Bishara static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
116edabd38eSSaeed Bishara 			int where, int size, u32 val)
117edabd38eSSaeed Bishara {
11843ba990bSRussell King 	struct pci_sys_data *sys = bus->sysdata;
11943ba990bSRussell King 	struct pcie_port *pp = sys->private_data;
120edabd38eSSaeed Bishara 	unsigned long flags;
121edabd38eSSaeed Bishara 	int ret;
122edabd38eSSaeed Bishara 
123edabd38eSSaeed Bishara 	if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0)
124edabd38eSSaeed Bishara 		return PCIBIOS_DEVICE_NOT_FOUND;
125edabd38eSSaeed Bishara 
126edabd38eSSaeed Bishara 	spin_lock_irqsave(&pp->conf_lock, flags);
127edabd38eSSaeed Bishara 	ret = orion_pcie_wr_conf(pp->base, bus, devfn, where, size, val);
128edabd38eSSaeed Bishara 	spin_unlock_irqrestore(&pp->conf_lock, flags);
129edabd38eSSaeed Bishara 
130edabd38eSSaeed Bishara 	return ret;
131edabd38eSSaeed Bishara }
132edabd38eSSaeed Bishara 
133edabd38eSSaeed Bishara static struct pci_ops pcie_ops = {
134edabd38eSSaeed Bishara 	.read = pcie_rd_conf,
135edabd38eSSaeed Bishara 	.write = pcie_wr_conf,
136edabd38eSSaeed Bishara };
137edabd38eSSaeed Bishara 
138351a102dSGreg Kroah-Hartman static void rc_pci_fixup(struct pci_dev *dev)
139edabd38eSSaeed Bishara {
140edabd38eSSaeed Bishara 	/*
141edabd38eSSaeed Bishara 	 * Prevent enumeration of root complex.
142edabd38eSSaeed Bishara 	 */
143edabd38eSSaeed Bishara 	if (dev->bus->parent == NULL && dev->devfn == 0) {
144edabd38eSSaeed Bishara 		int i;
145edabd38eSSaeed Bishara 
146edabd38eSSaeed Bishara 		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
147edabd38eSSaeed Bishara 			dev->resource[i].start = 0;
148edabd38eSSaeed Bishara 			dev->resource[i].end   = 0;
149edabd38eSSaeed Bishara 			dev->resource[i].flags = 0;
150edabd38eSSaeed Bishara 		}
151edabd38eSSaeed Bishara 	}
152edabd38eSSaeed Bishara }
153edabd38eSSaeed Bishara DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
154edabd38eSSaeed Bishara 
155*97ad2bdcSLorenzo Pieralisi static int __init
156*97ad2bdcSLorenzo Pieralisi dove_pcie_scan_bus(int nr, struct pci_host_bridge *bridge)
157edabd38eSSaeed Bishara {
158*97ad2bdcSLorenzo Pieralisi 	struct pci_sys_data *sys = pci_host_bridge_priv(bridge);
159*97ad2bdcSLorenzo Pieralisi 
1609e808eb6SBjorn Helgaas 	if (nr >= num_pcie_ports) {
161edabd38eSSaeed Bishara 		BUG();
162*97ad2bdcSLorenzo Pieralisi 		return -EINVAL;
163edabd38eSSaeed Bishara 	}
164edabd38eSSaeed Bishara 
165*97ad2bdcSLorenzo Pieralisi 	list_splice_init(&sys->resources, &bridge->windows);
166*97ad2bdcSLorenzo Pieralisi 	bridge->dev.parent = NULL;
167*97ad2bdcSLorenzo Pieralisi 	bridge->sysdata = sys;
168*97ad2bdcSLorenzo Pieralisi 	bridge->busnr = sys->busnr;
169*97ad2bdcSLorenzo Pieralisi 	bridge->ops = &pcie_ops;
170*97ad2bdcSLorenzo Pieralisi 
171*97ad2bdcSLorenzo Pieralisi 	return pci_scan_root_bus_bridge(bridge);
172edabd38eSSaeed Bishara }
173edabd38eSSaeed Bishara 
174d5341942SRalf Baechle static int __init dove_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
175edabd38eSSaeed Bishara {
17643ba990bSRussell King 	struct pci_sys_data *sys = dev->sysdata;
17743ba990bSRussell King 	struct pcie_port *pp = sys->private_data;
178edabd38eSSaeed Bishara 
179edabd38eSSaeed Bishara 	return pp->index ? IRQ_DOVE_PCIE1 : IRQ_DOVE_PCIE0;
180edabd38eSSaeed Bishara }
181edabd38eSSaeed Bishara 
182edabd38eSSaeed Bishara static struct hw_pci dove_pci __initdata = {
183edabd38eSSaeed Bishara 	.nr_controllers	= 2,
184edabd38eSSaeed Bishara 	.setup		= dove_pcie_setup,
185edabd38eSSaeed Bishara 	.scan		= dove_pcie_scan_bus,
186edabd38eSSaeed Bishara 	.map_irq	= dove_pcie_map_irq,
187edabd38eSSaeed Bishara };
188edabd38eSSaeed Bishara 
189c3c5a281SThomas Petazzoni static void __init add_pcie_port(int index, void __iomem *base)
190edabd38eSSaeed Bishara {
191edabd38eSSaeed Bishara 	printk(KERN_INFO "Dove PCIe port %d: ", index);
192edabd38eSSaeed Bishara 
193c3c5a281SThomas Petazzoni 	if (orion_pcie_link_up(base)) {
194edabd38eSSaeed Bishara 		struct pcie_port *pp = &pcie_port[num_pcie_ports++];
195529b89efSSebastian Hesselbarth 		struct clk *clk = clk_get_sys("pcie", (index ? "1" : "0"));
196529b89efSSebastian Hesselbarth 
197529b89efSSebastian Hesselbarth 		if (!IS_ERR(clk))
198529b89efSSebastian Hesselbarth 			clk_prepare_enable(clk);
199edabd38eSSaeed Bishara 
200edabd38eSSaeed Bishara 		printk(KERN_INFO "link up\n");
201edabd38eSSaeed Bishara 
202edabd38eSSaeed Bishara 		pp->index = index;
203edabd38eSSaeed Bishara 		pp->root_bus_nr = -1;
204c3c5a281SThomas Petazzoni 		pp->base = base;
205edabd38eSSaeed Bishara 		spin_lock_init(&pp->conf_lock);
206d191bb69SRob Herring 		memset(&pp->res, 0, sizeof(pp->res));
207edabd38eSSaeed Bishara 	} else {
208edabd38eSSaeed Bishara 		printk(KERN_INFO "link down, ignoring\n");
209edabd38eSSaeed Bishara 	}
210edabd38eSSaeed Bishara }
211edabd38eSSaeed Bishara 
212edabd38eSSaeed Bishara void __init dove_pcie_init(int init_port0, int init_port1)
213edabd38eSSaeed Bishara {
214cc22b4c1SRob Herring 	vga_base = DOVE_PCIE0_MEM_PHYS_BASE;
215cc22b4c1SRob Herring 
216edabd38eSSaeed Bishara 	if (init_port0)
217edabd38eSSaeed Bishara 		add_pcie_port(0, DOVE_PCIE0_VIRT_BASE);
218edabd38eSSaeed Bishara 
219edabd38eSSaeed Bishara 	if (init_port1)
220edabd38eSSaeed Bishara 		add_pcie_port(1, DOVE_PCIE1_VIRT_BASE);
221edabd38eSSaeed Bishara 
222edabd38eSSaeed Bishara 	pci_common_init(&dove_pci);
223edabd38eSSaeed Bishara }
224