1edabd38eSSaeed Bishara /* 2edabd38eSSaeed Bishara * arch/arm/mach-dove/pcie.c 3edabd38eSSaeed Bishara * 4edabd38eSSaeed Bishara * PCIe functions for Marvell Dove 88AP510 SoC 5edabd38eSSaeed Bishara * 6edabd38eSSaeed Bishara * This file is licensed under the terms of the GNU General Public 7edabd38eSSaeed Bishara * License version 2. This program is licensed "as is" without any 8edabd38eSSaeed Bishara * warranty of any kind, whether express or implied. 9edabd38eSSaeed Bishara */ 10edabd38eSSaeed Bishara 11edabd38eSSaeed Bishara #include <linux/kernel.h> 12edabd38eSSaeed Bishara #include <linux/pci.h> 13edabd38eSSaeed Bishara #include <linux/mbus.h> 14cc22b4c1SRob Herring #include <video/vga.h> 15edabd38eSSaeed Bishara #include <asm/mach/pci.h> 16edabd38eSSaeed Bishara #include <asm/mach/arch.h> 17edabd38eSSaeed Bishara #include <asm/setup.h> 18edabd38eSSaeed Bishara #include <asm/delay.h> 19edabd38eSSaeed Bishara #include <plat/pcie.h> 20edabd38eSSaeed Bishara #include <mach/irqs.h> 21edabd38eSSaeed Bishara #include <mach/bridge-regs.h> 22*45173d5eSAndrew Lunn #include <plat/addr-map.h> 23edabd38eSSaeed Bishara #include "common.h" 24edabd38eSSaeed Bishara 25edabd38eSSaeed Bishara struct pcie_port { 26edabd38eSSaeed Bishara u8 index; 27edabd38eSSaeed Bishara u8 root_bus_nr; 28edabd38eSSaeed Bishara void __iomem *base; 29edabd38eSSaeed Bishara spinlock_t conf_lock; 30edabd38eSSaeed Bishara char io_space_name[16]; 31edabd38eSSaeed Bishara char mem_space_name[16]; 32edabd38eSSaeed Bishara struct resource res[2]; 33edabd38eSSaeed Bishara }; 34edabd38eSSaeed Bishara 35edabd38eSSaeed Bishara static struct pcie_port pcie_port[2]; 36edabd38eSSaeed Bishara static int num_pcie_ports; 37edabd38eSSaeed Bishara 38edabd38eSSaeed Bishara 39edabd38eSSaeed Bishara static int __init dove_pcie_setup(int nr, struct pci_sys_data *sys) 40edabd38eSSaeed Bishara { 41edabd38eSSaeed Bishara struct pcie_port *pp; 42edabd38eSSaeed Bishara 43edabd38eSSaeed Bishara if (nr >= num_pcie_ports) 44edabd38eSSaeed Bishara return 0; 45edabd38eSSaeed Bishara 46edabd38eSSaeed Bishara pp = &pcie_port[nr]; 47edabd38eSSaeed Bishara pp->root_bus_nr = sys->busnr; 48edabd38eSSaeed Bishara 49edabd38eSSaeed Bishara /* 50edabd38eSSaeed Bishara * Generic PCIe unit setup. 51edabd38eSSaeed Bishara */ 52edabd38eSSaeed Bishara orion_pcie_set_local_bus_nr(pp->base, sys->busnr); 53edabd38eSSaeed Bishara 54*45173d5eSAndrew Lunn orion_pcie_setup(pp->base, &orion_mbus_dram_info); 55edabd38eSSaeed Bishara 56edabd38eSSaeed Bishara /* 57edabd38eSSaeed Bishara * IORESOURCE_IO 58edabd38eSSaeed Bishara */ 59edabd38eSSaeed Bishara snprintf(pp->io_space_name, sizeof(pp->io_space_name), 60edabd38eSSaeed Bishara "PCIe %d I/O", pp->index); 61edabd38eSSaeed Bishara pp->io_space_name[sizeof(pp->io_space_name) - 1] = 0; 62edabd38eSSaeed Bishara pp->res[0].name = pp->io_space_name; 63edabd38eSSaeed Bishara if (pp->index == 0) { 64edabd38eSSaeed Bishara pp->res[0].start = DOVE_PCIE0_IO_PHYS_BASE; 65edabd38eSSaeed Bishara pp->res[0].end = pp->res[0].start + DOVE_PCIE0_IO_SIZE - 1; 66edabd38eSSaeed Bishara } else { 67edabd38eSSaeed Bishara pp->res[0].start = DOVE_PCIE1_IO_PHYS_BASE; 68edabd38eSSaeed Bishara pp->res[0].end = pp->res[0].start + DOVE_PCIE1_IO_SIZE - 1; 69edabd38eSSaeed Bishara } 70edabd38eSSaeed Bishara pp->res[0].flags = IORESOURCE_IO; 71edabd38eSSaeed Bishara if (request_resource(&ioport_resource, &pp->res[0])) 72edabd38eSSaeed Bishara panic("Request PCIe IO resource failed\n"); 73edabd38eSSaeed Bishara sys->resource[0] = &pp->res[0]; 74edabd38eSSaeed Bishara 75edabd38eSSaeed Bishara /* 76edabd38eSSaeed Bishara * IORESOURCE_MEM 77edabd38eSSaeed Bishara */ 78edabd38eSSaeed Bishara snprintf(pp->mem_space_name, sizeof(pp->mem_space_name), 79edabd38eSSaeed Bishara "PCIe %d MEM", pp->index); 80edabd38eSSaeed Bishara pp->mem_space_name[sizeof(pp->mem_space_name) - 1] = 0; 81edabd38eSSaeed Bishara pp->res[1].name = pp->mem_space_name; 82edabd38eSSaeed Bishara if (pp->index == 0) { 83edabd38eSSaeed Bishara pp->res[1].start = DOVE_PCIE0_MEM_PHYS_BASE; 84edabd38eSSaeed Bishara pp->res[1].end = pp->res[1].start + DOVE_PCIE0_MEM_SIZE - 1; 85edabd38eSSaeed Bishara } else { 86edabd38eSSaeed Bishara pp->res[1].start = DOVE_PCIE1_MEM_PHYS_BASE; 87edabd38eSSaeed Bishara pp->res[1].end = pp->res[1].start + DOVE_PCIE1_MEM_SIZE - 1; 88edabd38eSSaeed Bishara } 89edabd38eSSaeed Bishara pp->res[1].flags = IORESOURCE_MEM; 90edabd38eSSaeed Bishara if (request_resource(&iomem_resource, &pp->res[1])) 91edabd38eSSaeed Bishara panic("Request PCIe Memory resource failed\n"); 92edabd38eSSaeed Bishara sys->resource[1] = &pp->res[1]; 93edabd38eSSaeed Bishara 94edabd38eSSaeed Bishara sys->resource[2] = NULL; 95edabd38eSSaeed Bishara 96edabd38eSSaeed Bishara return 1; 97edabd38eSSaeed Bishara } 98edabd38eSSaeed Bishara 99edabd38eSSaeed Bishara static struct pcie_port *bus_to_port(int bus) 100edabd38eSSaeed Bishara { 101edabd38eSSaeed Bishara int i; 102edabd38eSSaeed Bishara 103edabd38eSSaeed Bishara for (i = num_pcie_ports - 1; i >= 0; i--) { 104edabd38eSSaeed Bishara int rbus = pcie_port[i].root_bus_nr; 105edabd38eSSaeed Bishara if (rbus != -1 && rbus <= bus) 106edabd38eSSaeed Bishara break; 107edabd38eSSaeed Bishara } 108edabd38eSSaeed Bishara 109edabd38eSSaeed Bishara return i >= 0 ? pcie_port + i : NULL; 110edabd38eSSaeed Bishara } 111edabd38eSSaeed Bishara 112edabd38eSSaeed Bishara static int pcie_valid_config(struct pcie_port *pp, int bus, int dev) 113edabd38eSSaeed Bishara { 114edabd38eSSaeed Bishara /* 115edabd38eSSaeed Bishara * Don't go out when trying to access nonexisting devices 116edabd38eSSaeed Bishara * on the local bus. 117edabd38eSSaeed Bishara */ 118edabd38eSSaeed Bishara if (bus == pp->root_bus_nr && dev > 1) 119edabd38eSSaeed Bishara return 0; 120edabd38eSSaeed Bishara 121edabd38eSSaeed Bishara return 1; 122edabd38eSSaeed Bishara } 123edabd38eSSaeed Bishara 124edabd38eSSaeed Bishara static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where, 125edabd38eSSaeed Bishara int size, u32 *val) 126edabd38eSSaeed Bishara { 127edabd38eSSaeed Bishara struct pcie_port *pp = bus_to_port(bus->number); 128edabd38eSSaeed Bishara unsigned long flags; 129edabd38eSSaeed Bishara int ret; 130edabd38eSSaeed Bishara 131edabd38eSSaeed Bishara if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) { 132edabd38eSSaeed Bishara *val = 0xffffffff; 133edabd38eSSaeed Bishara return PCIBIOS_DEVICE_NOT_FOUND; 134edabd38eSSaeed Bishara } 135edabd38eSSaeed Bishara 136edabd38eSSaeed Bishara spin_lock_irqsave(&pp->conf_lock, flags); 137edabd38eSSaeed Bishara ret = orion_pcie_rd_conf(pp->base, bus, devfn, where, size, val); 138edabd38eSSaeed Bishara spin_unlock_irqrestore(&pp->conf_lock, flags); 139edabd38eSSaeed Bishara 140edabd38eSSaeed Bishara return ret; 141edabd38eSSaeed Bishara } 142edabd38eSSaeed Bishara 143edabd38eSSaeed Bishara static int pcie_wr_conf(struct pci_bus *bus, u32 devfn, 144edabd38eSSaeed Bishara int where, int size, u32 val) 145edabd38eSSaeed Bishara { 146edabd38eSSaeed Bishara struct pcie_port *pp = bus_to_port(bus->number); 147edabd38eSSaeed Bishara unsigned long flags; 148edabd38eSSaeed Bishara int ret; 149edabd38eSSaeed Bishara 150edabd38eSSaeed Bishara if (pcie_valid_config(pp, bus->number, PCI_SLOT(devfn)) == 0) 151edabd38eSSaeed Bishara return PCIBIOS_DEVICE_NOT_FOUND; 152edabd38eSSaeed Bishara 153edabd38eSSaeed Bishara spin_lock_irqsave(&pp->conf_lock, flags); 154edabd38eSSaeed Bishara ret = orion_pcie_wr_conf(pp->base, bus, devfn, where, size, val); 155edabd38eSSaeed Bishara spin_unlock_irqrestore(&pp->conf_lock, flags); 156edabd38eSSaeed Bishara 157edabd38eSSaeed Bishara return ret; 158edabd38eSSaeed Bishara } 159edabd38eSSaeed Bishara 160edabd38eSSaeed Bishara static struct pci_ops pcie_ops = { 161edabd38eSSaeed Bishara .read = pcie_rd_conf, 162edabd38eSSaeed Bishara .write = pcie_wr_conf, 163edabd38eSSaeed Bishara }; 164edabd38eSSaeed Bishara 165edabd38eSSaeed Bishara static void __devinit rc_pci_fixup(struct pci_dev *dev) 166edabd38eSSaeed Bishara { 167edabd38eSSaeed Bishara /* 168edabd38eSSaeed Bishara * Prevent enumeration of root complex. 169edabd38eSSaeed Bishara */ 170edabd38eSSaeed Bishara if (dev->bus->parent == NULL && dev->devfn == 0) { 171edabd38eSSaeed Bishara int i; 172edabd38eSSaeed Bishara 173edabd38eSSaeed Bishara for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) { 174edabd38eSSaeed Bishara dev->resource[i].start = 0; 175edabd38eSSaeed Bishara dev->resource[i].end = 0; 176edabd38eSSaeed Bishara dev->resource[i].flags = 0; 177edabd38eSSaeed Bishara } 178edabd38eSSaeed Bishara } 179edabd38eSSaeed Bishara } 180edabd38eSSaeed Bishara DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup); 181edabd38eSSaeed Bishara 182edabd38eSSaeed Bishara static struct pci_bus __init * 183edabd38eSSaeed Bishara dove_pcie_scan_bus(int nr, struct pci_sys_data *sys) 184edabd38eSSaeed Bishara { 185edabd38eSSaeed Bishara struct pci_bus *bus; 186edabd38eSSaeed Bishara 187edabd38eSSaeed Bishara if (nr < num_pcie_ports) { 188edabd38eSSaeed Bishara bus = pci_scan_bus(sys->busnr, &pcie_ops, sys); 189edabd38eSSaeed Bishara } else { 190edabd38eSSaeed Bishara bus = NULL; 191edabd38eSSaeed Bishara BUG(); 192edabd38eSSaeed Bishara } 193edabd38eSSaeed Bishara 194edabd38eSSaeed Bishara return bus; 195edabd38eSSaeed Bishara } 196edabd38eSSaeed Bishara 197d5341942SRalf Baechle static int __init dove_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin) 198edabd38eSSaeed Bishara { 199edabd38eSSaeed Bishara struct pcie_port *pp = bus_to_port(dev->bus->number); 200edabd38eSSaeed Bishara 201edabd38eSSaeed Bishara return pp->index ? IRQ_DOVE_PCIE1 : IRQ_DOVE_PCIE0; 202edabd38eSSaeed Bishara } 203edabd38eSSaeed Bishara 204edabd38eSSaeed Bishara static struct hw_pci dove_pci __initdata = { 205edabd38eSSaeed Bishara .nr_controllers = 2, 206edabd38eSSaeed Bishara .swizzle = pci_std_swizzle, 207edabd38eSSaeed Bishara .setup = dove_pcie_setup, 208edabd38eSSaeed Bishara .scan = dove_pcie_scan_bus, 209edabd38eSSaeed Bishara .map_irq = dove_pcie_map_irq, 210edabd38eSSaeed Bishara }; 211edabd38eSSaeed Bishara 212edabd38eSSaeed Bishara static void __init add_pcie_port(int index, unsigned long base) 213edabd38eSSaeed Bishara { 214edabd38eSSaeed Bishara printk(KERN_INFO "Dove PCIe port %d: ", index); 215edabd38eSSaeed Bishara 216edabd38eSSaeed Bishara if (orion_pcie_link_up((void __iomem *)base)) { 217edabd38eSSaeed Bishara struct pcie_port *pp = &pcie_port[num_pcie_ports++]; 218edabd38eSSaeed Bishara 219edabd38eSSaeed Bishara printk(KERN_INFO "link up\n"); 220edabd38eSSaeed Bishara 221edabd38eSSaeed Bishara pp->index = index; 222edabd38eSSaeed Bishara pp->root_bus_nr = -1; 223edabd38eSSaeed Bishara pp->base = (void __iomem *)base; 224edabd38eSSaeed Bishara spin_lock_init(&pp->conf_lock); 225edabd38eSSaeed Bishara memset(pp->res, 0, sizeof(pp->res)); 226edabd38eSSaeed Bishara } else { 227edabd38eSSaeed Bishara printk(KERN_INFO "link down, ignoring\n"); 228edabd38eSSaeed Bishara } 229edabd38eSSaeed Bishara } 230edabd38eSSaeed Bishara 231edabd38eSSaeed Bishara void __init dove_pcie_init(int init_port0, int init_port1) 232edabd38eSSaeed Bishara { 233cc22b4c1SRob Herring vga_base = DOVE_PCIE0_MEM_PHYS_BASE; 234cc22b4c1SRob Herring 235edabd38eSSaeed Bishara if (init_port0) 236edabd38eSSaeed Bishara add_pcie_port(0, DOVE_PCIE0_VIRT_BASE); 237edabd38eSSaeed Bishara 238edabd38eSSaeed Bishara if (init_port1) 239edabd38eSSaeed Bishara add_pcie_port(1, DOVE_PCIE1_VIRT_BASE); 240edabd38eSSaeed Bishara 241edabd38eSSaeed Bishara pci_common_init(&dove_pci); 242edabd38eSSaeed Bishara } 243