xref: /openbmc/linux/arch/arm/mach-dove/dove.h (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
1*0fdebc5eSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
2*0fdebc5eSThomas Gleixner /* Generic definitions for Marvell Dove 88AP510 SoC */
3ce78179eSArnd Bergmann 
4ce78179eSArnd Bergmann #ifndef __ASM_ARCH_DOVE_H
5ce78179eSArnd Bergmann #define __ASM_ARCH_DOVE_H
6ce78179eSArnd Bergmann 
7ce78179eSArnd Bergmann #include "irqs.h"
8ce78179eSArnd Bergmann 
9ce78179eSArnd Bergmann /*
10ce78179eSArnd Bergmann  * Marvell Dove address maps.
11ce78179eSArnd Bergmann  *
12ce78179eSArnd Bergmann  * phys		virt		size
13ce78179eSArnd Bergmann  * c8000000	fdb00000	1M	Cryptographic SRAM
14ce78179eSArnd Bergmann  * e0000000	@runtime	128M	PCIe-0 Memory space
15ce78179eSArnd Bergmann  * e8000000	@runtime	128M	PCIe-1 Memory space
163584be9eSArnd Bergmann  * f1000000	fec00000	1M	on-chip south-bridge registers
173584be9eSArnd Bergmann  * f1800000	fe400000	8M	on-chip north-bridge registers
18ce78179eSArnd Bergmann  * f2000000	fee00000	1M	PCIe-0 I/O space
19ce78179eSArnd Bergmann  * f2100000	fef00000	1M	PCIe-1 I/O space
20ce78179eSArnd Bergmann  */
21ce78179eSArnd Bergmann 
22ce78179eSArnd Bergmann #define DOVE_CESA_PHYS_BASE		0xc8000000
23ce78179eSArnd Bergmann #define DOVE_CESA_VIRT_BASE		IOMEM(0xfdb00000)
24ce78179eSArnd Bergmann #define DOVE_CESA_SIZE			SZ_1M
25ce78179eSArnd Bergmann 
26ce78179eSArnd Bergmann #define DOVE_PCIE0_MEM_PHYS_BASE	0xe0000000
27ce78179eSArnd Bergmann #define DOVE_PCIE0_MEM_SIZE		SZ_128M
28ce78179eSArnd Bergmann 
29ce78179eSArnd Bergmann #define DOVE_PCIE1_MEM_PHYS_BASE	0xe8000000
30ce78179eSArnd Bergmann #define DOVE_PCIE1_MEM_SIZE		SZ_128M
31ce78179eSArnd Bergmann 
32ce78179eSArnd Bergmann #define DOVE_BOOTROM_PHYS_BASE		0xf8000000
33ce78179eSArnd Bergmann #define DOVE_BOOTROM_SIZE		SZ_128M
34ce78179eSArnd Bergmann 
35ce78179eSArnd Bergmann #define DOVE_SCRATCHPAD_PHYS_BASE	0xf0000000
36ce78179eSArnd Bergmann #define DOVE_SCRATCHPAD_VIRT_BASE	IOMEM(0xfdd00000)
37ce78179eSArnd Bergmann #define DOVE_SCRATCHPAD_SIZE		SZ_1M
38ce78179eSArnd Bergmann 
39ce78179eSArnd Bergmann #define DOVE_SB_REGS_PHYS_BASE		0xf1000000
403584be9eSArnd Bergmann #define DOVE_SB_REGS_VIRT_BASE		IOMEM(0xfec00000)
413584be9eSArnd Bergmann #define DOVE_SB_REGS_SIZE		SZ_1M
42ce78179eSArnd Bergmann 
43ce78179eSArnd Bergmann #define DOVE_NB_REGS_PHYS_BASE		0xf1800000
443584be9eSArnd Bergmann #define DOVE_NB_REGS_VIRT_BASE		IOMEM(0xfe400000)
45ce78179eSArnd Bergmann #define DOVE_NB_REGS_SIZE		SZ_8M
46ce78179eSArnd Bergmann 
47ce78179eSArnd Bergmann #define DOVE_PCIE0_IO_PHYS_BASE		0xf2000000
48ce78179eSArnd Bergmann #define DOVE_PCIE0_IO_BUS_BASE		0x00000000
49ce78179eSArnd Bergmann #define DOVE_PCIE0_IO_SIZE		SZ_64K
50ce78179eSArnd Bergmann 
51ce78179eSArnd Bergmann #define DOVE_PCIE1_IO_PHYS_BASE		0xf2100000
52ce78179eSArnd Bergmann #define DOVE_PCIE1_IO_BUS_BASE		0x00010000
53ce78179eSArnd Bergmann #define DOVE_PCIE1_IO_SIZE		SZ_64K
54ce78179eSArnd Bergmann 
55ce78179eSArnd Bergmann /*
56ce78179eSArnd Bergmann  * Dove Core Registers Map
57ce78179eSArnd Bergmann  */
58ce78179eSArnd Bergmann 
59ce78179eSArnd Bergmann /* SPI, I2C, UART */
60ce78179eSArnd Bergmann #define DOVE_I2C_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x11000)
61ce78179eSArnd Bergmann #define DOVE_UART0_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x12000)
62ce78179eSArnd Bergmann #define DOVE_UART0_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x12000)
63ce78179eSArnd Bergmann #define DOVE_UART1_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x12100)
64ce78179eSArnd Bergmann #define DOVE_UART1_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x12100)
65ce78179eSArnd Bergmann #define DOVE_UART2_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x12200)
66ce78179eSArnd Bergmann #define DOVE_UART2_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x12200)
67ce78179eSArnd Bergmann #define DOVE_UART3_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x12300)
68ce78179eSArnd Bergmann #define DOVE_UART3_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x12300)
69ce78179eSArnd Bergmann #define DOVE_SPI0_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x10600)
70ce78179eSArnd Bergmann #define DOVE_SPI1_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x14600)
71ce78179eSArnd Bergmann 
72ce78179eSArnd Bergmann /* North-South Bridge */
73ce78179eSArnd Bergmann #define BRIDGE_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x20000)
74ce78179eSArnd Bergmann #define BRIDGE_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x20000)
75ce78179eSArnd Bergmann #define  BRIDGE_WINS_BASE       (BRIDGE_PHYS_BASE)
76ce78179eSArnd Bergmann #define  BRIDGE_WINS_SZ         (0x80)
77ce78179eSArnd Bergmann 
78ce78179eSArnd Bergmann /* Cryptographic Engine */
79ce78179eSArnd Bergmann #define DOVE_CRYPT_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x30000)
80ce78179eSArnd Bergmann 
81ce78179eSArnd Bergmann /* PCIe 0 */
82ce78179eSArnd Bergmann #define DOVE_PCIE0_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x40000)
83ce78179eSArnd Bergmann 
84ce78179eSArnd Bergmann /* USB */
85ce78179eSArnd Bergmann #define DOVE_USB0_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x50000)
86ce78179eSArnd Bergmann #define DOVE_USB1_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x51000)
87ce78179eSArnd Bergmann 
88ce78179eSArnd Bergmann /* XOR 0 Engine */
89ce78179eSArnd Bergmann #define DOVE_XOR0_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x60800)
90ce78179eSArnd Bergmann #define DOVE_XOR0_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x60800)
91ce78179eSArnd Bergmann #define DOVE_XOR0_HIGH_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x60A00)
92ce78179eSArnd Bergmann #define DOVE_XOR0_HIGH_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x60A00)
93ce78179eSArnd Bergmann 
94ce78179eSArnd Bergmann /* XOR 1 Engine */
95ce78179eSArnd Bergmann #define DOVE_XOR1_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x60900)
96ce78179eSArnd Bergmann #define DOVE_XOR1_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x60900)
97ce78179eSArnd Bergmann #define DOVE_XOR1_HIGH_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x60B00)
98ce78179eSArnd Bergmann #define DOVE_XOR1_HIGH_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x60B00)
99ce78179eSArnd Bergmann 
100ce78179eSArnd Bergmann /* Gigabit Ethernet */
101ce78179eSArnd Bergmann #define DOVE_GE00_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x70000)
102ce78179eSArnd Bergmann 
103ce78179eSArnd Bergmann /* PCIe 1 */
104ce78179eSArnd Bergmann #define DOVE_PCIE1_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0x80000)
105ce78179eSArnd Bergmann 
106ce78179eSArnd Bergmann /* CAFE */
107ce78179eSArnd Bergmann #define DOVE_SDIO0_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x92000)
108ce78179eSArnd Bergmann #define DOVE_SDIO1_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x90000)
109ce78179eSArnd Bergmann #define DOVE_CAM_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x94000)
110ce78179eSArnd Bergmann #define DOVE_CAFE_WIN_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0x98000)
111ce78179eSArnd Bergmann 
112ce78179eSArnd Bergmann /* SATA */
113ce78179eSArnd Bergmann #define DOVE_SATA_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xa0000)
114ce78179eSArnd Bergmann 
115ce78179eSArnd Bergmann /* I2S/SPDIF */
116ce78179eSArnd Bergmann #define DOVE_AUD0_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xb0000)
117ce78179eSArnd Bergmann #define DOVE_AUD1_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xb4000)
118ce78179eSArnd Bergmann 
119ce78179eSArnd Bergmann /* NAND Flash Controller */
120ce78179eSArnd Bergmann #define DOVE_NFC_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xc0000)
121ce78179eSArnd Bergmann 
122ce78179eSArnd Bergmann /* MPP, GPIO, Reset Sampling */
123ce78179eSArnd Bergmann #define DOVE_MPP_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xd0200)
124ce78179eSArnd Bergmann #define DOVE_PMU_MPP_GENERAL_CTRL (DOVE_MPP_VIRT_BASE + 0x10)
125ce78179eSArnd Bergmann #define DOVE_RESET_SAMPLE_LO	(DOVE_MPP_VIRT_BASE + 0x014)
126ce78179eSArnd Bergmann #define DOVE_RESET_SAMPLE_HI	(DOVE_MPP_VIRT_BASE + 0x018)
127ce78179eSArnd Bergmann #define DOVE_GPIO_LO_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xd0400)
128ce78179eSArnd Bergmann #define DOVE_GPIO_HI_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xd0420)
129ce78179eSArnd Bergmann #define DOVE_GPIO2_VIRT_BASE    (DOVE_SB_REGS_VIRT_BASE + 0xe8400)
130ce78179eSArnd Bergmann #define DOVE_MPP_GENERAL_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xe803c)
131ce78179eSArnd Bergmann #define  DOVE_AU1_SPDIFO_GPIO_EN	(1 << 1)
132ce78179eSArnd Bergmann #define  DOVE_NAND_GPIO_EN		(1 << 0)
133ce78179eSArnd Bergmann #define DOVE_MPP_CTRL4_VIRT_BASE	(DOVE_GPIO_LO_VIRT_BASE + 0x40)
134ce78179eSArnd Bergmann #define  DOVE_SPI_GPIO_SEL		(1 << 5)
135ce78179eSArnd Bergmann #define  DOVE_UART1_GPIO_SEL		(1 << 4)
136ce78179eSArnd Bergmann #define  DOVE_AU1_GPIO_SEL		(1 << 3)
137ce78179eSArnd Bergmann #define  DOVE_CAM_GPIO_SEL		(1 << 2)
138ce78179eSArnd Bergmann #define  DOVE_SD1_GPIO_SEL		(1 << 1)
139ce78179eSArnd Bergmann #define  DOVE_SD0_GPIO_SEL		(1 << 0)
140ce78179eSArnd Bergmann 
141ce78179eSArnd Bergmann /* Power Management */
142ce78179eSArnd Bergmann #define DOVE_PMU_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xd0000)
143ce78179eSArnd Bergmann #define DOVE_PMU_SIG_CTRL	(DOVE_PMU_VIRT_BASE + 0x802c)
144ce78179eSArnd Bergmann 
145ce78179eSArnd Bergmann /* Real Time Clock */
146ce78179eSArnd Bergmann #define DOVE_RTC_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xd8500)
147ce78179eSArnd Bergmann 
148ce78179eSArnd Bergmann /* AC97 */
149ce78179eSArnd Bergmann #define DOVE_AC97_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xe0000)
150ce78179eSArnd Bergmann #define DOVE_AC97_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xe0000)
151ce78179eSArnd Bergmann 
152ce78179eSArnd Bergmann /* Peripheral DMA */
153ce78179eSArnd Bergmann #define DOVE_PDMA_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xe4000)
154ce78179eSArnd Bergmann #define DOVE_PDMA_VIRT_BASE	(DOVE_SB_REGS_VIRT_BASE + 0xe4000)
155ce78179eSArnd Bergmann 
156ce78179eSArnd Bergmann #define DOVE_GLOBAL_CONFIG_1	(DOVE_SB_REGS_VIRT_BASE + 0xe802C)
157ce78179eSArnd Bergmann #define  DOVE_TWSI_ENABLE_OPTION1	(1 << 7)
158ce78179eSArnd Bergmann #define DOVE_GLOBAL_CONFIG_2	(DOVE_SB_REGS_VIRT_BASE + 0xe8030)
159ce78179eSArnd Bergmann #define  DOVE_TWSI_ENABLE_OPTION2	(1 << 20)
160ce78179eSArnd Bergmann #define  DOVE_TWSI_ENABLE_OPTION3	(1 << 21)
161ce78179eSArnd Bergmann #define  DOVE_TWSI_OPTION3_GPIO		(1 << 22)
162ce78179eSArnd Bergmann #define DOVE_SSP_PHYS_BASE	(DOVE_SB_REGS_PHYS_BASE + 0xec000)
163ce78179eSArnd Bergmann #define DOVE_SSP_CTRL_STATUS_1	(DOVE_SB_REGS_VIRT_BASE + 0xe8034)
164ce78179eSArnd Bergmann #define  DOVE_SSP_ON_AU1		(1 << 0)
165ce78179eSArnd Bergmann #define  DOVE_SSP_CLOCK_ENABLE		(1 << 1)
166ce78179eSArnd Bergmann #define  DOVE_SSP_BPB_CLOCK_SRC_SSP	(1 << 11)
167ce78179eSArnd Bergmann /* Memory Controller */
168ce78179eSArnd Bergmann #define DOVE_MC_PHYS_BASE       (DOVE_NB_REGS_PHYS_BASE + 0x00000)
169ce78179eSArnd Bergmann #define  DOVE_MC_WINS_BASE      (DOVE_MC_PHYS_BASE + 0x100)
170ce78179eSArnd Bergmann #define  DOVE_MC_WINS_SZ        (0x8)
171ce78179eSArnd Bergmann #define DOVE_MC_VIRT_BASE	(DOVE_NB_REGS_VIRT_BASE + 0x00000)
172ce78179eSArnd Bergmann 
173ce78179eSArnd Bergmann /* LCD Controller */
174ce78179eSArnd Bergmann #define DOVE_LCD_PHYS_BASE	(DOVE_NB_REGS_PHYS_BASE + 0x10000)
175ce78179eSArnd Bergmann #define DOVE_LCD1_PHYS_BASE	(DOVE_NB_REGS_PHYS_BASE + 0x20000)
176ce78179eSArnd Bergmann #define DOVE_LCD2_PHYS_BASE	(DOVE_NB_REGS_PHYS_BASE + 0x10000)
177ce78179eSArnd Bergmann #define DOVE_LCD_DCON_PHYS_BASE	(DOVE_NB_REGS_PHYS_BASE + 0x30000)
178ce78179eSArnd Bergmann 
179ce78179eSArnd Bergmann /* Graphic Engine */
180ce78179eSArnd Bergmann #define DOVE_GPU_PHYS_BASE	(DOVE_NB_REGS_PHYS_BASE + 0x40000)
181ce78179eSArnd Bergmann 
182ce78179eSArnd Bergmann /* Video Engine */
183ce78179eSArnd Bergmann #define DOVE_VPU_PHYS_BASE	(DOVE_NB_REGS_PHYS_BASE + 0x400000)
184ce78179eSArnd Bergmann 
185ce78179eSArnd Bergmann #endif
186