xref: /openbmc/linux/arch/arm/kernel/hw_breakpoint.c (revision 9e962f76602dbd293a57030f4ce5a4b57853e2ea)
1f81ef4a9SWill Deacon /*
2f81ef4a9SWill Deacon  * This program is free software; you can redistribute it and/or modify
3f81ef4a9SWill Deacon  * it under the terms of the GNU General Public License version 2 as
4f81ef4a9SWill Deacon  * published by the Free Software Foundation.
5f81ef4a9SWill Deacon  *
6f81ef4a9SWill Deacon  * This program is distributed in the hope that it will be useful,
7f81ef4a9SWill Deacon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8f81ef4a9SWill Deacon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9f81ef4a9SWill Deacon  * GNU General Public License for more details.
10f81ef4a9SWill Deacon  *
11f81ef4a9SWill Deacon  * You should have received a copy of the GNU General Public License
12f81ef4a9SWill Deacon  * along with this program; if not, write to the Free Software
13f81ef4a9SWill Deacon  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14f81ef4a9SWill Deacon  *
15f81ef4a9SWill Deacon  * Copyright (C) 2009, 2010 ARM Limited
16f81ef4a9SWill Deacon  *
17f81ef4a9SWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
18f81ef4a9SWill Deacon  */
19f81ef4a9SWill Deacon 
20f81ef4a9SWill Deacon /*
21f81ef4a9SWill Deacon  * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22f81ef4a9SWill Deacon  * using the CPU's debug registers.
23f81ef4a9SWill Deacon  */
24f81ef4a9SWill Deacon #define pr_fmt(fmt) "hw-breakpoint: " fmt
25f81ef4a9SWill Deacon 
26f81ef4a9SWill Deacon #include <linux/errno.h>
277e202696SWill Deacon #include <linux/hardirq.h>
28f81ef4a9SWill Deacon #include <linux/perf_event.h>
29f81ef4a9SWill Deacon #include <linux/hw_breakpoint.h>
30f81ef4a9SWill Deacon #include <linux/smp.h>
31f81ef4a9SWill Deacon 
32f81ef4a9SWill Deacon #include <asm/cacheflush.h>
33f81ef4a9SWill Deacon #include <asm/cputype.h>
34f81ef4a9SWill Deacon #include <asm/current.h>
35f81ef4a9SWill Deacon #include <asm/hw_breakpoint.h>
36f81ef4a9SWill Deacon #include <asm/kdebug.h>
37f81ef4a9SWill Deacon #include <asm/traps.h>
38f81ef4a9SWill Deacon 
39f81ef4a9SWill Deacon /* Breakpoint currently in use for each BRP. */
40f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
41f81ef4a9SWill Deacon 
42f81ef4a9SWill Deacon /* Watchpoint currently in use for each WRP. */
43f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
44f81ef4a9SWill Deacon 
45f81ef4a9SWill Deacon /* Number of BRP/WRP registers on this CPU. */
46f81ef4a9SWill Deacon static int core_num_brps;
47f81ef4a9SWill Deacon static int core_num_wrps;
48f81ef4a9SWill Deacon 
49f81ef4a9SWill Deacon /* Debug architecture version. */
50f81ef4a9SWill Deacon static u8 debug_arch;
51f81ef4a9SWill Deacon 
52f81ef4a9SWill Deacon /* Maximum supported watchpoint length. */
53f81ef4a9SWill Deacon static u8 max_watchpoint_len;
54f81ef4a9SWill Deacon 
55f81ef4a9SWill Deacon #define READ_WB_REG_CASE(OP2, M, VAL)			\
56f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):				\
57*9e962f76SDietmar Eggemann 		ARM_DBG_READ(c0, c ## M, OP2, VAL);	\
58f81ef4a9SWill Deacon 		break
59f81ef4a9SWill Deacon 
60f81ef4a9SWill Deacon #define WRITE_WB_REG_CASE(OP2, M, VAL)			\
61f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):				\
62*9e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c ## M, OP2, VAL);	\
63f81ef4a9SWill Deacon 		break
64f81ef4a9SWill Deacon 
65f81ef4a9SWill Deacon #define GEN_READ_WB_REG_CASES(OP2, VAL)		\
66f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 0, VAL);		\
67f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 1, VAL);		\
68f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 2, VAL);		\
69f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 3, VAL);		\
70f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 4, VAL);		\
71f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 5, VAL);		\
72f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 6, VAL);		\
73f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 7, VAL);		\
74f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 8, VAL);		\
75f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 9, VAL);		\
76f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 10, VAL);		\
77f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 11, VAL);		\
78f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 12, VAL);		\
79f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 13, VAL);		\
80f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 14, VAL);		\
81f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 15, VAL)
82f81ef4a9SWill Deacon 
83f81ef4a9SWill Deacon #define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
84f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
85f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
86f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
87f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
88f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
89f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
90f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
91f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
92f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
93f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
94f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
95f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
96f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
97f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
98f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
99f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 15, VAL)
100f81ef4a9SWill Deacon 
101f81ef4a9SWill Deacon static u32 read_wb_reg(int n)
102f81ef4a9SWill Deacon {
103f81ef4a9SWill Deacon 	u32 val = 0;
104f81ef4a9SWill Deacon 
105f81ef4a9SWill Deacon 	switch (n) {
106f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
107f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
108f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
109f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
110f81ef4a9SWill Deacon 	default:
111f81ef4a9SWill Deacon 		pr_warning("attempt to read from unknown breakpoint "
112f81ef4a9SWill Deacon 				"register %d\n", n);
113f81ef4a9SWill Deacon 	}
114f81ef4a9SWill Deacon 
115f81ef4a9SWill Deacon 	return val;
116f81ef4a9SWill Deacon }
117f81ef4a9SWill Deacon 
118f81ef4a9SWill Deacon static void write_wb_reg(int n, u32 val)
119f81ef4a9SWill Deacon {
120f81ef4a9SWill Deacon 	switch (n) {
121f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
122f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
123f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
124f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
125f81ef4a9SWill Deacon 	default:
126f81ef4a9SWill Deacon 		pr_warning("attempt to write to unknown breakpoint "
127f81ef4a9SWill Deacon 				"register %d\n", n);
128f81ef4a9SWill Deacon 	}
129f81ef4a9SWill Deacon 	isb();
130f81ef4a9SWill Deacon }
131f81ef4a9SWill Deacon 
1320017ff42SWill Deacon /* Determine debug architecture. */
1330017ff42SWill Deacon static u8 get_debug_arch(void)
1340017ff42SWill Deacon {
1350017ff42SWill Deacon 	u32 didr;
1360017ff42SWill Deacon 
1370017ff42SWill Deacon 	/* Do we implement the extended CPUID interface? */
138d1244336SWill Deacon 	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
1395ad29ea2SWill Deacon 		pr_warn_once("CPUID feature registers not supported. "
140d1244336SWill Deacon 			     "Assuming v6 debug is present.\n");
1410017ff42SWill Deacon 		return ARM_DEBUG_ARCH_V6;
142d1244336SWill Deacon 	}
1430017ff42SWill Deacon 
144*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
1450017ff42SWill Deacon 	return (didr >> 16) & 0xf;
1460017ff42SWill Deacon }
1470017ff42SWill Deacon 
1480017ff42SWill Deacon u8 arch_get_debug_arch(void)
1490017ff42SWill Deacon {
1500017ff42SWill Deacon 	return debug_arch;
1510017ff42SWill Deacon }
1520017ff42SWill Deacon 
15366e1cfe6SWill Deacon static int debug_arch_supported(void)
15466e1cfe6SWill Deacon {
15566e1cfe6SWill Deacon 	u8 arch = get_debug_arch();
156b5d5b8f9SWill Deacon 
157b5d5b8f9SWill Deacon 	/* We don't support the memory-mapped interface. */
158b5d5b8f9SWill Deacon 	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
159b5d5b8f9SWill Deacon 		arch >= ARM_DEBUG_ARCH_V7_1;
16066e1cfe6SWill Deacon }
16166e1cfe6SWill Deacon 
162bf880114SWill Deacon /* Can we determine the watchpoint access type from the fsr? */
163bf880114SWill Deacon static int debug_exception_updates_fsr(void)
164bf880114SWill Deacon {
165bf880114SWill Deacon 	return 0;
166bf880114SWill Deacon }
167bf880114SWill Deacon 
168c512de95SWill Deacon /* Determine number of WRP registers available. */
169c512de95SWill Deacon static int get_num_wrp_resources(void)
170c512de95SWill Deacon {
171c512de95SWill Deacon 	u32 didr;
172*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
173c512de95SWill Deacon 	return ((didr >> 28) & 0xf) + 1;
174c512de95SWill Deacon }
175c512de95SWill Deacon 
176c512de95SWill Deacon /* Determine number of BRP registers available. */
1770017ff42SWill Deacon static int get_num_brp_resources(void)
1780017ff42SWill Deacon {
1790017ff42SWill Deacon 	u32 didr;
180*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
1810017ff42SWill Deacon 	return ((didr >> 24) & 0xf) + 1;
1820017ff42SWill Deacon }
1830017ff42SWill Deacon 
1840017ff42SWill Deacon /* Does this core support mismatch breakpoints? */
1850017ff42SWill Deacon static int core_has_mismatch_brps(void)
1860017ff42SWill Deacon {
1870017ff42SWill Deacon 	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
1880017ff42SWill Deacon 		get_num_brp_resources() > 1);
1890017ff42SWill Deacon }
1900017ff42SWill Deacon 
1910017ff42SWill Deacon /* Determine number of usable WRPs available. */
1920017ff42SWill Deacon static int get_num_wrps(void)
1930017ff42SWill Deacon {
1940017ff42SWill Deacon 	/*
195c512de95SWill Deacon 	 * On debug architectures prior to 7.1, when a watchpoint fires, the
196c512de95SWill Deacon 	 * only way to work out which watchpoint it was is by disassembling
197c512de95SWill Deacon 	 * the faulting instruction and working out the address of the memory
198c512de95SWill Deacon 	 * access.
1990017ff42SWill Deacon 	 *
2000017ff42SWill Deacon 	 * Furthermore, we can only do this if the watchpoint was precise
2010017ff42SWill Deacon 	 * since imprecise watchpoints prevent us from calculating register
2020017ff42SWill Deacon 	 * based addresses.
2030017ff42SWill Deacon 	 *
2040017ff42SWill Deacon 	 * Providing we have more than 1 breakpoint register, we only report
2050017ff42SWill Deacon 	 * a single watchpoint register for the time being. This way, we always
2060017ff42SWill Deacon 	 * know which watchpoint fired. In the future we can either add a
2070017ff42SWill Deacon 	 * disassembler and address generation emulator, or we can insert a
2080017ff42SWill Deacon 	 * check to see if the DFAR is set on watchpoint exception entry
2090017ff42SWill Deacon 	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
2100017ff42SWill Deacon 	 * that it is set on some implementations].
2110017ff42SWill Deacon 	 */
212c512de95SWill Deacon 	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
213c512de95SWill Deacon 		return 1;
2140017ff42SWill Deacon 
215c512de95SWill Deacon 	return get_num_wrp_resources();
2160017ff42SWill Deacon }
2170017ff42SWill Deacon 
2180017ff42SWill Deacon /* Determine number of usable BRPs available. */
2190017ff42SWill Deacon static int get_num_brps(void)
2200017ff42SWill Deacon {
2210017ff42SWill Deacon 	int brps = get_num_brp_resources();
222c512de95SWill Deacon 	return core_has_mismatch_brps() ? brps - 1 : brps;
2230017ff42SWill Deacon }
2240017ff42SWill Deacon 
225f81ef4a9SWill Deacon /*
226f81ef4a9SWill Deacon  * In order to access the breakpoint/watchpoint control registers,
227f81ef4a9SWill Deacon  * we must be running in debug monitor mode. Unfortunately, we can
228f81ef4a9SWill Deacon  * be put into halting debug mode at any time by an external debugger
229f81ef4a9SWill Deacon  * but there is nothing we can do to prevent that.
230f81ef4a9SWill Deacon  */
2310daa034eSWill Deacon static int monitor_mode_enabled(void)
2320daa034eSWill Deacon {
2330daa034eSWill Deacon 	u32 dscr;
234*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
2350daa034eSWill Deacon 	return !!(dscr & ARM_DSCR_MDBGEN);
2360daa034eSWill Deacon }
2370daa034eSWill Deacon 
238f81ef4a9SWill Deacon static int enable_monitor_mode(void)
239f81ef4a9SWill Deacon {
240f81ef4a9SWill Deacon 	u32 dscr;
241*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
242f81ef4a9SWill Deacon 
2438fbf397cSWill Deacon 	/* If monitor mode is already enabled, just return. */
2448fbf397cSWill Deacon 	if (dscr & ARM_DSCR_MDBGEN)
2458fbf397cSWill Deacon 		goto out;
2468fbf397cSWill Deacon 
247f81ef4a9SWill Deacon 	/* Write to the corresponding DSCR. */
2488fbf397cSWill Deacon 	switch (get_debug_arch()) {
249f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6:
250f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
251*9e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c1, 0, (dscr | ARM_DSCR_MDBGEN));
252f81ef4a9SWill Deacon 		break;
253f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
254b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
255*9e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c2, 2, (dscr | ARM_DSCR_MDBGEN));
256b59a540cSWill Deacon 		isb();
257f81ef4a9SWill Deacon 		break;
258f81ef4a9SWill Deacon 	default:
259614bea50SWill Deacon 		return -ENODEV;
260f81ef4a9SWill Deacon 	}
261f81ef4a9SWill Deacon 
262f81ef4a9SWill Deacon 	/* Check that the write made it through. */
263*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
264614bea50SWill Deacon 	if (WARN_ONCE(!(dscr & ARM_DSCR_MDBGEN),
265614bea50SWill Deacon 		"Failed to enable monitor mode on CPU %d.\n",
266614bea50SWill Deacon 		smp_processor_id()))
267614bea50SWill Deacon 		return -EPERM;
268f81ef4a9SWill Deacon 
269f81ef4a9SWill Deacon out:
270614bea50SWill Deacon 	return 0;
271f81ef4a9SWill Deacon }
272f81ef4a9SWill Deacon 
2738fbf397cSWill Deacon int hw_breakpoint_slots(int type)
2748fbf397cSWill Deacon {
27566e1cfe6SWill Deacon 	if (!debug_arch_supported())
27666e1cfe6SWill Deacon 		return 0;
27766e1cfe6SWill Deacon 
2788fbf397cSWill Deacon 	/*
2798fbf397cSWill Deacon 	 * We can be called early, so don't rely on
2808fbf397cSWill Deacon 	 * our static variables being initialised.
2818fbf397cSWill Deacon 	 */
2828fbf397cSWill Deacon 	switch (type) {
2838fbf397cSWill Deacon 	case TYPE_INST:
2848fbf397cSWill Deacon 		return get_num_brps();
2858fbf397cSWill Deacon 	case TYPE_DATA:
2868fbf397cSWill Deacon 		return get_num_wrps();
2878fbf397cSWill Deacon 	default:
2888fbf397cSWill Deacon 		pr_warning("unknown slot type: %d\n", type);
2898fbf397cSWill Deacon 		return 0;
2908fbf397cSWill Deacon 	}
2918fbf397cSWill Deacon }
2928fbf397cSWill Deacon 
293f81ef4a9SWill Deacon /*
294f81ef4a9SWill Deacon  * Check if 8-bit byte-address select is available.
295f81ef4a9SWill Deacon  * This clobbers WRP 0.
296f81ef4a9SWill Deacon  */
297f81ef4a9SWill Deacon static u8 get_max_wp_len(void)
298f81ef4a9SWill Deacon {
299f81ef4a9SWill Deacon 	u32 ctrl_reg;
300f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
301f81ef4a9SWill Deacon 	u8 size = 4;
302f81ef4a9SWill Deacon 
303f81ef4a9SWill Deacon 	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
304f81ef4a9SWill Deacon 		goto out;
305f81ef4a9SWill Deacon 
306f81ef4a9SWill Deacon 	memset(&ctrl, 0, sizeof(ctrl));
307f81ef4a9SWill Deacon 	ctrl.len = ARM_BREAKPOINT_LEN_8;
308f81ef4a9SWill Deacon 	ctrl_reg = encode_ctrl_reg(ctrl);
309f81ef4a9SWill Deacon 
310f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WVR, 0);
311f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
312f81ef4a9SWill Deacon 	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
313f81ef4a9SWill Deacon 		size = 8;
314f81ef4a9SWill Deacon 
315f81ef4a9SWill Deacon out:
316f81ef4a9SWill Deacon 	return size;
317f81ef4a9SWill Deacon }
318f81ef4a9SWill Deacon 
319f81ef4a9SWill Deacon u8 arch_get_max_wp_len(void)
320f81ef4a9SWill Deacon {
321f81ef4a9SWill Deacon 	return max_watchpoint_len;
322f81ef4a9SWill Deacon }
323f81ef4a9SWill Deacon 
324f81ef4a9SWill Deacon /*
325f81ef4a9SWill Deacon  * Install a perf counter breakpoint.
326f81ef4a9SWill Deacon  */
327f81ef4a9SWill Deacon int arch_install_hw_breakpoint(struct perf_event *bp)
328f81ef4a9SWill Deacon {
329f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
330f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
3310daa034eSWill Deacon 	int i, max_slots, ctrl_base, val_base;
33293a04a34SWill Deacon 	u32 addr, ctrl;
333f81ef4a9SWill Deacon 
33493a04a34SWill Deacon 	addr = info->address;
33593a04a34SWill Deacon 	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
33693a04a34SWill Deacon 
337f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
338f81ef4a9SWill Deacon 		/* Breakpoint */
339f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_BCR;
340f81ef4a9SWill Deacon 		val_base = ARM_BASE_BVR;
3414a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
3420017ff42SWill Deacon 		max_slots = core_num_brps;
343f81ef4a9SWill Deacon 	} else {
344f81ef4a9SWill Deacon 		/* Watchpoint */
345f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_WCR;
346f81ef4a9SWill Deacon 		val_base = ARM_BASE_WVR;
3474a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
348f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
349f81ef4a9SWill Deacon 	}
350f81ef4a9SWill Deacon 
351f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
352f81ef4a9SWill Deacon 		slot = &slots[i];
353f81ef4a9SWill Deacon 
354f81ef4a9SWill Deacon 		if (!*slot) {
355f81ef4a9SWill Deacon 			*slot = bp;
356f81ef4a9SWill Deacon 			break;
357f81ef4a9SWill Deacon 		}
358f81ef4a9SWill Deacon 	}
359f81ef4a9SWill Deacon 
3600daa034eSWill Deacon 	if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n"))
3610daa034eSWill Deacon 		return -EBUSY;
362f81ef4a9SWill Deacon 
3636f26aa05SWill Deacon 	/* Override the breakpoint data with the step data. */
3646f26aa05SWill Deacon 	if (info->step_ctrl.enabled) {
3656f26aa05SWill Deacon 		addr = info->trigger & ~0x3;
3666f26aa05SWill Deacon 		ctrl = encode_ctrl_reg(info->step_ctrl);
3676f26aa05SWill Deacon 		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
3686f26aa05SWill Deacon 			i = 0;
3696f26aa05SWill Deacon 			ctrl_base = ARM_BASE_BCR + core_num_brps;
3706f26aa05SWill Deacon 			val_base = ARM_BASE_BVR + core_num_brps;
3716f26aa05SWill Deacon 		}
3726f26aa05SWill Deacon 	}
3736f26aa05SWill Deacon 
374f81ef4a9SWill Deacon 	/* Setup the address register. */
37593a04a34SWill Deacon 	write_wb_reg(val_base + i, addr);
376f81ef4a9SWill Deacon 
377f81ef4a9SWill Deacon 	/* Setup the control register. */
37893a04a34SWill Deacon 	write_wb_reg(ctrl_base + i, ctrl);
3790daa034eSWill Deacon 	return 0;
380f81ef4a9SWill Deacon }
381f81ef4a9SWill Deacon 
382f81ef4a9SWill Deacon void arch_uninstall_hw_breakpoint(struct perf_event *bp)
383f81ef4a9SWill Deacon {
384f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
385f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
386f81ef4a9SWill Deacon 	int i, max_slots, base;
387f81ef4a9SWill Deacon 
388f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
389f81ef4a9SWill Deacon 		/* Breakpoint */
390f81ef4a9SWill Deacon 		base = ARM_BASE_BCR;
3914a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
3920017ff42SWill Deacon 		max_slots = core_num_brps;
393f81ef4a9SWill Deacon 	} else {
394f81ef4a9SWill Deacon 		/* Watchpoint */
395f81ef4a9SWill Deacon 		base = ARM_BASE_WCR;
3964a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
397f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
398f81ef4a9SWill Deacon 	}
399f81ef4a9SWill Deacon 
400f81ef4a9SWill Deacon 	/* Remove the breakpoint. */
401f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
402f81ef4a9SWill Deacon 		slot = &slots[i];
403f81ef4a9SWill Deacon 
404f81ef4a9SWill Deacon 		if (*slot == bp) {
405f81ef4a9SWill Deacon 			*slot = NULL;
406f81ef4a9SWill Deacon 			break;
407f81ef4a9SWill Deacon 		}
408f81ef4a9SWill Deacon 	}
409f81ef4a9SWill Deacon 
4107d85d61fSStephen Boyd 	if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n"))
411f81ef4a9SWill Deacon 		return;
412f81ef4a9SWill Deacon 
4136f26aa05SWill Deacon 	/* Ensure that we disable the mismatch breakpoint. */
4146f26aa05SWill Deacon 	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
4156f26aa05SWill Deacon 	    info->step_ctrl.enabled) {
4166f26aa05SWill Deacon 		i = 0;
4176f26aa05SWill Deacon 		base = ARM_BASE_BCR + core_num_brps;
4186f26aa05SWill Deacon 	}
4196f26aa05SWill Deacon 
420f81ef4a9SWill Deacon 	/* Reset the control register. */
421f81ef4a9SWill Deacon 	write_wb_reg(base + i, 0);
422f81ef4a9SWill Deacon }
423f81ef4a9SWill Deacon 
424f81ef4a9SWill Deacon static int get_hbp_len(u8 hbp_len)
425f81ef4a9SWill Deacon {
426f81ef4a9SWill Deacon 	unsigned int len_in_bytes = 0;
427f81ef4a9SWill Deacon 
428f81ef4a9SWill Deacon 	switch (hbp_len) {
429f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
430f81ef4a9SWill Deacon 		len_in_bytes = 1;
431f81ef4a9SWill Deacon 		break;
432f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
433f81ef4a9SWill Deacon 		len_in_bytes = 2;
434f81ef4a9SWill Deacon 		break;
435f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
436f81ef4a9SWill Deacon 		len_in_bytes = 4;
437f81ef4a9SWill Deacon 		break;
438f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
439f81ef4a9SWill Deacon 		len_in_bytes = 8;
440f81ef4a9SWill Deacon 		break;
441f81ef4a9SWill Deacon 	}
442f81ef4a9SWill Deacon 
443f81ef4a9SWill Deacon 	return len_in_bytes;
444f81ef4a9SWill Deacon }
445f81ef4a9SWill Deacon 
446f81ef4a9SWill Deacon /*
447f81ef4a9SWill Deacon  * Check whether bp virtual address is in kernel space.
448f81ef4a9SWill Deacon  */
449f81ef4a9SWill Deacon int arch_check_bp_in_kernelspace(struct perf_event *bp)
450f81ef4a9SWill Deacon {
451f81ef4a9SWill Deacon 	unsigned int len;
452f81ef4a9SWill Deacon 	unsigned long va;
453f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
454f81ef4a9SWill Deacon 
455f81ef4a9SWill Deacon 	va = info->address;
456f81ef4a9SWill Deacon 	len = get_hbp_len(info->ctrl.len);
457f81ef4a9SWill Deacon 
458f81ef4a9SWill Deacon 	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
459f81ef4a9SWill Deacon }
460f81ef4a9SWill Deacon 
461f81ef4a9SWill Deacon /*
462f81ef4a9SWill Deacon  * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
463f81ef4a9SWill Deacon  * Hopefully this will disappear when ptrace can bypass the conversion
464f81ef4a9SWill Deacon  * to generic breakpoint descriptions.
465f81ef4a9SWill Deacon  */
466f81ef4a9SWill Deacon int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
467f81ef4a9SWill Deacon 			   int *gen_len, int *gen_type)
468f81ef4a9SWill Deacon {
469f81ef4a9SWill Deacon 	/* Type */
470f81ef4a9SWill Deacon 	switch (ctrl.type) {
471f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_EXECUTE:
472f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_X;
473f81ef4a9SWill Deacon 		break;
474f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD:
475f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_R;
476f81ef4a9SWill Deacon 		break;
477f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_STORE:
478f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_W;
479f81ef4a9SWill Deacon 		break;
480f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
481f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_RW;
482f81ef4a9SWill Deacon 		break;
483f81ef4a9SWill Deacon 	default:
484f81ef4a9SWill Deacon 		return -EINVAL;
485f81ef4a9SWill Deacon 	}
486f81ef4a9SWill Deacon 
487f81ef4a9SWill Deacon 	/* Len */
488f81ef4a9SWill Deacon 	switch (ctrl.len) {
489f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
490f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_1;
491f81ef4a9SWill Deacon 		break;
492f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
493f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_2;
494f81ef4a9SWill Deacon 		break;
495f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
496f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_4;
497f81ef4a9SWill Deacon 		break;
498f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
499f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_8;
500f81ef4a9SWill Deacon 		break;
501f81ef4a9SWill Deacon 	default:
502f81ef4a9SWill Deacon 		return -EINVAL;
503f81ef4a9SWill Deacon 	}
504f81ef4a9SWill Deacon 
505f81ef4a9SWill Deacon 	return 0;
506f81ef4a9SWill Deacon }
507f81ef4a9SWill Deacon 
508f81ef4a9SWill Deacon /*
509f81ef4a9SWill Deacon  * Construct an arch_hw_breakpoint from a perf_event.
510f81ef4a9SWill Deacon  */
511f81ef4a9SWill Deacon static int arch_build_bp_info(struct perf_event *bp)
512f81ef4a9SWill Deacon {
513f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
514f81ef4a9SWill Deacon 
515f81ef4a9SWill Deacon 	/* Type */
516f81ef4a9SWill Deacon 	switch (bp->attr.bp_type) {
517f81ef4a9SWill Deacon 	case HW_BREAKPOINT_X:
518f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
519f81ef4a9SWill Deacon 		break;
520f81ef4a9SWill Deacon 	case HW_BREAKPOINT_R:
521f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD;
522f81ef4a9SWill Deacon 		break;
523f81ef4a9SWill Deacon 	case HW_BREAKPOINT_W:
524f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_STORE;
525f81ef4a9SWill Deacon 		break;
526f81ef4a9SWill Deacon 	case HW_BREAKPOINT_RW:
527f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
528f81ef4a9SWill Deacon 		break;
529f81ef4a9SWill Deacon 	default:
530f81ef4a9SWill Deacon 		return -EINVAL;
531f81ef4a9SWill Deacon 	}
532f81ef4a9SWill Deacon 
533f81ef4a9SWill Deacon 	/* Len */
534f81ef4a9SWill Deacon 	switch (bp->attr.bp_len) {
535f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_1:
536f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_1;
537f81ef4a9SWill Deacon 		break;
538f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_2:
539f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_2;
540f81ef4a9SWill Deacon 		break;
541f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_4:
542f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_4;
543f81ef4a9SWill Deacon 		break;
544f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_8:
545f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_8;
546f81ef4a9SWill Deacon 		if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
547f81ef4a9SWill Deacon 			&& max_watchpoint_len >= 8)
548f81ef4a9SWill Deacon 			break;
549f81ef4a9SWill Deacon 	default:
550f81ef4a9SWill Deacon 		return -EINVAL;
551f81ef4a9SWill Deacon 	}
552f81ef4a9SWill Deacon 
5536ee33c27SWill Deacon 	/*
5546ee33c27SWill Deacon 	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
5556ee33c27SWill Deacon 	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
5566ee33c27SWill Deacon 	 * by the hardware and must be aligned to the appropriate number of
5576ee33c27SWill Deacon 	 * bytes.
5586ee33c27SWill Deacon 	 */
5596ee33c27SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
5606ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
5616ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_4)
5626ee33c27SWill Deacon 		return -EINVAL;
5636ee33c27SWill Deacon 
564f81ef4a9SWill Deacon 	/* Address */
565f81ef4a9SWill Deacon 	info->address = bp->attr.bp_addr;
566f81ef4a9SWill Deacon 
567f81ef4a9SWill Deacon 	/* Privilege */
568f81ef4a9SWill Deacon 	info->ctrl.privilege = ARM_BREAKPOINT_USER;
56993a04a34SWill Deacon 	if (arch_check_bp_in_kernelspace(bp))
570f81ef4a9SWill Deacon 		info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
571f81ef4a9SWill Deacon 
572f81ef4a9SWill Deacon 	/* Enabled? */
573f81ef4a9SWill Deacon 	info->ctrl.enabled = !bp->attr.disabled;
574f81ef4a9SWill Deacon 
575f81ef4a9SWill Deacon 	/* Mismatch */
576f81ef4a9SWill Deacon 	info->ctrl.mismatch = 0;
577f81ef4a9SWill Deacon 
578f81ef4a9SWill Deacon 	return 0;
579f81ef4a9SWill Deacon }
580f81ef4a9SWill Deacon 
581f81ef4a9SWill Deacon /*
582f81ef4a9SWill Deacon  * Validate the arch-specific HW Breakpoint register settings.
583f81ef4a9SWill Deacon  */
584f81ef4a9SWill Deacon int arch_validate_hwbkpt_settings(struct perf_event *bp)
585f81ef4a9SWill Deacon {
586f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
587f81ef4a9SWill Deacon 	int ret = 0;
5886ee33c27SWill Deacon 	u32 offset, alignment_mask = 0x3;
589f81ef4a9SWill Deacon 
5900daa034eSWill Deacon 	/* Ensure that we are in monitor debug mode. */
5910daa034eSWill Deacon 	if (!monitor_mode_enabled())
5920daa034eSWill Deacon 		return -ENODEV;
5930daa034eSWill Deacon 
594f81ef4a9SWill Deacon 	/* Build the arch_hw_breakpoint. */
595f81ef4a9SWill Deacon 	ret = arch_build_bp_info(bp);
596f81ef4a9SWill Deacon 	if (ret)
597f81ef4a9SWill Deacon 		goto out;
598f81ef4a9SWill Deacon 
599f81ef4a9SWill Deacon 	/* Check address alignment. */
600f81ef4a9SWill Deacon 	if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
601f81ef4a9SWill Deacon 		alignment_mask = 0x7;
6026ee33c27SWill Deacon 	offset = info->address & alignment_mask;
6036ee33c27SWill Deacon 	switch (offset) {
6046ee33c27SWill Deacon 	case 0:
6056ee33c27SWill Deacon 		/* Aligned */
6066ee33c27SWill Deacon 		break;
6076ee33c27SWill Deacon 	case 1:
6086ee33c27SWill Deacon 	case 2:
6096ee33c27SWill Deacon 		/* Allow halfword watchpoints and breakpoints. */
6106ee33c27SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
6116ee33c27SWill Deacon 			break;
612d968d2b8SWill Deacon 	case 3:
613d968d2b8SWill Deacon 		/* Allow single byte watchpoint. */
614d968d2b8SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
615d968d2b8SWill Deacon 			break;
6166ee33c27SWill Deacon 	default:
6176ee33c27SWill Deacon 		ret = -EINVAL;
618f81ef4a9SWill Deacon 		goto out;
619f81ef4a9SWill Deacon 	}
620f81ef4a9SWill Deacon 
6216ee33c27SWill Deacon 	info->address &= ~alignment_mask;
622f81ef4a9SWill Deacon 	info->ctrl.len <<= offset;
623f81ef4a9SWill Deacon 
624bf880114SWill Deacon 	if (!bp->overflow_handler) {
625f81ef4a9SWill Deacon 		/*
626bf880114SWill Deacon 		 * Mismatch breakpoints are required for single-stepping
627bf880114SWill Deacon 		 * breakpoints.
628f81ef4a9SWill Deacon 		 */
629bf880114SWill Deacon 		if (!core_has_mismatch_brps())
630bf880114SWill Deacon 			return -EINVAL;
631bf880114SWill Deacon 
632bf880114SWill Deacon 		/* We don't allow mismatch breakpoints in kernel space. */
633bf880114SWill Deacon 		if (arch_check_bp_in_kernelspace(bp))
634bf880114SWill Deacon 			return -EPERM;
635bf880114SWill Deacon 
636bf880114SWill Deacon 		/*
637bf880114SWill Deacon 		 * Per-cpu breakpoints are not supported by our stepping
638bf880114SWill Deacon 		 * mechanism.
639bf880114SWill Deacon 		 */
640bf880114SWill Deacon 		if (!bp->hw.bp_target)
641bf880114SWill Deacon 			return -EINVAL;
642bf880114SWill Deacon 
643bf880114SWill Deacon 		/*
644bf880114SWill Deacon 		 * We only support specific access types if the fsr
645bf880114SWill Deacon 		 * reports them.
646bf880114SWill Deacon 		 */
647bf880114SWill Deacon 		if (!debug_exception_updates_fsr() &&
648bf880114SWill Deacon 		    (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
649bf880114SWill Deacon 		     info->ctrl.type == ARM_BREAKPOINT_STORE))
650bf880114SWill Deacon 			return -EINVAL;
651f81ef4a9SWill Deacon 	}
652bf880114SWill Deacon 
653f81ef4a9SWill Deacon out:
654f81ef4a9SWill Deacon 	return ret;
655f81ef4a9SWill Deacon }
656f81ef4a9SWill Deacon 
6579ebb3cbcSWill Deacon /*
6589ebb3cbcSWill Deacon  * Enable/disable single-stepping over the breakpoint bp at address addr.
6599ebb3cbcSWill Deacon  */
6609ebb3cbcSWill Deacon static void enable_single_step(struct perf_event *bp, u32 addr)
661f81ef4a9SWill Deacon {
6629ebb3cbcSWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
663f81ef4a9SWill Deacon 
6649ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6659ebb3cbcSWill Deacon 	info->step_ctrl.mismatch  = 1;
6669ebb3cbcSWill Deacon 	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
6679ebb3cbcSWill Deacon 	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
6689ebb3cbcSWill Deacon 	info->step_ctrl.privilege = info->ctrl.privilege;
6699ebb3cbcSWill Deacon 	info->step_ctrl.enabled	  = 1;
6709ebb3cbcSWill Deacon 	info->trigger		  = addr;
6719ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
672f81ef4a9SWill Deacon }
6739ebb3cbcSWill Deacon 
6749ebb3cbcSWill Deacon static void disable_single_step(struct perf_event *bp)
6759ebb3cbcSWill Deacon {
6769ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6779ebb3cbcSWill Deacon 	counter_arch_bp(bp)->step_ctrl.enabled = 0;
6789ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
679f81ef4a9SWill Deacon }
680f81ef4a9SWill Deacon 
6816f26aa05SWill Deacon static void watchpoint_handler(unsigned long addr, unsigned int fsr,
6826f26aa05SWill Deacon 			       struct pt_regs *regs)
683f81ef4a9SWill Deacon {
6846f26aa05SWill Deacon 	int i, access;
6856f26aa05SWill Deacon 	u32 val, ctrl_reg, alignment_mask;
6864a55c18eSWill Deacon 	struct perf_event *wp, **slots;
687f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
6886f26aa05SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
689f81ef4a9SWill Deacon 
6904a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
6914a55c18eSWill Deacon 
692f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
693f81ef4a9SWill Deacon 		rcu_read_lock();
694f81ef4a9SWill Deacon 
69593a04a34SWill Deacon 		wp = slots[i];
69693a04a34SWill Deacon 
6976f26aa05SWill Deacon 		if (wp == NULL)
6986f26aa05SWill Deacon 			goto unlock;
6996f26aa05SWill Deacon 
7006f26aa05SWill Deacon 		info = counter_arch_bp(wp);
7016f26aa05SWill Deacon 		/*
7026f26aa05SWill Deacon 		 * The DFAR is an unknown value on debug architectures prior
7036f26aa05SWill Deacon 		 * to 7.1. Since we only allow a single watchpoint on these
7046f26aa05SWill Deacon 		 * older CPUs, we can set the trigger to the lowest possible
7056f26aa05SWill Deacon 		 * faulting address.
7066f26aa05SWill Deacon 		 */
7076f26aa05SWill Deacon 		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
7086f26aa05SWill Deacon 			BUG_ON(i > 0);
7096f26aa05SWill Deacon 			info->trigger = wp->attr.bp_addr;
7106f26aa05SWill Deacon 		} else {
7116f26aa05SWill Deacon 			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
7126f26aa05SWill Deacon 				alignment_mask = 0x7;
7136f26aa05SWill Deacon 			else
7146f26aa05SWill Deacon 				alignment_mask = 0x3;
7156f26aa05SWill Deacon 
7166f26aa05SWill Deacon 			/* Check if the watchpoint value matches. */
7176f26aa05SWill Deacon 			val = read_wb_reg(ARM_BASE_WVR + i);
7186f26aa05SWill Deacon 			if (val != (addr & ~alignment_mask))
7196f26aa05SWill Deacon 				goto unlock;
7206f26aa05SWill Deacon 
7216f26aa05SWill Deacon 			/* Possible match, check the byte address select. */
7226f26aa05SWill Deacon 			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
7236f26aa05SWill Deacon 			decode_ctrl_reg(ctrl_reg, &ctrl);
7246f26aa05SWill Deacon 			if (!((1 << (addr & alignment_mask)) & ctrl.len))
7256f26aa05SWill Deacon 				goto unlock;
7266f26aa05SWill Deacon 
7276f26aa05SWill Deacon 			/* Check that the access type matches. */
728bf880114SWill Deacon 			if (debug_exception_updates_fsr()) {
729bf880114SWill Deacon 				access = (fsr & ARM_FSR_ACCESS_MASK) ?
730bf880114SWill Deacon 					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
7316f26aa05SWill Deacon 				if (!(access & hw_breakpoint_type(wp)))
7326f26aa05SWill Deacon 					goto unlock;
733bf880114SWill Deacon 			}
7346f26aa05SWill Deacon 
7356f26aa05SWill Deacon 			/* We have a winner. */
7366f26aa05SWill Deacon 			info->trigger = addr;
737f81ef4a9SWill Deacon 		}
738f81ef4a9SWill Deacon 
739f81ef4a9SWill Deacon 		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
74093a04a34SWill Deacon 		perf_bp_event(wp, regs);
741f81ef4a9SWill Deacon 
742f81ef4a9SWill Deacon 		/*
743f81ef4a9SWill Deacon 		 * If no overflow handler is present, insert a temporary
744f81ef4a9SWill Deacon 		 * mismatch breakpoint so we can single-step over the
745f81ef4a9SWill Deacon 		 * watchpoint trigger.
746f81ef4a9SWill Deacon 		 */
7479ebb3cbcSWill Deacon 		if (!wp->overflow_handler)
7489ebb3cbcSWill Deacon 			enable_single_step(wp, instruction_pointer(regs));
749f81ef4a9SWill Deacon 
7506f26aa05SWill Deacon unlock:
751f81ef4a9SWill Deacon 		rcu_read_unlock();
752f81ef4a9SWill Deacon 	}
753f81ef4a9SWill Deacon }
754f81ef4a9SWill Deacon 
75593a04a34SWill Deacon static void watchpoint_single_step_handler(unsigned long pc)
75693a04a34SWill Deacon {
75793a04a34SWill Deacon 	int i;
7584a55c18eSWill Deacon 	struct perf_event *wp, **slots;
75993a04a34SWill Deacon 	struct arch_hw_breakpoint *info;
76093a04a34SWill Deacon 
7614a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
7624a55c18eSWill Deacon 
763c512de95SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
76493a04a34SWill Deacon 		rcu_read_lock();
76593a04a34SWill Deacon 
76693a04a34SWill Deacon 		wp = slots[i];
76793a04a34SWill Deacon 
76893a04a34SWill Deacon 		if (wp == NULL)
76993a04a34SWill Deacon 			goto unlock;
77093a04a34SWill Deacon 
77193a04a34SWill Deacon 		info = counter_arch_bp(wp);
77293a04a34SWill Deacon 		if (!info->step_ctrl.enabled)
77393a04a34SWill Deacon 			goto unlock;
77493a04a34SWill Deacon 
77593a04a34SWill Deacon 		/*
77693a04a34SWill Deacon 		 * Restore the original watchpoint if we've completed the
77793a04a34SWill Deacon 		 * single-step.
77893a04a34SWill Deacon 		 */
7799ebb3cbcSWill Deacon 		if (info->trigger != pc)
7809ebb3cbcSWill Deacon 			disable_single_step(wp);
78193a04a34SWill Deacon 
78293a04a34SWill Deacon unlock:
78393a04a34SWill Deacon 		rcu_read_unlock();
78493a04a34SWill Deacon 	}
78593a04a34SWill Deacon }
78693a04a34SWill Deacon 
787f81ef4a9SWill Deacon static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
788f81ef4a9SWill Deacon {
789f81ef4a9SWill Deacon 	int i;
790f81ef4a9SWill Deacon 	u32 ctrl_reg, val, addr;
7914a55c18eSWill Deacon 	struct perf_event *bp, **slots;
792f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
793f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
794f81ef4a9SWill Deacon 
7954a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
7964a55c18eSWill Deacon 
797f81ef4a9SWill Deacon 	/* The exception entry code places the amended lr in the PC. */
798f81ef4a9SWill Deacon 	addr = regs->ARM_pc;
799f81ef4a9SWill Deacon 
80093a04a34SWill Deacon 	/* Check the currently installed breakpoints first. */
80193a04a34SWill Deacon 	for (i = 0; i < core_num_brps; ++i) {
802f81ef4a9SWill Deacon 		rcu_read_lock();
803f81ef4a9SWill Deacon 
804f81ef4a9SWill Deacon 		bp = slots[i];
805f81ef4a9SWill Deacon 
8069ebb3cbcSWill Deacon 		if (bp == NULL)
8079ebb3cbcSWill Deacon 			goto unlock;
808f81ef4a9SWill Deacon 
8099ebb3cbcSWill Deacon 		info = counter_arch_bp(bp);
810f81ef4a9SWill Deacon 
811f81ef4a9SWill Deacon 		/* Check if the breakpoint value matches. */
812f81ef4a9SWill Deacon 		val = read_wb_reg(ARM_BASE_BVR + i);
813f81ef4a9SWill Deacon 		if (val != (addr & ~0x3))
8149ebb3cbcSWill Deacon 			goto mismatch;
815f81ef4a9SWill Deacon 
816f81ef4a9SWill Deacon 		/* Possible match, check the byte address select to confirm. */
817f81ef4a9SWill Deacon 		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
818f81ef4a9SWill Deacon 		decode_ctrl_reg(ctrl_reg, &ctrl);
819f81ef4a9SWill Deacon 		if ((1 << (addr & 0x3)) & ctrl.len) {
820f81ef4a9SWill Deacon 			info->trigger = addr;
821f81ef4a9SWill Deacon 			pr_debug("breakpoint fired: address = 0x%x\n", addr);
822f81ef4a9SWill Deacon 			perf_bp_event(bp, regs);
8239ebb3cbcSWill Deacon 			if (!bp->overflow_handler)
8249ebb3cbcSWill Deacon 				enable_single_step(bp, addr);
8259ebb3cbcSWill Deacon 			goto unlock;
826f81ef4a9SWill Deacon 		}
827f81ef4a9SWill Deacon 
8289ebb3cbcSWill Deacon mismatch:
8299ebb3cbcSWill Deacon 		/* If we're stepping a breakpoint, it can now be restored. */
8309ebb3cbcSWill Deacon 		if (info->step_ctrl.enabled)
8319ebb3cbcSWill Deacon 			disable_single_step(bp);
8329ebb3cbcSWill Deacon unlock:
833f81ef4a9SWill Deacon 		rcu_read_unlock();
834f81ef4a9SWill Deacon 	}
83593a04a34SWill Deacon 
83693a04a34SWill Deacon 	/* Handle any pending watchpoint single-step breakpoints. */
83793a04a34SWill Deacon 	watchpoint_single_step_handler(addr);
838f81ef4a9SWill Deacon }
839f81ef4a9SWill Deacon 
840f81ef4a9SWill Deacon /*
841f81ef4a9SWill Deacon  * Called from either the Data Abort Handler [watchpoint] or the
84202fe2845SRussell King  * Prefetch Abort Handler [breakpoint] with interrupts disabled.
843f81ef4a9SWill Deacon  */
844f81ef4a9SWill Deacon static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
845f81ef4a9SWill Deacon 				 struct pt_regs *regs)
846f81ef4a9SWill Deacon {
8477e202696SWill Deacon 	int ret = 0;
848f81ef4a9SWill Deacon 	u32 dscr;
849f81ef4a9SWill Deacon 
85002fe2845SRussell King 	preempt_disable();
85102fe2845SRussell King 
85202fe2845SRussell King 	if (interrupts_enabled(regs))
85302fe2845SRussell King 		local_irq_enable();
8547e202696SWill Deacon 
855f81ef4a9SWill Deacon 	/* We only handle watchpoints and hardware breakpoints. */
856*9e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
857f81ef4a9SWill Deacon 
858f81ef4a9SWill Deacon 	/* Perform perf callbacks. */
859f81ef4a9SWill Deacon 	switch (ARM_DSCR_MOE(dscr)) {
860f81ef4a9SWill Deacon 	case ARM_ENTRY_BREAKPOINT:
861f81ef4a9SWill Deacon 		breakpoint_handler(addr, regs);
862f81ef4a9SWill Deacon 		break;
863f81ef4a9SWill Deacon 	case ARM_ENTRY_ASYNC_WATCHPOINT:
864235584b6SJoe Perches 		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
865f81ef4a9SWill Deacon 	case ARM_ENTRY_SYNC_WATCHPOINT:
8666f26aa05SWill Deacon 		watchpoint_handler(addr, fsr, regs);
867f81ef4a9SWill Deacon 		break;
868f81ef4a9SWill Deacon 	default:
8697e202696SWill Deacon 		ret = 1; /* Unhandled fault. */
870f81ef4a9SWill Deacon 	}
871f81ef4a9SWill Deacon 
8727e202696SWill Deacon 	preempt_enable();
8737e202696SWill Deacon 
874f81ef4a9SWill Deacon 	return ret;
875f81ef4a9SWill Deacon }
876f81ef4a9SWill Deacon 
877f81ef4a9SWill Deacon /*
878f81ef4a9SWill Deacon  * One-time initialisation.
879f81ef4a9SWill Deacon  */
8800d352e3dSWill Deacon static cpumask_t debug_err_mask;
8810d352e3dSWill Deacon 
8820d352e3dSWill Deacon static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
8830d352e3dSWill Deacon {
8840d352e3dSWill Deacon 	int cpu = smp_processor_id();
8850d352e3dSWill Deacon 
8860d352e3dSWill Deacon 	pr_warning("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
8870d352e3dSWill Deacon 		   instr, cpu);
8880d352e3dSWill Deacon 
8890d352e3dSWill Deacon 	/* Set the error flag for this CPU and skip the faulting instruction. */
8900d352e3dSWill Deacon 	cpumask_set_cpu(cpu, &debug_err_mask);
8910d352e3dSWill Deacon 	instruction_pointer(regs) += 4;
8920d352e3dSWill Deacon 	return 0;
8930d352e3dSWill Deacon }
8940d352e3dSWill Deacon 
8950d352e3dSWill Deacon static struct undef_hook debug_reg_hook = {
8960d352e3dSWill Deacon 	.instr_mask	= 0x0fe80f10,
8970d352e3dSWill Deacon 	.instr_val	= 0x0e000e10,
8980d352e3dSWill Deacon 	.fn		= debug_reg_trap,
8990d352e3dSWill Deacon };
9000d352e3dSWill Deacon 
9010d352e3dSWill Deacon static void reset_ctrl_regs(void *unused)
902f81ef4a9SWill Deacon {
903c512de95SWill Deacon 	int i, raw_num_brps, err = 0, cpu = smp_processor_id();
904e64877dcSWill Deacon 	u32 val;
905f81ef4a9SWill Deacon 
906ac88e071SWill Deacon 	/*
907ac88e071SWill Deacon 	 * v7 debug contains save and restore registers so that debug state
908ed19b739SWill Deacon 	 * can be maintained across low-power modes without leaving the debug
909ed19b739SWill Deacon 	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
910ed19b739SWill Deacon 	 * the debug registers out of reset, so we must unlock the OS Lock
911ed19b739SWill Deacon 	 * Access Register to avoid taking undefined instruction exceptions
912ed19b739SWill Deacon 	 * later on.
913ac88e071SWill Deacon 	 */
914b5d5b8f9SWill Deacon 	switch (debug_arch) {
915a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6:
916a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
9177f4050a0SWill Deacon 		/* ARMv6 cores clear the registers out of reset. */
9187f4050a0SWill Deacon 		goto out_mdbgen;
919b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
920ac88e071SWill Deacon 		/*
921c09bae70SWill Deacon 		 * Ensure sticky power-down is clear (i.e. debug logic is
922c09bae70SWill Deacon 		 * powered up).
923c09bae70SWill Deacon 		 */
924*9e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c5, 4, val);
925e64877dcSWill Deacon 		if ((val & 0x1) == 0)
926b5d5b8f9SWill Deacon 			err = -EPERM;
927e64877dcSWill Deacon 
928e64877dcSWill Deacon 		/*
929e64877dcSWill Deacon 		 * Check whether we implement OS save and restore.
930e64877dcSWill Deacon 		 */
931*9e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c1, 4, val);
932e64877dcSWill Deacon 		if ((val & 0x9) == 0)
933e64877dcSWill Deacon 			goto clear_vcr;
934b5d5b8f9SWill Deacon 		break;
935b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
936b5d5b8f9SWill Deacon 		/*
937b5d5b8f9SWill Deacon 		 * Ensure the OS double lock is clear.
938b5d5b8f9SWill Deacon 		 */
939*9e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c3, 4, val);
940e64877dcSWill Deacon 		if ((val & 0x1) == 1)
941b5d5b8f9SWill Deacon 			err = -EPERM;
942b5d5b8f9SWill Deacon 		break;
943b5d5b8f9SWill Deacon 	}
944b5d5b8f9SWill Deacon 
945b5d5b8f9SWill Deacon 	if (err) {
946c09bae70SWill Deacon 		pr_warning("CPU %d debug is powered down!\n", cpu);
9470d352e3dSWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
948c09bae70SWill Deacon 		return;
949c09bae70SWill Deacon 	}
950c09bae70SWill Deacon 
951c09bae70SWill Deacon 	/*
952e64877dcSWill Deacon 	 * Unconditionally clear the OS lock by writing a value
953ac88e071SWill Deacon 	 * other than 0xC5ACCE55 to the access register.
954ac88e071SWill Deacon 	 */
955*9e962f76SDietmar Eggemann 	ARM_DBG_WRITE(c1, c0, 4, 0);
956ac88e071SWill Deacon 	isb();
957e89c0d70SWill Deacon 
958e89c0d70SWill Deacon 	/*
959e89c0d70SWill Deacon 	 * Clear any configured vector-catch events before
960e89c0d70SWill Deacon 	 * enabling monitor mode.
961e89c0d70SWill Deacon 	 */
962e64877dcSWill Deacon clear_vcr:
963*9e962f76SDietmar Eggemann 	ARM_DBG_WRITE(c0, c7, 0, 0);
964e89c0d70SWill Deacon 	isb();
965ac88e071SWill Deacon 
966614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
967614bea50SWill Deacon 		pr_warning("CPU %d failed to disable vector catch\n", cpu);
968f81ef4a9SWill Deacon 		return;
969614bea50SWill Deacon 	}
970f81ef4a9SWill Deacon 
971614bea50SWill Deacon 	/*
972614bea50SWill Deacon 	 * The control/value register pairs are UNKNOWN out of reset so
973614bea50SWill Deacon 	 * clear them to avoid spurious debug events.
974614bea50SWill Deacon 	 */
975c512de95SWill Deacon 	raw_num_brps = get_num_brp_resources();
976c512de95SWill Deacon 	for (i = 0; i < raw_num_brps; ++i) {
977f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BCR + i, 0UL);
978f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BVR + i, 0UL);
979f81ef4a9SWill Deacon 	}
980f81ef4a9SWill Deacon 
981f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
982f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WCR + i, 0UL);
983f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WVR + i, 0UL);
984f81ef4a9SWill Deacon 	}
985614bea50SWill Deacon 
986614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
987614bea50SWill Deacon 		pr_warning("CPU %d failed to clear debug register pairs\n", cpu);
988614bea50SWill Deacon 		return;
989614bea50SWill Deacon 	}
990614bea50SWill Deacon 
991614bea50SWill Deacon 	/*
992614bea50SWill Deacon 	 * Have a crack at enabling monitor mode. We don't actually need
993614bea50SWill Deacon 	 * it yet, but reporting an error early is useful if it fails.
994614bea50SWill Deacon 	 */
9957f4050a0SWill Deacon out_mdbgen:
996614bea50SWill Deacon 	if (enable_monitor_mode())
997614bea50SWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
998f81ef4a9SWill Deacon }
999f81ef4a9SWill Deacon 
10007d99331eSWill Deacon static int __cpuinit dbg_reset_notify(struct notifier_block *self,
10017d99331eSWill Deacon 				      unsigned long action, void *cpu)
10027d99331eSWill Deacon {
10037d99331eSWill Deacon 	if (action == CPU_ONLINE)
10047d99331eSWill Deacon 		smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
10050d352e3dSWill Deacon 
10067d99331eSWill Deacon 	return NOTIFY_OK;
10077d99331eSWill Deacon }
10087d99331eSWill Deacon 
10097d99331eSWill Deacon static struct notifier_block __cpuinitdata dbg_reset_nb = {
10107d99331eSWill Deacon 	.notifier_call = dbg_reset_notify,
10117d99331eSWill Deacon };
10127d99331eSWill Deacon 
1013f81ef4a9SWill Deacon static int __init arch_hw_breakpoint_init(void)
1014f81ef4a9SWill Deacon {
1015f81ef4a9SWill Deacon 	debug_arch = get_debug_arch();
1016f81ef4a9SWill Deacon 
101766e1cfe6SWill Deacon 	if (!debug_arch_supported()) {
1018f81ef4a9SWill Deacon 		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
10198fbf397cSWill Deacon 		return 0;
1020f81ef4a9SWill Deacon 	}
1021f81ef4a9SWill Deacon 
1022f81ef4a9SWill Deacon 	/* Determine how many BRPs/WRPs are available. */
1023f81ef4a9SWill Deacon 	core_num_brps = get_num_brps();
1024f81ef4a9SWill Deacon 	core_num_wrps = get_num_wrps();
1025f81ef4a9SWill Deacon 
10260d352e3dSWill Deacon 	/*
10270d352e3dSWill Deacon 	 * We need to tread carefully here because DBGSWENABLE may be
10280d352e3dSWill Deacon 	 * driven low on this core and there isn't an architected way to
10290d352e3dSWill Deacon 	 * determine that.
10300d352e3dSWill Deacon 	 */
10310d352e3dSWill Deacon 	register_undef_hook(&debug_reg_hook);
1032f81ef4a9SWill Deacon 
1033f81ef4a9SWill Deacon 	/*
1034f81ef4a9SWill Deacon 	 * Reset the breakpoint resources. We assume that a halting
1035f81ef4a9SWill Deacon 	 * debugger will leave the world in a nice state for us.
1036f81ef4a9SWill Deacon 	 */
10370d352e3dSWill Deacon 	on_each_cpu(reset_ctrl_regs, NULL, 1);
10380d352e3dSWill Deacon 	unregister_undef_hook(&debug_reg_hook);
10390d352e3dSWill Deacon 	if (!cpumask_empty(&debug_err_mask)) {
1040c09bae70SWill Deacon 		core_num_brps = 0;
1041c09bae70SWill Deacon 		core_num_wrps = 0;
1042c09bae70SWill Deacon 		return 0;
1043c09bae70SWill Deacon 	}
1044ac88e071SWill Deacon 
10450d352e3dSWill Deacon 	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
10460d352e3dSWill Deacon 		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
10470d352e3dSWill Deacon 		"", core_num_wrps);
10480d352e3dSWill Deacon 
1049ac88e071SWill Deacon 	/* Work out the maximum supported watchpoint length. */
1050ac88e071SWill Deacon 	max_watchpoint_len = get_max_wp_len();
1051ac88e071SWill Deacon 	pr_info("maximum watchpoint size is %u bytes.\n",
1052ac88e071SWill Deacon 			max_watchpoint_len);
1053f81ef4a9SWill Deacon 
1054f81ef4a9SWill Deacon 	/* Register debug fault handler. */
1055f7b8156dSCatalin Marinas 	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1056f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "watchpoint debug exception");
1057f7b8156dSCatalin Marinas 	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1058f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "breakpoint debug exception");
1059f81ef4a9SWill Deacon 
10607d99331eSWill Deacon 	/* Register hotplug notifier. */
10617d99331eSWill Deacon 	register_cpu_notifier(&dbg_reset_nb);
10628fbf397cSWill Deacon 	return 0;
1063f81ef4a9SWill Deacon }
1064f81ef4a9SWill Deacon arch_initcall(arch_hw_breakpoint_init);
1065f81ef4a9SWill Deacon 
1066f81ef4a9SWill Deacon void hw_breakpoint_pmu_read(struct perf_event *bp)
1067f81ef4a9SWill Deacon {
1068f81ef4a9SWill Deacon }
1069f81ef4a9SWill Deacon 
1070f81ef4a9SWill Deacon /*
1071f81ef4a9SWill Deacon  * Dummy function to register with die_notifier.
1072f81ef4a9SWill Deacon  */
1073f81ef4a9SWill Deacon int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1074f81ef4a9SWill Deacon 					unsigned long val, void *data)
1075f81ef4a9SWill Deacon {
1076f81ef4a9SWill Deacon 	return NOTIFY_DONE;
1077f81ef4a9SWill Deacon }
1078