xref: /openbmc/linux/arch/arm/kernel/hw_breakpoint.c (revision 5ad29ea24e58777aa1daaa2255670ffb40aefd99)
1f81ef4a9SWill Deacon /*
2f81ef4a9SWill Deacon  * This program is free software; you can redistribute it and/or modify
3f81ef4a9SWill Deacon  * it under the terms of the GNU General Public License version 2 as
4f81ef4a9SWill Deacon  * published by the Free Software Foundation.
5f81ef4a9SWill Deacon  *
6f81ef4a9SWill Deacon  * This program is distributed in the hope that it will be useful,
7f81ef4a9SWill Deacon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8f81ef4a9SWill Deacon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9f81ef4a9SWill Deacon  * GNU General Public License for more details.
10f81ef4a9SWill Deacon  *
11f81ef4a9SWill Deacon  * You should have received a copy of the GNU General Public License
12f81ef4a9SWill Deacon  * along with this program; if not, write to the Free Software
13f81ef4a9SWill Deacon  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14f81ef4a9SWill Deacon  *
15f81ef4a9SWill Deacon  * Copyright (C) 2009, 2010 ARM Limited
16f81ef4a9SWill Deacon  *
17f81ef4a9SWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
18f81ef4a9SWill Deacon  */
19f81ef4a9SWill Deacon 
20f81ef4a9SWill Deacon /*
21f81ef4a9SWill Deacon  * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22f81ef4a9SWill Deacon  * using the CPU's debug registers.
23f81ef4a9SWill Deacon  */
24f81ef4a9SWill Deacon #define pr_fmt(fmt) "hw-breakpoint: " fmt
25f81ef4a9SWill Deacon 
26f81ef4a9SWill Deacon #include <linux/errno.h>
277e202696SWill Deacon #include <linux/hardirq.h>
28f81ef4a9SWill Deacon #include <linux/perf_event.h>
29f81ef4a9SWill Deacon #include <linux/hw_breakpoint.h>
30f81ef4a9SWill Deacon #include <linux/smp.h>
31f81ef4a9SWill Deacon 
32f81ef4a9SWill Deacon #include <asm/cacheflush.h>
33f81ef4a9SWill Deacon #include <asm/cputype.h>
34f81ef4a9SWill Deacon #include <asm/current.h>
35f81ef4a9SWill Deacon #include <asm/hw_breakpoint.h>
36f81ef4a9SWill Deacon #include <asm/kdebug.h>
37f81ef4a9SWill Deacon #include <asm/traps.h>
38f81ef4a9SWill Deacon 
39f81ef4a9SWill Deacon /* Breakpoint currently in use for each BRP. */
40f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
41f81ef4a9SWill Deacon 
42f81ef4a9SWill Deacon /* Watchpoint currently in use for each WRP. */
43f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
44f81ef4a9SWill Deacon 
45f81ef4a9SWill Deacon /* Number of BRP/WRP registers on this CPU. */
46f81ef4a9SWill Deacon static int core_num_brps;
47f81ef4a9SWill Deacon static int core_num_wrps;
48f81ef4a9SWill Deacon 
49f81ef4a9SWill Deacon /* Debug architecture version. */
50f81ef4a9SWill Deacon static u8 debug_arch;
51f81ef4a9SWill Deacon 
52f81ef4a9SWill Deacon /* Maximum supported watchpoint length. */
53f81ef4a9SWill Deacon static u8 max_watchpoint_len;
54f81ef4a9SWill Deacon 
55f81ef4a9SWill Deacon #define READ_WB_REG_CASE(OP2, M, VAL)		\
56f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):			\
57f81ef4a9SWill Deacon 		ARM_DBG_READ(c ## M, OP2, VAL); \
58f81ef4a9SWill Deacon 		break
59f81ef4a9SWill Deacon 
60f81ef4a9SWill Deacon #define WRITE_WB_REG_CASE(OP2, M, VAL)		\
61f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):			\
62f81ef4a9SWill Deacon 		ARM_DBG_WRITE(c ## M, OP2, VAL);\
63f81ef4a9SWill Deacon 		break
64f81ef4a9SWill Deacon 
65f81ef4a9SWill Deacon #define GEN_READ_WB_REG_CASES(OP2, VAL)		\
66f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 0, VAL);		\
67f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 1, VAL);		\
68f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 2, VAL);		\
69f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 3, VAL);		\
70f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 4, VAL);		\
71f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 5, VAL);		\
72f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 6, VAL);		\
73f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 7, VAL);		\
74f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 8, VAL);		\
75f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 9, VAL);		\
76f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 10, VAL);		\
77f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 11, VAL);		\
78f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 12, VAL);		\
79f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 13, VAL);		\
80f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 14, VAL);		\
81f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 15, VAL)
82f81ef4a9SWill Deacon 
83f81ef4a9SWill Deacon #define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
84f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
85f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
86f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
87f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
88f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
89f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
90f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
91f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
92f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
93f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
94f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
95f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
96f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
97f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
98f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
99f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 15, VAL)
100f81ef4a9SWill Deacon 
101f81ef4a9SWill Deacon static u32 read_wb_reg(int n)
102f81ef4a9SWill Deacon {
103f81ef4a9SWill Deacon 	u32 val = 0;
104f81ef4a9SWill Deacon 
105f81ef4a9SWill Deacon 	switch (n) {
106f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
107f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
108f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
109f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
110f81ef4a9SWill Deacon 	default:
111f81ef4a9SWill Deacon 		pr_warning("attempt to read from unknown breakpoint "
112f81ef4a9SWill Deacon 				"register %d\n", n);
113f81ef4a9SWill Deacon 	}
114f81ef4a9SWill Deacon 
115f81ef4a9SWill Deacon 	return val;
116f81ef4a9SWill Deacon }
117f81ef4a9SWill Deacon 
118f81ef4a9SWill Deacon static void write_wb_reg(int n, u32 val)
119f81ef4a9SWill Deacon {
120f81ef4a9SWill Deacon 	switch (n) {
121f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
122f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
123f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
124f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
125f81ef4a9SWill Deacon 	default:
126f81ef4a9SWill Deacon 		pr_warning("attempt to write to unknown breakpoint "
127f81ef4a9SWill Deacon 				"register %d\n", n);
128f81ef4a9SWill Deacon 	}
129f81ef4a9SWill Deacon 	isb();
130f81ef4a9SWill Deacon }
131f81ef4a9SWill Deacon 
1320017ff42SWill Deacon /* Determine debug architecture. */
1330017ff42SWill Deacon static u8 get_debug_arch(void)
1340017ff42SWill Deacon {
1350017ff42SWill Deacon 	u32 didr;
1360017ff42SWill Deacon 
1370017ff42SWill Deacon 	/* Do we implement the extended CPUID interface? */
138d1244336SWill Deacon 	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
139*5ad29ea2SWill Deacon 		pr_warn_once("CPUID feature registers not supported. "
140d1244336SWill Deacon 			     "Assuming v6 debug is present.\n");
1410017ff42SWill Deacon 		return ARM_DEBUG_ARCH_V6;
142d1244336SWill Deacon 	}
1430017ff42SWill Deacon 
1440017ff42SWill Deacon 	ARM_DBG_READ(c0, 0, didr);
1450017ff42SWill Deacon 	return (didr >> 16) & 0xf;
1460017ff42SWill Deacon }
1470017ff42SWill Deacon 
1480017ff42SWill Deacon u8 arch_get_debug_arch(void)
1490017ff42SWill Deacon {
1500017ff42SWill Deacon 	return debug_arch;
1510017ff42SWill Deacon }
1520017ff42SWill Deacon 
15366e1cfe6SWill Deacon static int debug_arch_supported(void)
15466e1cfe6SWill Deacon {
15566e1cfe6SWill Deacon 	u8 arch = get_debug_arch();
156b5d5b8f9SWill Deacon 
157b5d5b8f9SWill Deacon 	/* We don't support the memory-mapped interface. */
158b5d5b8f9SWill Deacon 	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
159b5d5b8f9SWill Deacon 		arch >= ARM_DEBUG_ARCH_V7_1;
16066e1cfe6SWill Deacon }
16166e1cfe6SWill Deacon 
162bf880114SWill Deacon /* Can we determine the watchpoint access type from the fsr? */
163bf880114SWill Deacon static int debug_exception_updates_fsr(void)
164bf880114SWill Deacon {
165bf880114SWill Deacon 	return 0;
166bf880114SWill Deacon }
167bf880114SWill Deacon 
168c512de95SWill Deacon /* Determine number of WRP registers available. */
169c512de95SWill Deacon static int get_num_wrp_resources(void)
170c512de95SWill Deacon {
171c512de95SWill Deacon 	u32 didr;
172c512de95SWill Deacon 	ARM_DBG_READ(c0, 0, didr);
173c512de95SWill Deacon 	return ((didr >> 28) & 0xf) + 1;
174c512de95SWill Deacon }
175c512de95SWill Deacon 
176c512de95SWill Deacon /* Determine number of BRP registers available. */
1770017ff42SWill Deacon static int get_num_brp_resources(void)
1780017ff42SWill Deacon {
1790017ff42SWill Deacon 	u32 didr;
1800017ff42SWill Deacon 	ARM_DBG_READ(c0, 0, didr);
1810017ff42SWill Deacon 	return ((didr >> 24) & 0xf) + 1;
1820017ff42SWill Deacon }
1830017ff42SWill Deacon 
1840017ff42SWill Deacon /* Does this core support mismatch breakpoints? */
1850017ff42SWill Deacon static int core_has_mismatch_brps(void)
1860017ff42SWill Deacon {
1870017ff42SWill Deacon 	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
1880017ff42SWill Deacon 		get_num_brp_resources() > 1);
1890017ff42SWill Deacon }
1900017ff42SWill Deacon 
1910017ff42SWill Deacon /* Determine number of usable WRPs available. */
1920017ff42SWill Deacon static int get_num_wrps(void)
1930017ff42SWill Deacon {
1940017ff42SWill Deacon 	/*
195c512de95SWill Deacon 	 * On debug architectures prior to 7.1, when a watchpoint fires, the
196c512de95SWill Deacon 	 * only way to work out which watchpoint it was is by disassembling
197c512de95SWill Deacon 	 * the faulting instruction and working out the address of the memory
198c512de95SWill Deacon 	 * access.
1990017ff42SWill Deacon 	 *
2000017ff42SWill Deacon 	 * Furthermore, we can only do this if the watchpoint was precise
2010017ff42SWill Deacon 	 * since imprecise watchpoints prevent us from calculating register
2020017ff42SWill Deacon 	 * based addresses.
2030017ff42SWill Deacon 	 *
2040017ff42SWill Deacon 	 * Providing we have more than 1 breakpoint register, we only report
2050017ff42SWill Deacon 	 * a single watchpoint register for the time being. This way, we always
2060017ff42SWill Deacon 	 * know which watchpoint fired. In the future we can either add a
2070017ff42SWill Deacon 	 * disassembler and address generation emulator, or we can insert a
2080017ff42SWill Deacon 	 * check to see if the DFAR is set on watchpoint exception entry
2090017ff42SWill Deacon 	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
2100017ff42SWill Deacon 	 * that it is set on some implementations].
2110017ff42SWill Deacon 	 */
212c512de95SWill Deacon 	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
213c512de95SWill Deacon 		return 1;
2140017ff42SWill Deacon 
215c512de95SWill Deacon 	return get_num_wrp_resources();
2160017ff42SWill Deacon }
2170017ff42SWill Deacon 
2180017ff42SWill Deacon /* Determine number of usable BRPs available. */
2190017ff42SWill Deacon static int get_num_brps(void)
2200017ff42SWill Deacon {
2210017ff42SWill Deacon 	int brps = get_num_brp_resources();
222c512de95SWill Deacon 	return core_has_mismatch_brps() ? brps - 1 : brps;
2230017ff42SWill Deacon }
2240017ff42SWill Deacon 
225f81ef4a9SWill Deacon /*
226f81ef4a9SWill Deacon  * In order to access the breakpoint/watchpoint control registers,
227f81ef4a9SWill Deacon  * we must be running in debug monitor mode. Unfortunately, we can
228f81ef4a9SWill Deacon  * be put into halting debug mode at any time by an external debugger
229f81ef4a9SWill Deacon  * but there is nothing we can do to prevent that.
230f81ef4a9SWill Deacon  */
231f81ef4a9SWill Deacon static int enable_monitor_mode(void)
232f81ef4a9SWill Deacon {
233f81ef4a9SWill Deacon 	u32 dscr;
234f81ef4a9SWill Deacon 	ARM_DBG_READ(c1, 0, dscr);
235f81ef4a9SWill Deacon 
2368fbf397cSWill Deacon 	/* If monitor mode is already enabled, just return. */
2378fbf397cSWill Deacon 	if (dscr & ARM_DSCR_MDBGEN)
2388fbf397cSWill Deacon 		goto out;
2398fbf397cSWill Deacon 
240f81ef4a9SWill Deacon 	/* Write to the corresponding DSCR. */
2418fbf397cSWill Deacon 	switch (get_debug_arch()) {
242f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6:
243f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
244f81ef4a9SWill Deacon 		ARM_DBG_WRITE(c1, 0, (dscr | ARM_DSCR_MDBGEN));
245f81ef4a9SWill Deacon 		break;
246f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
247b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
248f81ef4a9SWill Deacon 		ARM_DBG_WRITE(c2, 2, (dscr | ARM_DSCR_MDBGEN));
249b59a540cSWill Deacon 		isb();
250f81ef4a9SWill Deacon 		break;
251f81ef4a9SWill Deacon 	default:
252614bea50SWill Deacon 		return -ENODEV;
253f81ef4a9SWill Deacon 	}
254f81ef4a9SWill Deacon 
255f81ef4a9SWill Deacon 	/* Check that the write made it through. */
256f81ef4a9SWill Deacon 	ARM_DBG_READ(c1, 0, dscr);
257614bea50SWill Deacon 	if (WARN_ONCE(!(dscr & ARM_DSCR_MDBGEN),
258614bea50SWill Deacon 		"Failed to enable monitor mode on CPU %d.\n",
259614bea50SWill Deacon 		smp_processor_id()))
260614bea50SWill Deacon 		return -EPERM;
261f81ef4a9SWill Deacon 
262f81ef4a9SWill Deacon out:
263614bea50SWill Deacon 	return 0;
264f81ef4a9SWill Deacon }
265f81ef4a9SWill Deacon 
2668fbf397cSWill Deacon int hw_breakpoint_slots(int type)
2678fbf397cSWill Deacon {
26866e1cfe6SWill Deacon 	if (!debug_arch_supported())
26966e1cfe6SWill Deacon 		return 0;
27066e1cfe6SWill Deacon 
2718fbf397cSWill Deacon 	/*
2728fbf397cSWill Deacon 	 * We can be called early, so don't rely on
2738fbf397cSWill Deacon 	 * our static variables being initialised.
2748fbf397cSWill Deacon 	 */
2758fbf397cSWill Deacon 	switch (type) {
2768fbf397cSWill Deacon 	case TYPE_INST:
2778fbf397cSWill Deacon 		return get_num_brps();
2788fbf397cSWill Deacon 	case TYPE_DATA:
2798fbf397cSWill Deacon 		return get_num_wrps();
2808fbf397cSWill Deacon 	default:
2818fbf397cSWill Deacon 		pr_warning("unknown slot type: %d\n", type);
2828fbf397cSWill Deacon 		return 0;
2838fbf397cSWill Deacon 	}
2848fbf397cSWill Deacon }
2858fbf397cSWill Deacon 
286f81ef4a9SWill Deacon /*
287f81ef4a9SWill Deacon  * Check if 8-bit byte-address select is available.
288f81ef4a9SWill Deacon  * This clobbers WRP 0.
289f81ef4a9SWill Deacon  */
290f81ef4a9SWill Deacon static u8 get_max_wp_len(void)
291f81ef4a9SWill Deacon {
292f81ef4a9SWill Deacon 	u32 ctrl_reg;
293f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
294f81ef4a9SWill Deacon 	u8 size = 4;
295f81ef4a9SWill Deacon 
296f81ef4a9SWill Deacon 	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
297f81ef4a9SWill Deacon 		goto out;
298f81ef4a9SWill Deacon 
299f81ef4a9SWill Deacon 	memset(&ctrl, 0, sizeof(ctrl));
300f81ef4a9SWill Deacon 	ctrl.len = ARM_BREAKPOINT_LEN_8;
301f81ef4a9SWill Deacon 	ctrl_reg = encode_ctrl_reg(ctrl);
302f81ef4a9SWill Deacon 
303f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WVR, 0);
304f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
305f81ef4a9SWill Deacon 	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
306f81ef4a9SWill Deacon 		size = 8;
307f81ef4a9SWill Deacon 
308f81ef4a9SWill Deacon out:
309f81ef4a9SWill Deacon 	return size;
310f81ef4a9SWill Deacon }
311f81ef4a9SWill Deacon 
312f81ef4a9SWill Deacon u8 arch_get_max_wp_len(void)
313f81ef4a9SWill Deacon {
314f81ef4a9SWill Deacon 	return max_watchpoint_len;
315f81ef4a9SWill Deacon }
316f81ef4a9SWill Deacon 
317f81ef4a9SWill Deacon /*
318f81ef4a9SWill Deacon  * Install a perf counter breakpoint.
319f81ef4a9SWill Deacon  */
320f81ef4a9SWill Deacon int arch_install_hw_breakpoint(struct perf_event *bp)
321f81ef4a9SWill Deacon {
322f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
323f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
324f81ef4a9SWill Deacon 	int i, max_slots, ctrl_base, val_base, ret = 0;
32593a04a34SWill Deacon 	u32 addr, ctrl;
326f81ef4a9SWill Deacon 
327f81ef4a9SWill Deacon 	/* Ensure that we are in monitor mode and halting mode is disabled. */
328f81ef4a9SWill Deacon 	ret = enable_monitor_mode();
329f81ef4a9SWill Deacon 	if (ret)
330f81ef4a9SWill Deacon 		goto out;
331f81ef4a9SWill Deacon 
33293a04a34SWill Deacon 	addr = info->address;
33393a04a34SWill Deacon 	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
33493a04a34SWill Deacon 
335f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
336f81ef4a9SWill Deacon 		/* Breakpoint */
337f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_BCR;
338f81ef4a9SWill Deacon 		val_base = ARM_BASE_BVR;
3394a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
3400017ff42SWill Deacon 		max_slots = core_num_brps;
341f81ef4a9SWill Deacon 	} else {
342f81ef4a9SWill Deacon 		/* Watchpoint */
343f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_WCR;
344f81ef4a9SWill Deacon 		val_base = ARM_BASE_WVR;
3454a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
346f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
347f81ef4a9SWill Deacon 	}
348f81ef4a9SWill Deacon 
349f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
350f81ef4a9SWill Deacon 		slot = &slots[i];
351f81ef4a9SWill Deacon 
352f81ef4a9SWill Deacon 		if (!*slot) {
353f81ef4a9SWill Deacon 			*slot = bp;
354f81ef4a9SWill Deacon 			break;
355f81ef4a9SWill Deacon 		}
356f81ef4a9SWill Deacon 	}
357f81ef4a9SWill Deacon 
3587d85d61fSStephen Boyd 	if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n")) {
359f81ef4a9SWill Deacon 		ret = -EBUSY;
360f81ef4a9SWill Deacon 		goto out;
361f81ef4a9SWill Deacon 	}
362f81ef4a9SWill Deacon 
3636f26aa05SWill Deacon 	/* Override the breakpoint data with the step data. */
3646f26aa05SWill Deacon 	if (info->step_ctrl.enabled) {
3656f26aa05SWill Deacon 		addr = info->trigger & ~0x3;
3666f26aa05SWill Deacon 		ctrl = encode_ctrl_reg(info->step_ctrl);
3676f26aa05SWill Deacon 		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
3686f26aa05SWill Deacon 			i = 0;
3696f26aa05SWill Deacon 			ctrl_base = ARM_BASE_BCR + core_num_brps;
3706f26aa05SWill Deacon 			val_base = ARM_BASE_BVR + core_num_brps;
3716f26aa05SWill Deacon 		}
3726f26aa05SWill Deacon 	}
3736f26aa05SWill Deacon 
374f81ef4a9SWill Deacon 	/* Setup the address register. */
37593a04a34SWill Deacon 	write_wb_reg(val_base + i, addr);
376f81ef4a9SWill Deacon 
377f81ef4a9SWill Deacon 	/* Setup the control register. */
37893a04a34SWill Deacon 	write_wb_reg(ctrl_base + i, ctrl);
379f81ef4a9SWill Deacon 
380f81ef4a9SWill Deacon out:
381f81ef4a9SWill Deacon 	return ret;
382f81ef4a9SWill Deacon }
383f81ef4a9SWill Deacon 
384f81ef4a9SWill Deacon void arch_uninstall_hw_breakpoint(struct perf_event *bp)
385f81ef4a9SWill Deacon {
386f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
387f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
388f81ef4a9SWill Deacon 	int i, max_slots, base;
389f81ef4a9SWill Deacon 
390f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
391f81ef4a9SWill Deacon 		/* Breakpoint */
392f81ef4a9SWill Deacon 		base = ARM_BASE_BCR;
3934a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
3940017ff42SWill Deacon 		max_slots = core_num_brps;
395f81ef4a9SWill Deacon 	} else {
396f81ef4a9SWill Deacon 		/* Watchpoint */
397f81ef4a9SWill Deacon 		base = ARM_BASE_WCR;
3984a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
399f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
400f81ef4a9SWill Deacon 	}
401f81ef4a9SWill Deacon 
402f81ef4a9SWill Deacon 	/* Remove the breakpoint. */
403f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
404f81ef4a9SWill Deacon 		slot = &slots[i];
405f81ef4a9SWill Deacon 
406f81ef4a9SWill Deacon 		if (*slot == bp) {
407f81ef4a9SWill Deacon 			*slot = NULL;
408f81ef4a9SWill Deacon 			break;
409f81ef4a9SWill Deacon 		}
410f81ef4a9SWill Deacon 	}
411f81ef4a9SWill Deacon 
4127d85d61fSStephen Boyd 	if (WARN_ONCE(i == max_slots, "Can't find any breakpoint slot\n"))
413f81ef4a9SWill Deacon 		return;
414f81ef4a9SWill Deacon 
4156f26aa05SWill Deacon 	/* Ensure that we disable the mismatch breakpoint. */
4166f26aa05SWill Deacon 	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
4176f26aa05SWill Deacon 	    info->step_ctrl.enabled) {
4186f26aa05SWill Deacon 		i = 0;
4196f26aa05SWill Deacon 		base = ARM_BASE_BCR + core_num_brps;
4206f26aa05SWill Deacon 	}
4216f26aa05SWill Deacon 
422f81ef4a9SWill Deacon 	/* Reset the control register. */
423f81ef4a9SWill Deacon 	write_wb_reg(base + i, 0);
424f81ef4a9SWill Deacon }
425f81ef4a9SWill Deacon 
426f81ef4a9SWill Deacon static int get_hbp_len(u8 hbp_len)
427f81ef4a9SWill Deacon {
428f81ef4a9SWill Deacon 	unsigned int len_in_bytes = 0;
429f81ef4a9SWill Deacon 
430f81ef4a9SWill Deacon 	switch (hbp_len) {
431f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
432f81ef4a9SWill Deacon 		len_in_bytes = 1;
433f81ef4a9SWill Deacon 		break;
434f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
435f81ef4a9SWill Deacon 		len_in_bytes = 2;
436f81ef4a9SWill Deacon 		break;
437f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
438f81ef4a9SWill Deacon 		len_in_bytes = 4;
439f81ef4a9SWill Deacon 		break;
440f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
441f81ef4a9SWill Deacon 		len_in_bytes = 8;
442f81ef4a9SWill Deacon 		break;
443f81ef4a9SWill Deacon 	}
444f81ef4a9SWill Deacon 
445f81ef4a9SWill Deacon 	return len_in_bytes;
446f81ef4a9SWill Deacon }
447f81ef4a9SWill Deacon 
448f81ef4a9SWill Deacon /*
449f81ef4a9SWill Deacon  * Check whether bp virtual address is in kernel space.
450f81ef4a9SWill Deacon  */
451f81ef4a9SWill Deacon int arch_check_bp_in_kernelspace(struct perf_event *bp)
452f81ef4a9SWill Deacon {
453f81ef4a9SWill Deacon 	unsigned int len;
454f81ef4a9SWill Deacon 	unsigned long va;
455f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
456f81ef4a9SWill Deacon 
457f81ef4a9SWill Deacon 	va = info->address;
458f81ef4a9SWill Deacon 	len = get_hbp_len(info->ctrl.len);
459f81ef4a9SWill Deacon 
460f81ef4a9SWill Deacon 	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
461f81ef4a9SWill Deacon }
462f81ef4a9SWill Deacon 
463f81ef4a9SWill Deacon /*
464f81ef4a9SWill Deacon  * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
465f81ef4a9SWill Deacon  * Hopefully this will disappear when ptrace can bypass the conversion
466f81ef4a9SWill Deacon  * to generic breakpoint descriptions.
467f81ef4a9SWill Deacon  */
468f81ef4a9SWill Deacon int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
469f81ef4a9SWill Deacon 			   int *gen_len, int *gen_type)
470f81ef4a9SWill Deacon {
471f81ef4a9SWill Deacon 	/* Type */
472f81ef4a9SWill Deacon 	switch (ctrl.type) {
473f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_EXECUTE:
474f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_X;
475f81ef4a9SWill Deacon 		break;
476f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD:
477f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_R;
478f81ef4a9SWill Deacon 		break;
479f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_STORE:
480f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_W;
481f81ef4a9SWill Deacon 		break;
482f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
483f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_RW;
484f81ef4a9SWill Deacon 		break;
485f81ef4a9SWill Deacon 	default:
486f81ef4a9SWill Deacon 		return -EINVAL;
487f81ef4a9SWill Deacon 	}
488f81ef4a9SWill Deacon 
489f81ef4a9SWill Deacon 	/* Len */
490f81ef4a9SWill Deacon 	switch (ctrl.len) {
491f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
492f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_1;
493f81ef4a9SWill Deacon 		break;
494f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
495f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_2;
496f81ef4a9SWill Deacon 		break;
497f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
498f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_4;
499f81ef4a9SWill Deacon 		break;
500f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
501f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_8;
502f81ef4a9SWill Deacon 		break;
503f81ef4a9SWill Deacon 	default:
504f81ef4a9SWill Deacon 		return -EINVAL;
505f81ef4a9SWill Deacon 	}
506f81ef4a9SWill Deacon 
507f81ef4a9SWill Deacon 	return 0;
508f81ef4a9SWill Deacon }
509f81ef4a9SWill Deacon 
510f81ef4a9SWill Deacon /*
511f81ef4a9SWill Deacon  * Construct an arch_hw_breakpoint from a perf_event.
512f81ef4a9SWill Deacon  */
513f81ef4a9SWill Deacon static int arch_build_bp_info(struct perf_event *bp)
514f81ef4a9SWill Deacon {
515f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
516f81ef4a9SWill Deacon 
517f81ef4a9SWill Deacon 	/* Type */
518f81ef4a9SWill Deacon 	switch (bp->attr.bp_type) {
519f81ef4a9SWill Deacon 	case HW_BREAKPOINT_X:
520f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
521f81ef4a9SWill Deacon 		break;
522f81ef4a9SWill Deacon 	case HW_BREAKPOINT_R:
523f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD;
524f81ef4a9SWill Deacon 		break;
525f81ef4a9SWill Deacon 	case HW_BREAKPOINT_W:
526f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_STORE;
527f81ef4a9SWill Deacon 		break;
528f81ef4a9SWill Deacon 	case HW_BREAKPOINT_RW:
529f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
530f81ef4a9SWill Deacon 		break;
531f81ef4a9SWill Deacon 	default:
532f81ef4a9SWill Deacon 		return -EINVAL;
533f81ef4a9SWill Deacon 	}
534f81ef4a9SWill Deacon 
535f81ef4a9SWill Deacon 	/* Len */
536f81ef4a9SWill Deacon 	switch (bp->attr.bp_len) {
537f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_1:
538f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_1;
539f81ef4a9SWill Deacon 		break;
540f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_2:
541f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_2;
542f81ef4a9SWill Deacon 		break;
543f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_4:
544f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_4;
545f81ef4a9SWill Deacon 		break;
546f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_8:
547f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_8;
548f81ef4a9SWill Deacon 		if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
549f81ef4a9SWill Deacon 			&& max_watchpoint_len >= 8)
550f81ef4a9SWill Deacon 			break;
551f81ef4a9SWill Deacon 	default:
552f81ef4a9SWill Deacon 		return -EINVAL;
553f81ef4a9SWill Deacon 	}
554f81ef4a9SWill Deacon 
5556ee33c27SWill Deacon 	/*
5566ee33c27SWill Deacon 	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
5576ee33c27SWill Deacon 	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
5586ee33c27SWill Deacon 	 * by the hardware and must be aligned to the appropriate number of
5596ee33c27SWill Deacon 	 * bytes.
5606ee33c27SWill Deacon 	 */
5616ee33c27SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
5626ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
5636ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_4)
5646ee33c27SWill Deacon 		return -EINVAL;
5656ee33c27SWill Deacon 
566f81ef4a9SWill Deacon 	/* Address */
567f81ef4a9SWill Deacon 	info->address = bp->attr.bp_addr;
568f81ef4a9SWill Deacon 
569f81ef4a9SWill Deacon 	/* Privilege */
570f81ef4a9SWill Deacon 	info->ctrl.privilege = ARM_BREAKPOINT_USER;
57193a04a34SWill Deacon 	if (arch_check_bp_in_kernelspace(bp))
572f81ef4a9SWill Deacon 		info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
573f81ef4a9SWill Deacon 
574f81ef4a9SWill Deacon 	/* Enabled? */
575f81ef4a9SWill Deacon 	info->ctrl.enabled = !bp->attr.disabled;
576f81ef4a9SWill Deacon 
577f81ef4a9SWill Deacon 	/* Mismatch */
578f81ef4a9SWill Deacon 	info->ctrl.mismatch = 0;
579f81ef4a9SWill Deacon 
580f81ef4a9SWill Deacon 	return 0;
581f81ef4a9SWill Deacon }
582f81ef4a9SWill Deacon 
583f81ef4a9SWill Deacon /*
584f81ef4a9SWill Deacon  * Validate the arch-specific HW Breakpoint register settings.
585f81ef4a9SWill Deacon  */
586f81ef4a9SWill Deacon int arch_validate_hwbkpt_settings(struct perf_event *bp)
587f81ef4a9SWill Deacon {
588f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
589f81ef4a9SWill Deacon 	int ret = 0;
5906ee33c27SWill Deacon 	u32 offset, alignment_mask = 0x3;
591f81ef4a9SWill Deacon 
592f81ef4a9SWill Deacon 	/* Build the arch_hw_breakpoint. */
593f81ef4a9SWill Deacon 	ret = arch_build_bp_info(bp);
594f81ef4a9SWill Deacon 	if (ret)
595f81ef4a9SWill Deacon 		goto out;
596f81ef4a9SWill Deacon 
597f81ef4a9SWill Deacon 	/* Check address alignment. */
598f81ef4a9SWill Deacon 	if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
599f81ef4a9SWill Deacon 		alignment_mask = 0x7;
6006ee33c27SWill Deacon 	offset = info->address & alignment_mask;
6016ee33c27SWill Deacon 	switch (offset) {
6026ee33c27SWill Deacon 	case 0:
6036ee33c27SWill Deacon 		/* Aligned */
6046ee33c27SWill Deacon 		break;
6056ee33c27SWill Deacon 	case 1:
6066ee33c27SWill Deacon 	case 2:
6076ee33c27SWill Deacon 		/* Allow halfword watchpoints and breakpoints. */
6086ee33c27SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
6096ee33c27SWill Deacon 			break;
610d968d2b8SWill Deacon 	case 3:
611d968d2b8SWill Deacon 		/* Allow single byte watchpoint. */
612d968d2b8SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
613d968d2b8SWill Deacon 			break;
6146ee33c27SWill Deacon 	default:
6156ee33c27SWill Deacon 		ret = -EINVAL;
616f81ef4a9SWill Deacon 		goto out;
617f81ef4a9SWill Deacon 	}
618f81ef4a9SWill Deacon 
6196ee33c27SWill Deacon 	info->address &= ~alignment_mask;
620f81ef4a9SWill Deacon 	info->ctrl.len <<= offset;
621f81ef4a9SWill Deacon 
622bf880114SWill Deacon 	if (!bp->overflow_handler) {
623f81ef4a9SWill Deacon 		/*
624bf880114SWill Deacon 		 * Mismatch breakpoints are required for single-stepping
625bf880114SWill Deacon 		 * breakpoints.
626f81ef4a9SWill Deacon 		 */
627bf880114SWill Deacon 		if (!core_has_mismatch_brps())
628bf880114SWill Deacon 			return -EINVAL;
629bf880114SWill Deacon 
630bf880114SWill Deacon 		/* We don't allow mismatch breakpoints in kernel space. */
631bf880114SWill Deacon 		if (arch_check_bp_in_kernelspace(bp))
632bf880114SWill Deacon 			return -EPERM;
633bf880114SWill Deacon 
634bf880114SWill Deacon 		/*
635bf880114SWill Deacon 		 * Per-cpu breakpoints are not supported by our stepping
636bf880114SWill Deacon 		 * mechanism.
637bf880114SWill Deacon 		 */
638bf880114SWill Deacon 		if (!bp->hw.bp_target)
639bf880114SWill Deacon 			return -EINVAL;
640bf880114SWill Deacon 
641bf880114SWill Deacon 		/*
642bf880114SWill Deacon 		 * We only support specific access types if the fsr
643bf880114SWill Deacon 		 * reports them.
644bf880114SWill Deacon 		 */
645bf880114SWill Deacon 		if (!debug_exception_updates_fsr() &&
646bf880114SWill Deacon 		    (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
647bf880114SWill Deacon 		     info->ctrl.type == ARM_BREAKPOINT_STORE))
648bf880114SWill Deacon 			return -EINVAL;
649f81ef4a9SWill Deacon 	}
650bf880114SWill Deacon 
651f81ef4a9SWill Deacon out:
652f81ef4a9SWill Deacon 	return ret;
653f81ef4a9SWill Deacon }
654f81ef4a9SWill Deacon 
6559ebb3cbcSWill Deacon /*
6569ebb3cbcSWill Deacon  * Enable/disable single-stepping over the breakpoint bp at address addr.
6579ebb3cbcSWill Deacon  */
6589ebb3cbcSWill Deacon static void enable_single_step(struct perf_event *bp, u32 addr)
659f81ef4a9SWill Deacon {
6609ebb3cbcSWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
661f81ef4a9SWill Deacon 
6629ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6639ebb3cbcSWill Deacon 	info->step_ctrl.mismatch  = 1;
6649ebb3cbcSWill Deacon 	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
6659ebb3cbcSWill Deacon 	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
6669ebb3cbcSWill Deacon 	info->step_ctrl.privilege = info->ctrl.privilege;
6679ebb3cbcSWill Deacon 	info->step_ctrl.enabled	  = 1;
6689ebb3cbcSWill Deacon 	info->trigger		  = addr;
6699ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
670f81ef4a9SWill Deacon }
6719ebb3cbcSWill Deacon 
6729ebb3cbcSWill Deacon static void disable_single_step(struct perf_event *bp)
6739ebb3cbcSWill Deacon {
6749ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6759ebb3cbcSWill Deacon 	counter_arch_bp(bp)->step_ctrl.enabled = 0;
6769ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
677f81ef4a9SWill Deacon }
678f81ef4a9SWill Deacon 
6796f26aa05SWill Deacon static void watchpoint_handler(unsigned long addr, unsigned int fsr,
6806f26aa05SWill Deacon 			       struct pt_regs *regs)
681f81ef4a9SWill Deacon {
6826f26aa05SWill Deacon 	int i, access;
6836f26aa05SWill Deacon 	u32 val, ctrl_reg, alignment_mask;
6844a55c18eSWill Deacon 	struct perf_event *wp, **slots;
685f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
6866f26aa05SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
687f81ef4a9SWill Deacon 
6884a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
6894a55c18eSWill Deacon 
690f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
691f81ef4a9SWill Deacon 		rcu_read_lock();
692f81ef4a9SWill Deacon 
69393a04a34SWill Deacon 		wp = slots[i];
69493a04a34SWill Deacon 
6956f26aa05SWill Deacon 		if (wp == NULL)
6966f26aa05SWill Deacon 			goto unlock;
6976f26aa05SWill Deacon 
6986f26aa05SWill Deacon 		info = counter_arch_bp(wp);
6996f26aa05SWill Deacon 		/*
7006f26aa05SWill Deacon 		 * The DFAR is an unknown value on debug architectures prior
7016f26aa05SWill Deacon 		 * to 7.1. Since we only allow a single watchpoint on these
7026f26aa05SWill Deacon 		 * older CPUs, we can set the trigger to the lowest possible
7036f26aa05SWill Deacon 		 * faulting address.
7046f26aa05SWill Deacon 		 */
7056f26aa05SWill Deacon 		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
7066f26aa05SWill Deacon 			BUG_ON(i > 0);
7076f26aa05SWill Deacon 			info->trigger = wp->attr.bp_addr;
7086f26aa05SWill Deacon 		} else {
7096f26aa05SWill Deacon 			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
7106f26aa05SWill Deacon 				alignment_mask = 0x7;
7116f26aa05SWill Deacon 			else
7126f26aa05SWill Deacon 				alignment_mask = 0x3;
7136f26aa05SWill Deacon 
7146f26aa05SWill Deacon 			/* Check if the watchpoint value matches. */
7156f26aa05SWill Deacon 			val = read_wb_reg(ARM_BASE_WVR + i);
7166f26aa05SWill Deacon 			if (val != (addr & ~alignment_mask))
7176f26aa05SWill Deacon 				goto unlock;
7186f26aa05SWill Deacon 
7196f26aa05SWill Deacon 			/* Possible match, check the byte address select. */
7206f26aa05SWill Deacon 			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
7216f26aa05SWill Deacon 			decode_ctrl_reg(ctrl_reg, &ctrl);
7226f26aa05SWill Deacon 			if (!((1 << (addr & alignment_mask)) & ctrl.len))
7236f26aa05SWill Deacon 				goto unlock;
7246f26aa05SWill Deacon 
7256f26aa05SWill Deacon 			/* Check that the access type matches. */
726bf880114SWill Deacon 			if (debug_exception_updates_fsr()) {
727bf880114SWill Deacon 				access = (fsr & ARM_FSR_ACCESS_MASK) ?
728bf880114SWill Deacon 					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
7296f26aa05SWill Deacon 				if (!(access & hw_breakpoint_type(wp)))
7306f26aa05SWill Deacon 					goto unlock;
731bf880114SWill Deacon 			}
7326f26aa05SWill Deacon 
7336f26aa05SWill Deacon 			/* We have a winner. */
7346f26aa05SWill Deacon 			info->trigger = addr;
735f81ef4a9SWill Deacon 		}
736f81ef4a9SWill Deacon 
737f81ef4a9SWill Deacon 		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
73893a04a34SWill Deacon 		perf_bp_event(wp, regs);
739f81ef4a9SWill Deacon 
740f81ef4a9SWill Deacon 		/*
741f81ef4a9SWill Deacon 		 * If no overflow handler is present, insert a temporary
742f81ef4a9SWill Deacon 		 * mismatch breakpoint so we can single-step over the
743f81ef4a9SWill Deacon 		 * watchpoint trigger.
744f81ef4a9SWill Deacon 		 */
7459ebb3cbcSWill Deacon 		if (!wp->overflow_handler)
7469ebb3cbcSWill Deacon 			enable_single_step(wp, instruction_pointer(regs));
747f81ef4a9SWill Deacon 
7486f26aa05SWill Deacon unlock:
749f81ef4a9SWill Deacon 		rcu_read_unlock();
750f81ef4a9SWill Deacon 	}
751f81ef4a9SWill Deacon }
752f81ef4a9SWill Deacon 
75393a04a34SWill Deacon static void watchpoint_single_step_handler(unsigned long pc)
75493a04a34SWill Deacon {
75593a04a34SWill Deacon 	int i;
7564a55c18eSWill Deacon 	struct perf_event *wp, **slots;
75793a04a34SWill Deacon 	struct arch_hw_breakpoint *info;
75893a04a34SWill Deacon 
7594a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
7604a55c18eSWill Deacon 
761c512de95SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
76293a04a34SWill Deacon 		rcu_read_lock();
76393a04a34SWill Deacon 
76493a04a34SWill Deacon 		wp = slots[i];
76593a04a34SWill Deacon 
76693a04a34SWill Deacon 		if (wp == NULL)
76793a04a34SWill Deacon 			goto unlock;
76893a04a34SWill Deacon 
76993a04a34SWill Deacon 		info = counter_arch_bp(wp);
77093a04a34SWill Deacon 		if (!info->step_ctrl.enabled)
77193a04a34SWill Deacon 			goto unlock;
77293a04a34SWill Deacon 
77393a04a34SWill Deacon 		/*
77493a04a34SWill Deacon 		 * Restore the original watchpoint if we've completed the
77593a04a34SWill Deacon 		 * single-step.
77693a04a34SWill Deacon 		 */
7779ebb3cbcSWill Deacon 		if (info->trigger != pc)
7789ebb3cbcSWill Deacon 			disable_single_step(wp);
77993a04a34SWill Deacon 
78093a04a34SWill Deacon unlock:
78193a04a34SWill Deacon 		rcu_read_unlock();
78293a04a34SWill Deacon 	}
78393a04a34SWill Deacon }
78493a04a34SWill Deacon 
785f81ef4a9SWill Deacon static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
786f81ef4a9SWill Deacon {
787f81ef4a9SWill Deacon 	int i;
788f81ef4a9SWill Deacon 	u32 ctrl_reg, val, addr;
7894a55c18eSWill Deacon 	struct perf_event *bp, **slots;
790f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
791f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
792f81ef4a9SWill Deacon 
7934a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
7944a55c18eSWill Deacon 
795f81ef4a9SWill Deacon 	/* The exception entry code places the amended lr in the PC. */
796f81ef4a9SWill Deacon 	addr = regs->ARM_pc;
797f81ef4a9SWill Deacon 
79893a04a34SWill Deacon 	/* Check the currently installed breakpoints first. */
79993a04a34SWill Deacon 	for (i = 0; i < core_num_brps; ++i) {
800f81ef4a9SWill Deacon 		rcu_read_lock();
801f81ef4a9SWill Deacon 
802f81ef4a9SWill Deacon 		bp = slots[i];
803f81ef4a9SWill Deacon 
8049ebb3cbcSWill Deacon 		if (bp == NULL)
8059ebb3cbcSWill Deacon 			goto unlock;
806f81ef4a9SWill Deacon 
8079ebb3cbcSWill Deacon 		info = counter_arch_bp(bp);
808f81ef4a9SWill Deacon 
809f81ef4a9SWill Deacon 		/* Check if the breakpoint value matches. */
810f81ef4a9SWill Deacon 		val = read_wb_reg(ARM_BASE_BVR + i);
811f81ef4a9SWill Deacon 		if (val != (addr & ~0x3))
8129ebb3cbcSWill Deacon 			goto mismatch;
813f81ef4a9SWill Deacon 
814f81ef4a9SWill Deacon 		/* Possible match, check the byte address select to confirm. */
815f81ef4a9SWill Deacon 		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
816f81ef4a9SWill Deacon 		decode_ctrl_reg(ctrl_reg, &ctrl);
817f81ef4a9SWill Deacon 		if ((1 << (addr & 0x3)) & ctrl.len) {
818f81ef4a9SWill Deacon 			info->trigger = addr;
819f81ef4a9SWill Deacon 			pr_debug("breakpoint fired: address = 0x%x\n", addr);
820f81ef4a9SWill Deacon 			perf_bp_event(bp, regs);
8219ebb3cbcSWill Deacon 			if (!bp->overflow_handler)
8229ebb3cbcSWill Deacon 				enable_single_step(bp, addr);
8239ebb3cbcSWill Deacon 			goto unlock;
824f81ef4a9SWill Deacon 		}
825f81ef4a9SWill Deacon 
8269ebb3cbcSWill Deacon mismatch:
8279ebb3cbcSWill Deacon 		/* If we're stepping a breakpoint, it can now be restored. */
8289ebb3cbcSWill Deacon 		if (info->step_ctrl.enabled)
8299ebb3cbcSWill Deacon 			disable_single_step(bp);
8309ebb3cbcSWill Deacon unlock:
831f81ef4a9SWill Deacon 		rcu_read_unlock();
832f81ef4a9SWill Deacon 	}
83393a04a34SWill Deacon 
83493a04a34SWill Deacon 	/* Handle any pending watchpoint single-step breakpoints. */
83593a04a34SWill Deacon 	watchpoint_single_step_handler(addr);
836f81ef4a9SWill Deacon }
837f81ef4a9SWill Deacon 
838f81ef4a9SWill Deacon /*
839f81ef4a9SWill Deacon  * Called from either the Data Abort Handler [watchpoint] or the
84002fe2845SRussell King  * Prefetch Abort Handler [breakpoint] with interrupts disabled.
841f81ef4a9SWill Deacon  */
842f81ef4a9SWill Deacon static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
843f81ef4a9SWill Deacon 				 struct pt_regs *regs)
844f81ef4a9SWill Deacon {
8457e202696SWill Deacon 	int ret = 0;
846f81ef4a9SWill Deacon 	u32 dscr;
847f81ef4a9SWill Deacon 
84802fe2845SRussell King 	preempt_disable();
84902fe2845SRussell King 
85002fe2845SRussell King 	if (interrupts_enabled(regs))
85102fe2845SRussell King 		local_irq_enable();
8527e202696SWill Deacon 
853f81ef4a9SWill Deacon 	/* We only handle watchpoints and hardware breakpoints. */
854f81ef4a9SWill Deacon 	ARM_DBG_READ(c1, 0, dscr);
855f81ef4a9SWill Deacon 
856f81ef4a9SWill Deacon 	/* Perform perf callbacks. */
857f81ef4a9SWill Deacon 	switch (ARM_DSCR_MOE(dscr)) {
858f81ef4a9SWill Deacon 	case ARM_ENTRY_BREAKPOINT:
859f81ef4a9SWill Deacon 		breakpoint_handler(addr, regs);
860f81ef4a9SWill Deacon 		break;
861f81ef4a9SWill Deacon 	case ARM_ENTRY_ASYNC_WATCHPOINT:
862235584b6SJoe Perches 		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
863f81ef4a9SWill Deacon 	case ARM_ENTRY_SYNC_WATCHPOINT:
8646f26aa05SWill Deacon 		watchpoint_handler(addr, fsr, regs);
865f81ef4a9SWill Deacon 		break;
866f81ef4a9SWill Deacon 	default:
8677e202696SWill Deacon 		ret = 1; /* Unhandled fault. */
868f81ef4a9SWill Deacon 	}
869f81ef4a9SWill Deacon 
8707e202696SWill Deacon 	preempt_enable();
8717e202696SWill Deacon 
872f81ef4a9SWill Deacon 	return ret;
873f81ef4a9SWill Deacon }
874f81ef4a9SWill Deacon 
875f81ef4a9SWill Deacon /*
876f81ef4a9SWill Deacon  * One-time initialisation.
877f81ef4a9SWill Deacon  */
8780d352e3dSWill Deacon static cpumask_t debug_err_mask;
8790d352e3dSWill Deacon 
8800d352e3dSWill Deacon static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
8810d352e3dSWill Deacon {
8820d352e3dSWill Deacon 	int cpu = smp_processor_id();
8830d352e3dSWill Deacon 
8840d352e3dSWill Deacon 	pr_warning("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
8850d352e3dSWill Deacon 		   instr, cpu);
8860d352e3dSWill Deacon 
8870d352e3dSWill Deacon 	/* Set the error flag for this CPU and skip the faulting instruction. */
8880d352e3dSWill Deacon 	cpumask_set_cpu(cpu, &debug_err_mask);
8890d352e3dSWill Deacon 	instruction_pointer(regs) += 4;
8900d352e3dSWill Deacon 	return 0;
8910d352e3dSWill Deacon }
8920d352e3dSWill Deacon 
8930d352e3dSWill Deacon static struct undef_hook debug_reg_hook = {
8940d352e3dSWill Deacon 	.instr_mask	= 0x0fe80f10,
8950d352e3dSWill Deacon 	.instr_val	= 0x0e000e10,
8960d352e3dSWill Deacon 	.fn		= debug_reg_trap,
8970d352e3dSWill Deacon };
8980d352e3dSWill Deacon 
8990d352e3dSWill Deacon static void reset_ctrl_regs(void *unused)
900f81ef4a9SWill Deacon {
901c512de95SWill Deacon 	int i, raw_num_brps, err = 0, cpu = smp_processor_id();
902e64877dcSWill Deacon 	u32 val;
903f81ef4a9SWill Deacon 
904ac88e071SWill Deacon 	/*
905ac88e071SWill Deacon 	 * v7 debug contains save and restore registers so that debug state
906ed19b739SWill Deacon 	 * can be maintained across low-power modes without leaving the debug
907ed19b739SWill Deacon 	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
908ed19b739SWill Deacon 	 * the debug registers out of reset, so we must unlock the OS Lock
909ed19b739SWill Deacon 	 * Access Register to avoid taking undefined instruction exceptions
910ed19b739SWill Deacon 	 * later on.
911ac88e071SWill Deacon 	 */
912b5d5b8f9SWill Deacon 	switch (debug_arch) {
913a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6:
914a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
9157f4050a0SWill Deacon 		/* ARMv6 cores clear the registers out of reset. */
9167f4050a0SWill Deacon 		goto out_mdbgen;
917b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
918ac88e071SWill Deacon 		/*
919c09bae70SWill Deacon 		 * Ensure sticky power-down is clear (i.e. debug logic is
920c09bae70SWill Deacon 		 * powered up).
921c09bae70SWill Deacon 		 */
922e64877dcSWill Deacon 		asm volatile("mrc p14, 0, %0, c1, c5, 4" : "=r" (val));
923e64877dcSWill Deacon 		if ((val & 0x1) == 0)
924b5d5b8f9SWill Deacon 			err = -EPERM;
925e64877dcSWill Deacon 
926e64877dcSWill Deacon 		/*
927e64877dcSWill Deacon 		 * Check whether we implement OS save and restore.
928e64877dcSWill Deacon 		 */
929e64877dcSWill Deacon 		asm volatile("mrc p14, 0, %0, c1, c1, 4" : "=r" (val));
930e64877dcSWill Deacon 		if ((val & 0x9) == 0)
931e64877dcSWill Deacon 			goto clear_vcr;
932b5d5b8f9SWill Deacon 		break;
933b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
934b5d5b8f9SWill Deacon 		/*
935b5d5b8f9SWill Deacon 		 * Ensure the OS double lock is clear.
936b5d5b8f9SWill Deacon 		 */
937e64877dcSWill Deacon 		asm volatile("mrc p14, 0, %0, c1, c3, 4" : "=r" (val));
938e64877dcSWill Deacon 		if ((val & 0x1) == 1)
939b5d5b8f9SWill Deacon 			err = -EPERM;
940b5d5b8f9SWill Deacon 		break;
941b5d5b8f9SWill Deacon 	}
942b5d5b8f9SWill Deacon 
943b5d5b8f9SWill Deacon 	if (err) {
944c09bae70SWill Deacon 		pr_warning("CPU %d debug is powered down!\n", cpu);
9450d352e3dSWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
946c09bae70SWill Deacon 		return;
947c09bae70SWill Deacon 	}
948c09bae70SWill Deacon 
949c09bae70SWill Deacon 	/*
950e64877dcSWill Deacon 	 * Unconditionally clear the OS lock by writing a value
951ac88e071SWill Deacon 	 * other than 0xC5ACCE55 to the access register.
952ac88e071SWill Deacon 	 */
953ac88e071SWill Deacon 	asm volatile("mcr p14, 0, %0, c1, c0, 4" : : "r" (0));
954ac88e071SWill Deacon 	isb();
955e89c0d70SWill Deacon 
956e89c0d70SWill Deacon 	/*
957e89c0d70SWill Deacon 	 * Clear any configured vector-catch events before
958e89c0d70SWill Deacon 	 * enabling monitor mode.
959e89c0d70SWill Deacon 	 */
960e64877dcSWill Deacon clear_vcr:
961e89c0d70SWill Deacon 	asm volatile("mcr p14, 0, %0, c0, c7, 0" : : "r" (0));
962e89c0d70SWill Deacon 	isb();
963ac88e071SWill Deacon 
964614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
965614bea50SWill Deacon 		pr_warning("CPU %d failed to disable vector catch\n", cpu);
966f81ef4a9SWill Deacon 		return;
967614bea50SWill Deacon 	}
968f81ef4a9SWill Deacon 
969614bea50SWill Deacon 	/*
970614bea50SWill Deacon 	 * The control/value register pairs are UNKNOWN out of reset so
971614bea50SWill Deacon 	 * clear them to avoid spurious debug events.
972614bea50SWill Deacon 	 */
973c512de95SWill Deacon 	raw_num_brps = get_num_brp_resources();
974c512de95SWill Deacon 	for (i = 0; i < raw_num_brps; ++i) {
975f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BCR + i, 0UL);
976f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BVR + i, 0UL);
977f81ef4a9SWill Deacon 	}
978f81ef4a9SWill Deacon 
979f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
980f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WCR + i, 0UL);
981f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WVR + i, 0UL);
982f81ef4a9SWill Deacon 	}
983614bea50SWill Deacon 
984614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
985614bea50SWill Deacon 		pr_warning("CPU %d failed to clear debug register pairs\n", cpu);
986614bea50SWill Deacon 		return;
987614bea50SWill Deacon 	}
988614bea50SWill Deacon 
989614bea50SWill Deacon 	/*
990614bea50SWill Deacon 	 * Have a crack at enabling monitor mode. We don't actually need
991614bea50SWill Deacon 	 * it yet, but reporting an error early is useful if it fails.
992614bea50SWill Deacon 	 */
9937f4050a0SWill Deacon out_mdbgen:
994614bea50SWill Deacon 	if (enable_monitor_mode())
995614bea50SWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
996f81ef4a9SWill Deacon }
997f81ef4a9SWill Deacon 
9987d99331eSWill Deacon static int __cpuinit dbg_reset_notify(struct notifier_block *self,
9997d99331eSWill Deacon 				      unsigned long action, void *cpu)
10007d99331eSWill Deacon {
10017d99331eSWill Deacon 	if (action == CPU_ONLINE)
10027d99331eSWill Deacon 		smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
10030d352e3dSWill Deacon 
10047d99331eSWill Deacon 	return NOTIFY_OK;
10057d99331eSWill Deacon }
10067d99331eSWill Deacon 
10077d99331eSWill Deacon static struct notifier_block __cpuinitdata dbg_reset_nb = {
10087d99331eSWill Deacon 	.notifier_call = dbg_reset_notify,
10097d99331eSWill Deacon };
10107d99331eSWill Deacon 
1011f81ef4a9SWill Deacon static int __init arch_hw_breakpoint_init(void)
1012f81ef4a9SWill Deacon {
1013f81ef4a9SWill Deacon 	debug_arch = get_debug_arch();
1014f81ef4a9SWill Deacon 
101566e1cfe6SWill Deacon 	if (!debug_arch_supported()) {
1016f81ef4a9SWill Deacon 		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
10178fbf397cSWill Deacon 		return 0;
1018f81ef4a9SWill Deacon 	}
1019f81ef4a9SWill Deacon 
1020f81ef4a9SWill Deacon 	/* Determine how many BRPs/WRPs are available. */
1021f81ef4a9SWill Deacon 	core_num_brps = get_num_brps();
1022f81ef4a9SWill Deacon 	core_num_wrps = get_num_wrps();
1023f81ef4a9SWill Deacon 
10240d352e3dSWill Deacon 	/*
10250d352e3dSWill Deacon 	 * We need to tread carefully here because DBGSWENABLE may be
10260d352e3dSWill Deacon 	 * driven low on this core and there isn't an architected way to
10270d352e3dSWill Deacon 	 * determine that.
10280d352e3dSWill Deacon 	 */
10290d352e3dSWill Deacon 	register_undef_hook(&debug_reg_hook);
1030f81ef4a9SWill Deacon 
1031f81ef4a9SWill Deacon 	/*
1032f81ef4a9SWill Deacon 	 * Reset the breakpoint resources. We assume that a halting
1033f81ef4a9SWill Deacon 	 * debugger will leave the world in a nice state for us.
1034f81ef4a9SWill Deacon 	 */
10350d352e3dSWill Deacon 	on_each_cpu(reset_ctrl_regs, NULL, 1);
10360d352e3dSWill Deacon 	unregister_undef_hook(&debug_reg_hook);
10370d352e3dSWill Deacon 	if (!cpumask_empty(&debug_err_mask)) {
1038c09bae70SWill Deacon 		core_num_brps = 0;
1039c09bae70SWill Deacon 		core_num_wrps = 0;
1040c09bae70SWill Deacon 		return 0;
1041c09bae70SWill Deacon 	}
1042ac88e071SWill Deacon 
10430d352e3dSWill Deacon 	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
10440d352e3dSWill Deacon 		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
10450d352e3dSWill Deacon 		"", core_num_wrps);
10460d352e3dSWill Deacon 
1047ac88e071SWill Deacon 	/* Work out the maximum supported watchpoint length. */
1048ac88e071SWill Deacon 	max_watchpoint_len = get_max_wp_len();
1049ac88e071SWill Deacon 	pr_info("maximum watchpoint size is %u bytes.\n",
1050ac88e071SWill Deacon 			max_watchpoint_len);
1051f81ef4a9SWill Deacon 
1052f81ef4a9SWill Deacon 	/* Register debug fault handler. */
1053f7b8156dSCatalin Marinas 	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1054f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "watchpoint debug exception");
1055f7b8156dSCatalin Marinas 	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1056f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "breakpoint debug exception");
1057f81ef4a9SWill Deacon 
10587d99331eSWill Deacon 	/* Register hotplug notifier. */
10597d99331eSWill Deacon 	register_cpu_notifier(&dbg_reset_nb);
10608fbf397cSWill Deacon 	return 0;
1061f81ef4a9SWill Deacon }
1062f81ef4a9SWill Deacon arch_initcall(arch_hw_breakpoint_init);
1063f81ef4a9SWill Deacon 
1064f81ef4a9SWill Deacon void hw_breakpoint_pmu_read(struct perf_event *bp)
1065f81ef4a9SWill Deacon {
1066f81ef4a9SWill Deacon }
1067f81ef4a9SWill Deacon 
1068f81ef4a9SWill Deacon /*
1069f81ef4a9SWill Deacon  * Dummy function to register with die_notifier.
1070f81ef4a9SWill Deacon  */
1071f81ef4a9SWill Deacon int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1072f81ef4a9SWill Deacon 					unsigned long val, void *data)
1073f81ef4a9SWill Deacon {
1074f81ef4a9SWill Deacon 	return NOTIFY_DONE;
1075f81ef4a9SWill Deacon }
1076