xref: /openbmc/linux/arch/arm/kernel/hw_breakpoint.c (revision 50f16a8bf9d7a92c437ed1867d0f7e1dc6a9aca9)
1f81ef4a9SWill Deacon /*
2f81ef4a9SWill Deacon  * This program is free software; you can redistribute it and/or modify
3f81ef4a9SWill Deacon  * it under the terms of the GNU General Public License version 2 as
4f81ef4a9SWill Deacon  * published by the Free Software Foundation.
5f81ef4a9SWill Deacon  *
6f81ef4a9SWill Deacon  * This program is distributed in the hope that it will be useful,
7f81ef4a9SWill Deacon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8f81ef4a9SWill Deacon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9f81ef4a9SWill Deacon  * GNU General Public License for more details.
10f81ef4a9SWill Deacon  *
11f81ef4a9SWill Deacon  * You should have received a copy of the GNU General Public License
12f81ef4a9SWill Deacon  * along with this program; if not, write to the Free Software
13f81ef4a9SWill Deacon  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14f81ef4a9SWill Deacon  *
15f81ef4a9SWill Deacon  * Copyright (C) 2009, 2010 ARM Limited
16f81ef4a9SWill Deacon  *
17f81ef4a9SWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
18f81ef4a9SWill Deacon  */
19f81ef4a9SWill Deacon 
20f81ef4a9SWill Deacon /*
21f81ef4a9SWill Deacon  * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22f81ef4a9SWill Deacon  * using the CPU's debug registers.
23f81ef4a9SWill Deacon  */
24f81ef4a9SWill Deacon #define pr_fmt(fmt) "hw-breakpoint: " fmt
25f81ef4a9SWill Deacon 
26f81ef4a9SWill Deacon #include <linux/errno.h>
277e202696SWill Deacon #include <linux/hardirq.h>
28f81ef4a9SWill Deacon #include <linux/perf_event.h>
29f81ef4a9SWill Deacon #include <linux/hw_breakpoint.h>
30f81ef4a9SWill Deacon #include <linux/smp.h>
319a6eb310SDietmar Eggemann #include <linux/cpu_pm.h>
32184901a0SMathieu Poirier #include <linux/coresight.h>
33f81ef4a9SWill Deacon 
34f81ef4a9SWill Deacon #include <asm/cacheflush.h>
35f81ef4a9SWill Deacon #include <asm/cputype.h>
36f81ef4a9SWill Deacon #include <asm/current.h>
37f81ef4a9SWill Deacon #include <asm/hw_breakpoint.h>
38f81ef4a9SWill Deacon #include <asm/kdebug.h>
39f81ef4a9SWill Deacon #include <asm/traps.h>
40f81ef4a9SWill Deacon 
41f81ef4a9SWill Deacon /* Breakpoint currently in use for each BRP. */
42f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
43f81ef4a9SWill Deacon 
44f81ef4a9SWill Deacon /* Watchpoint currently in use for each WRP. */
45f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
46f81ef4a9SWill Deacon 
47f81ef4a9SWill Deacon /* Number of BRP/WRP registers on this CPU. */
48f81ef4a9SWill Deacon static int core_num_brps;
49f81ef4a9SWill Deacon static int core_num_wrps;
50f81ef4a9SWill Deacon 
51f81ef4a9SWill Deacon /* Debug architecture version. */
52f81ef4a9SWill Deacon static u8 debug_arch;
53f81ef4a9SWill Deacon 
5457ba8997SDietmar Eggemann /* Does debug architecture support OS Save and Restore? */
5557ba8997SDietmar Eggemann static bool has_ossr;
5657ba8997SDietmar Eggemann 
57f81ef4a9SWill Deacon /* Maximum supported watchpoint length. */
58f81ef4a9SWill Deacon static u8 max_watchpoint_len;
59f81ef4a9SWill Deacon 
60f81ef4a9SWill Deacon #define READ_WB_REG_CASE(OP2, M, VAL)			\
61f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):				\
629e962f76SDietmar Eggemann 		ARM_DBG_READ(c0, c ## M, OP2, VAL);	\
63f81ef4a9SWill Deacon 		break
64f81ef4a9SWill Deacon 
65f81ef4a9SWill Deacon #define WRITE_WB_REG_CASE(OP2, M, VAL)			\
66f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):				\
679e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c ## M, OP2, VAL);	\
68f81ef4a9SWill Deacon 		break
69f81ef4a9SWill Deacon 
70f81ef4a9SWill Deacon #define GEN_READ_WB_REG_CASES(OP2, VAL)		\
71f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 0, VAL);		\
72f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 1, VAL);		\
73f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 2, VAL);		\
74f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 3, VAL);		\
75f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 4, VAL);		\
76f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 5, VAL);		\
77f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 6, VAL);		\
78f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 7, VAL);		\
79f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 8, VAL);		\
80f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 9, VAL);		\
81f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 10, VAL);		\
82f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 11, VAL);		\
83f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 12, VAL);		\
84f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 13, VAL);		\
85f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 14, VAL);		\
86f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 15, VAL)
87f81ef4a9SWill Deacon 
88f81ef4a9SWill Deacon #define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
89f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
90f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
91f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
92f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
93f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
94f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
95f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
96f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
97f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
98f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
99f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
100f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
101f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
102f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
103f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
104f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 15, VAL)
105f81ef4a9SWill Deacon 
106f81ef4a9SWill Deacon static u32 read_wb_reg(int n)
107f81ef4a9SWill Deacon {
108f81ef4a9SWill Deacon 	u32 val = 0;
109f81ef4a9SWill Deacon 
110f81ef4a9SWill Deacon 	switch (n) {
111f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
112f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
113f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
114f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
115f81ef4a9SWill Deacon 	default:
1168b521cb2SJoe Perches 		pr_warn("attempt to read from unknown breakpoint register %d\n",
1178b521cb2SJoe Perches 			n);
118f81ef4a9SWill Deacon 	}
119f81ef4a9SWill Deacon 
120f81ef4a9SWill Deacon 	return val;
121f81ef4a9SWill Deacon }
122f81ef4a9SWill Deacon 
123f81ef4a9SWill Deacon static void write_wb_reg(int n, u32 val)
124f81ef4a9SWill Deacon {
125f81ef4a9SWill Deacon 	switch (n) {
126f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
127f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
128f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
129f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
130f81ef4a9SWill Deacon 	default:
1318b521cb2SJoe Perches 		pr_warn("attempt to write to unknown breakpoint register %d\n",
1328b521cb2SJoe Perches 			n);
133f81ef4a9SWill Deacon 	}
134f81ef4a9SWill Deacon 	isb();
135f81ef4a9SWill Deacon }
136f81ef4a9SWill Deacon 
1370017ff42SWill Deacon /* Determine debug architecture. */
1380017ff42SWill Deacon static u8 get_debug_arch(void)
1390017ff42SWill Deacon {
1400017ff42SWill Deacon 	u32 didr;
1410017ff42SWill Deacon 
1420017ff42SWill Deacon 	/* Do we implement the extended CPUID interface? */
143d1244336SWill Deacon 	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
1445ad29ea2SWill Deacon 		pr_warn_once("CPUID feature registers not supported. "
145d1244336SWill Deacon 			     "Assuming v6 debug is present.\n");
1460017ff42SWill Deacon 		return ARM_DEBUG_ARCH_V6;
147d1244336SWill Deacon 	}
1480017ff42SWill Deacon 
1499e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
1500017ff42SWill Deacon 	return (didr >> 16) & 0xf;
1510017ff42SWill Deacon }
1520017ff42SWill Deacon 
1530017ff42SWill Deacon u8 arch_get_debug_arch(void)
1540017ff42SWill Deacon {
1550017ff42SWill Deacon 	return debug_arch;
1560017ff42SWill Deacon }
1570017ff42SWill Deacon 
15866e1cfe6SWill Deacon static int debug_arch_supported(void)
15966e1cfe6SWill Deacon {
16066e1cfe6SWill Deacon 	u8 arch = get_debug_arch();
161b5d5b8f9SWill Deacon 
162b5d5b8f9SWill Deacon 	/* We don't support the memory-mapped interface. */
163b5d5b8f9SWill Deacon 	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
164b5d5b8f9SWill Deacon 		arch >= ARM_DEBUG_ARCH_V7_1;
16566e1cfe6SWill Deacon }
16666e1cfe6SWill Deacon 
167bf880114SWill Deacon /* Can we determine the watchpoint access type from the fsr? */
168bf880114SWill Deacon static int debug_exception_updates_fsr(void)
169bf880114SWill Deacon {
1705b61d4a5SChristopher Covington 	return get_debug_arch() >= ARM_DEBUG_ARCH_V8;
171bf880114SWill Deacon }
172bf880114SWill Deacon 
173c512de95SWill Deacon /* Determine number of WRP registers available. */
174c512de95SWill Deacon static int get_num_wrp_resources(void)
175c512de95SWill Deacon {
176c512de95SWill Deacon 	u32 didr;
1779e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
178c512de95SWill Deacon 	return ((didr >> 28) & 0xf) + 1;
179c512de95SWill Deacon }
180c512de95SWill Deacon 
181c512de95SWill Deacon /* Determine number of BRP registers available. */
1820017ff42SWill Deacon static int get_num_brp_resources(void)
1830017ff42SWill Deacon {
1840017ff42SWill Deacon 	u32 didr;
1859e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
1860017ff42SWill Deacon 	return ((didr >> 24) & 0xf) + 1;
1870017ff42SWill Deacon }
1880017ff42SWill Deacon 
1890017ff42SWill Deacon /* Does this core support mismatch breakpoints? */
1900017ff42SWill Deacon static int core_has_mismatch_brps(void)
1910017ff42SWill Deacon {
1920017ff42SWill Deacon 	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
1930017ff42SWill Deacon 		get_num_brp_resources() > 1);
1940017ff42SWill Deacon }
1950017ff42SWill Deacon 
1960017ff42SWill Deacon /* Determine number of usable WRPs available. */
1970017ff42SWill Deacon static int get_num_wrps(void)
1980017ff42SWill Deacon {
1990017ff42SWill Deacon 	/*
200c512de95SWill Deacon 	 * On debug architectures prior to 7.1, when a watchpoint fires, the
201c512de95SWill Deacon 	 * only way to work out which watchpoint it was is by disassembling
202c512de95SWill Deacon 	 * the faulting instruction and working out the address of the memory
203c512de95SWill Deacon 	 * access.
2040017ff42SWill Deacon 	 *
2050017ff42SWill Deacon 	 * Furthermore, we can only do this if the watchpoint was precise
2060017ff42SWill Deacon 	 * since imprecise watchpoints prevent us from calculating register
2070017ff42SWill Deacon 	 * based addresses.
2080017ff42SWill Deacon 	 *
2090017ff42SWill Deacon 	 * Providing we have more than 1 breakpoint register, we only report
2100017ff42SWill Deacon 	 * a single watchpoint register for the time being. This way, we always
2110017ff42SWill Deacon 	 * know which watchpoint fired. In the future we can either add a
2120017ff42SWill Deacon 	 * disassembler and address generation emulator, or we can insert a
2130017ff42SWill Deacon 	 * check to see if the DFAR is set on watchpoint exception entry
2140017ff42SWill Deacon 	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
2150017ff42SWill Deacon 	 * that it is set on some implementations].
2160017ff42SWill Deacon 	 */
217c512de95SWill Deacon 	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
218c512de95SWill Deacon 		return 1;
2190017ff42SWill Deacon 
220c512de95SWill Deacon 	return get_num_wrp_resources();
2210017ff42SWill Deacon }
2220017ff42SWill Deacon 
2230017ff42SWill Deacon /* Determine number of usable BRPs available. */
2240017ff42SWill Deacon static int get_num_brps(void)
2250017ff42SWill Deacon {
2260017ff42SWill Deacon 	int brps = get_num_brp_resources();
227c512de95SWill Deacon 	return core_has_mismatch_brps() ? brps - 1 : brps;
2280017ff42SWill Deacon }
2290017ff42SWill Deacon 
230f81ef4a9SWill Deacon /*
231f81ef4a9SWill Deacon  * In order to access the breakpoint/watchpoint control registers,
232f81ef4a9SWill Deacon  * we must be running in debug monitor mode. Unfortunately, we can
233f81ef4a9SWill Deacon  * be put into halting debug mode at any time by an external debugger
234f81ef4a9SWill Deacon  * but there is nothing we can do to prevent that.
235f81ef4a9SWill Deacon  */
2360daa034eSWill Deacon static int monitor_mode_enabled(void)
2370daa034eSWill Deacon {
2380daa034eSWill Deacon 	u32 dscr;
2399e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
2400daa034eSWill Deacon 	return !!(dscr & ARM_DSCR_MDBGEN);
2410daa034eSWill Deacon }
2420daa034eSWill Deacon 
243f81ef4a9SWill Deacon static int enable_monitor_mode(void)
244f81ef4a9SWill Deacon {
245f81ef4a9SWill Deacon 	u32 dscr;
2469e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
247f81ef4a9SWill Deacon 
2488fbf397cSWill Deacon 	/* If monitor mode is already enabled, just return. */
2498fbf397cSWill Deacon 	if (dscr & ARM_DSCR_MDBGEN)
2508fbf397cSWill Deacon 		goto out;
2518fbf397cSWill Deacon 
252f81ef4a9SWill Deacon 	/* Write to the corresponding DSCR. */
2538fbf397cSWill Deacon 	switch (get_debug_arch()) {
254f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6:
255f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
2569e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c1, 0, (dscr | ARM_DSCR_MDBGEN));
257f81ef4a9SWill Deacon 		break;
258f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
259b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
2605b61d4a5SChristopher Covington 	case ARM_DEBUG_ARCH_V8:
2619e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c2, 2, (dscr | ARM_DSCR_MDBGEN));
262b59a540cSWill Deacon 		isb();
263f81ef4a9SWill Deacon 		break;
264f81ef4a9SWill Deacon 	default:
265614bea50SWill Deacon 		return -ENODEV;
266f81ef4a9SWill Deacon 	}
267f81ef4a9SWill Deacon 
268f81ef4a9SWill Deacon 	/* Check that the write made it through. */
2699e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
270f435ab79SWill Deacon 	if (!(dscr & ARM_DSCR_MDBGEN)) {
271f435ab79SWill Deacon 		pr_warn_once("Failed to enable monitor mode on CPU %d.\n",
272f435ab79SWill Deacon 				smp_processor_id());
273614bea50SWill Deacon 		return -EPERM;
274f435ab79SWill Deacon 	}
275f81ef4a9SWill Deacon 
276f81ef4a9SWill Deacon out:
277614bea50SWill Deacon 	return 0;
278f81ef4a9SWill Deacon }
279f81ef4a9SWill Deacon 
2808fbf397cSWill Deacon int hw_breakpoint_slots(int type)
2818fbf397cSWill Deacon {
28266e1cfe6SWill Deacon 	if (!debug_arch_supported())
28366e1cfe6SWill Deacon 		return 0;
28466e1cfe6SWill Deacon 
2858fbf397cSWill Deacon 	/*
2868fbf397cSWill Deacon 	 * We can be called early, so don't rely on
2878fbf397cSWill Deacon 	 * our static variables being initialised.
2888fbf397cSWill Deacon 	 */
2898fbf397cSWill Deacon 	switch (type) {
2908fbf397cSWill Deacon 	case TYPE_INST:
2918fbf397cSWill Deacon 		return get_num_brps();
2928fbf397cSWill Deacon 	case TYPE_DATA:
2938fbf397cSWill Deacon 		return get_num_wrps();
2948fbf397cSWill Deacon 	default:
2958b521cb2SJoe Perches 		pr_warn("unknown slot type: %d\n", type);
2968fbf397cSWill Deacon 		return 0;
2978fbf397cSWill Deacon 	}
2988fbf397cSWill Deacon }
2998fbf397cSWill Deacon 
300f81ef4a9SWill Deacon /*
301f81ef4a9SWill Deacon  * Check if 8-bit byte-address select is available.
302f81ef4a9SWill Deacon  * This clobbers WRP 0.
303f81ef4a9SWill Deacon  */
304f81ef4a9SWill Deacon static u8 get_max_wp_len(void)
305f81ef4a9SWill Deacon {
306f81ef4a9SWill Deacon 	u32 ctrl_reg;
307f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
308f81ef4a9SWill Deacon 	u8 size = 4;
309f81ef4a9SWill Deacon 
310f81ef4a9SWill Deacon 	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
311f81ef4a9SWill Deacon 		goto out;
312f81ef4a9SWill Deacon 
313f81ef4a9SWill Deacon 	memset(&ctrl, 0, sizeof(ctrl));
314f81ef4a9SWill Deacon 	ctrl.len = ARM_BREAKPOINT_LEN_8;
315f81ef4a9SWill Deacon 	ctrl_reg = encode_ctrl_reg(ctrl);
316f81ef4a9SWill Deacon 
317f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WVR, 0);
318f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
319f81ef4a9SWill Deacon 	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
320f81ef4a9SWill Deacon 		size = 8;
321f81ef4a9SWill Deacon 
322f81ef4a9SWill Deacon out:
323f81ef4a9SWill Deacon 	return size;
324f81ef4a9SWill Deacon }
325f81ef4a9SWill Deacon 
326f81ef4a9SWill Deacon u8 arch_get_max_wp_len(void)
327f81ef4a9SWill Deacon {
328f81ef4a9SWill Deacon 	return max_watchpoint_len;
329f81ef4a9SWill Deacon }
330f81ef4a9SWill Deacon 
331f81ef4a9SWill Deacon /*
332f81ef4a9SWill Deacon  * Install a perf counter breakpoint.
333f81ef4a9SWill Deacon  */
334f81ef4a9SWill Deacon int arch_install_hw_breakpoint(struct perf_event *bp)
335f81ef4a9SWill Deacon {
336f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
337f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
3380daa034eSWill Deacon 	int i, max_slots, ctrl_base, val_base;
33993a04a34SWill Deacon 	u32 addr, ctrl;
340f81ef4a9SWill Deacon 
34193a04a34SWill Deacon 	addr = info->address;
34293a04a34SWill Deacon 	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
34393a04a34SWill Deacon 
344f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
345f81ef4a9SWill Deacon 		/* Breakpoint */
346f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_BCR;
347f81ef4a9SWill Deacon 		val_base = ARM_BASE_BVR;
3481436c1aaSChristoph Lameter 		slots = this_cpu_ptr(bp_on_reg);
3490017ff42SWill Deacon 		max_slots = core_num_brps;
350f81ef4a9SWill Deacon 	} else {
351f81ef4a9SWill Deacon 		/* Watchpoint */
352f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_WCR;
353f81ef4a9SWill Deacon 		val_base = ARM_BASE_WVR;
3541436c1aaSChristoph Lameter 		slots = this_cpu_ptr(wp_on_reg);
355f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
356f81ef4a9SWill Deacon 	}
357f81ef4a9SWill Deacon 
358f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
359f81ef4a9SWill Deacon 		slot = &slots[i];
360f81ef4a9SWill Deacon 
361f81ef4a9SWill Deacon 		if (!*slot) {
362f81ef4a9SWill Deacon 			*slot = bp;
363f81ef4a9SWill Deacon 			break;
364f81ef4a9SWill Deacon 		}
365f81ef4a9SWill Deacon 	}
366f81ef4a9SWill Deacon 
367f435ab79SWill Deacon 	if (i == max_slots) {
3688b521cb2SJoe Perches 		pr_warn("Can't find any breakpoint slot\n");
3690daa034eSWill Deacon 		return -EBUSY;
370f435ab79SWill Deacon 	}
371f81ef4a9SWill Deacon 
3726f26aa05SWill Deacon 	/* Override the breakpoint data with the step data. */
3736f26aa05SWill Deacon 	if (info->step_ctrl.enabled) {
3746f26aa05SWill Deacon 		addr = info->trigger & ~0x3;
3756f26aa05SWill Deacon 		ctrl = encode_ctrl_reg(info->step_ctrl);
3766f26aa05SWill Deacon 		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
3776f26aa05SWill Deacon 			i = 0;
3786f26aa05SWill Deacon 			ctrl_base = ARM_BASE_BCR + core_num_brps;
3796f26aa05SWill Deacon 			val_base = ARM_BASE_BVR + core_num_brps;
3806f26aa05SWill Deacon 		}
3816f26aa05SWill Deacon 	}
3826f26aa05SWill Deacon 
383f81ef4a9SWill Deacon 	/* Setup the address register. */
38493a04a34SWill Deacon 	write_wb_reg(val_base + i, addr);
385f81ef4a9SWill Deacon 
386f81ef4a9SWill Deacon 	/* Setup the control register. */
38793a04a34SWill Deacon 	write_wb_reg(ctrl_base + i, ctrl);
3880daa034eSWill Deacon 	return 0;
389f81ef4a9SWill Deacon }
390f81ef4a9SWill Deacon 
391f81ef4a9SWill Deacon void arch_uninstall_hw_breakpoint(struct perf_event *bp)
392f81ef4a9SWill Deacon {
393f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
394f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
395f81ef4a9SWill Deacon 	int i, max_slots, base;
396f81ef4a9SWill Deacon 
397f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
398f81ef4a9SWill Deacon 		/* Breakpoint */
399f81ef4a9SWill Deacon 		base = ARM_BASE_BCR;
4001436c1aaSChristoph Lameter 		slots = this_cpu_ptr(bp_on_reg);
4010017ff42SWill Deacon 		max_slots = core_num_brps;
402f81ef4a9SWill Deacon 	} else {
403f81ef4a9SWill Deacon 		/* Watchpoint */
404f81ef4a9SWill Deacon 		base = ARM_BASE_WCR;
4051436c1aaSChristoph Lameter 		slots = this_cpu_ptr(wp_on_reg);
406f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
407f81ef4a9SWill Deacon 	}
408f81ef4a9SWill Deacon 
409f81ef4a9SWill Deacon 	/* Remove the breakpoint. */
410f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
411f81ef4a9SWill Deacon 		slot = &slots[i];
412f81ef4a9SWill Deacon 
413f81ef4a9SWill Deacon 		if (*slot == bp) {
414f81ef4a9SWill Deacon 			*slot = NULL;
415f81ef4a9SWill Deacon 			break;
416f81ef4a9SWill Deacon 		}
417f81ef4a9SWill Deacon 	}
418f81ef4a9SWill Deacon 
419f435ab79SWill Deacon 	if (i == max_slots) {
4208b521cb2SJoe Perches 		pr_warn("Can't find any breakpoint slot\n");
421f81ef4a9SWill Deacon 		return;
422f435ab79SWill Deacon 	}
423f81ef4a9SWill Deacon 
4246f26aa05SWill Deacon 	/* Ensure that we disable the mismatch breakpoint. */
4256f26aa05SWill Deacon 	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
4266f26aa05SWill Deacon 	    info->step_ctrl.enabled) {
4276f26aa05SWill Deacon 		i = 0;
4286f26aa05SWill Deacon 		base = ARM_BASE_BCR + core_num_brps;
4296f26aa05SWill Deacon 	}
4306f26aa05SWill Deacon 
431f81ef4a9SWill Deacon 	/* Reset the control register. */
432f81ef4a9SWill Deacon 	write_wb_reg(base + i, 0);
433f81ef4a9SWill Deacon }
434f81ef4a9SWill Deacon 
435f81ef4a9SWill Deacon static int get_hbp_len(u8 hbp_len)
436f81ef4a9SWill Deacon {
437f81ef4a9SWill Deacon 	unsigned int len_in_bytes = 0;
438f81ef4a9SWill Deacon 
439f81ef4a9SWill Deacon 	switch (hbp_len) {
440f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
441f81ef4a9SWill Deacon 		len_in_bytes = 1;
442f81ef4a9SWill Deacon 		break;
443f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
444f81ef4a9SWill Deacon 		len_in_bytes = 2;
445f81ef4a9SWill Deacon 		break;
446f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
447f81ef4a9SWill Deacon 		len_in_bytes = 4;
448f81ef4a9SWill Deacon 		break;
449f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
450f81ef4a9SWill Deacon 		len_in_bytes = 8;
451f81ef4a9SWill Deacon 		break;
452f81ef4a9SWill Deacon 	}
453f81ef4a9SWill Deacon 
454f81ef4a9SWill Deacon 	return len_in_bytes;
455f81ef4a9SWill Deacon }
456f81ef4a9SWill Deacon 
457f81ef4a9SWill Deacon /*
458f81ef4a9SWill Deacon  * Check whether bp virtual address is in kernel space.
459f81ef4a9SWill Deacon  */
460f81ef4a9SWill Deacon int arch_check_bp_in_kernelspace(struct perf_event *bp)
461f81ef4a9SWill Deacon {
462f81ef4a9SWill Deacon 	unsigned int len;
463f81ef4a9SWill Deacon 	unsigned long va;
464f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
465f81ef4a9SWill Deacon 
466f81ef4a9SWill Deacon 	va = info->address;
467f81ef4a9SWill Deacon 	len = get_hbp_len(info->ctrl.len);
468f81ef4a9SWill Deacon 
469f81ef4a9SWill Deacon 	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
470f81ef4a9SWill Deacon }
471f81ef4a9SWill Deacon 
472f81ef4a9SWill Deacon /*
473f81ef4a9SWill Deacon  * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
474f81ef4a9SWill Deacon  * Hopefully this will disappear when ptrace can bypass the conversion
475f81ef4a9SWill Deacon  * to generic breakpoint descriptions.
476f81ef4a9SWill Deacon  */
477f81ef4a9SWill Deacon int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
478f81ef4a9SWill Deacon 			   int *gen_len, int *gen_type)
479f81ef4a9SWill Deacon {
480f81ef4a9SWill Deacon 	/* Type */
481f81ef4a9SWill Deacon 	switch (ctrl.type) {
482f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_EXECUTE:
483f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_X;
484f81ef4a9SWill Deacon 		break;
485f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD:
486f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_R;
487f81ef4a9SWill Deacon 		break;
488f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_STORE:
489f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_W;
490f81ef4a9SWill Deacon 		break;
491f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
492f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_RW;
493f81ef4a9SWill Deacon 		break;
494f81ef4a9SWill Deacon 	default:
495f81ef4a9SWill Deacon 		return -EINVAL;
496f81ef4a9SWill Deacon 	}
497f81ef4a9SWill Deacon 
498f81ef4a9SWill Deacon 	/* Len */
499f81ef4a9SWill Deacon 	switch (ctrl.len) {
500f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
501f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_1;
502f81ef4a9SWill Deacon 		break;
503f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
504f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_2;
505f81ef4a9SWill Deacon 		break;
506f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
507f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_4;
508f81ef4a9SWill Deacon 		break;
509f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
510f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_8;
511f81ef4a9SWill Deacon 		break;
512f81ef4a9SWill Deacon 	default:
513f81ef4a9SWill Deacon 		return -EINVAL;
514f81ef4a9SWill Deacon 	}
515f81ef4a9SWill Deacon 
516f81ef4a9SWill Deacon 	return 0;
517f81ef4a9SWill Deacon }
518f81ef4a9SWill Deacon 
519f81ef4a9SWill Deacon /*
520f81ef4a9SWill Deacon  * Construct an arch_hw_breakpoint from a perf_event.
521f81ef4a9SWill Deacon  */
522f81ef4a9SWill Deacon static int arch_build_bp_info(struct perf_event *bp)
523f81ef4a9SWill Deacon {
524f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
525f81ef4a9SWill Deacon 
526f81ef4a9SWill Deacon 	/* Type */
527f81ef4a9SWill Deacon 	switch (bp->attr.bp_type) {
528f81ef4a9SWill Deacon 	case HW_BREAKPOINT_X:
529f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
530f81ef4a9SWill Deacon 		break;
531f81ef4a9SWill Deacon 	case HW_BREAKPOINT_R:
532f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD;
533f81ef4a9SWill Deacon 		break;
534f81ef4a9SWill Deacon 	case HW_BREAKPOINT_W:
535f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_STORE;
536f81ef4a9SWill Deacon 		break;
537f81ef4a9SWill Deacon 	case HW_BREAKPOINT_RW:
538f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
539f81ef4a9SWill Deacon 		break;
540f81ef4a9SWill Deacon 	default:
541f81ef4a9SWill Deacon 		return -EINVAL;
542f81ef4a9SWill Deacon 	}
543f81ef4a9SWill Deacon 
544f81ef4a9SWill Deacon 	/* Len */
545f81ef4a9SWill Deacon 	switch (bp->attr.bp_len) {
546f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_1:
547f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_1;
548f81ef4a9SWill Deacon 		break;
549f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_2:
550f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_2;
551f81ef4a9SWill Deacon 		break;
552f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_4:
553f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_4;
554f81ef4a9SWill Deacon 		break;
555f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_8:
556f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_8;
557f81ef4a9SWill Deacon 		if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
558f81ef4a9SWill Deacon 			&& max_watchpoint_len >= 8)
559f81ef4a9SWill Deacon 			break;
560f81ef4a9SWill Deacon 	default:
561f81ef4a9SWill Deacon 		return -EINVAL;
562f81ef4a9SWill Deacon 	}
563f81ef4a9SWill Deacon 
5646ee33c27SWill Deacon 	/*
5656ee33c27SWill Deacon 	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
5666ee33c27SWill Deacon 	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
5676ee33c27SWill Deacon 	 * by the hardware and must be aligned to the appropriate number of
5686ee33c27SWill Deacon 	 * bytes.
5696ee33c27SWill Deacon 	 */
5706ee33c27SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
5716ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
5726ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_4)
5736ee33c27SWill Deacon 		return -EINVAL;
5746ee33c27SWill Deacon 
575f81ef4a9SWill Deacon 	/* Address */
576f81ef4a9SWill Deacon 	info->address = bp->attr.bp_addr;
577f81ef4a9SWill Deacon 
578f81ef4a9SWill Deacon 	/* Privilege */
579f81ef4a9SWill Deacon 	info->ctrl.privilege = ARM_BREAKPOINT_USER;
58093a04a34SWill Deacon 	if (arch_check_bp_in_kernelspace(bp))
581f81ef4a9SWill Deacon 		info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
582f81ef4a9SWill Deacon 
583f81ef4a9SWill Deacon 	/* Enabled? */
584f81ef4a9SWill Deacon 	info->ctrl.enabled = !bp->attr.disabled;
585f81ef4a9SWill Deacon 
586f81ef4a9SWill Deacon 	/* Mismatch */
587f81ef4a9SWill Deacon 	info->ctrl.mismatch = 0;
588f81ef4a9SWill Deacon 
589f81ef4a9SWill Deacon 	return 0;
590f81ef4a9SWill Deacon }
591f81ef4a9SWill Deacon 
592f81ef4a9SWill Deacon /*
593f81ef4a9SWill Deacon  * Validate the arch-specific HW Breakpoint register settings.
594f81ef4a9SWill Deacon  */
595f81ef4a9SWill Deacon int arch_validate_hwbkpt_settings(struct perf_event *bp)
596f81ef4a9SWill Deacon {
597f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
598f81ef4a9SWill Deacon 	int ret = 0;
5996ee33c27SWill Deacon 	u32 offset, alignment_mask = 0x3;
600f81ef4a9SWill Deacon 
6010daa034eSWill Deacon 	/* Ensure that we are in monitor debug mode. */
6020daa034eSWill Deacon 	if (!monitor_mode_enabled())
6030daa034eSWill Deacon 		return -ENODEV;
6040daa034eSWill Deacon 
605f81ef4a9SWill Deacon 	/* Build the arch_hw_breakpoint. */
606f81ef4a9SWill Deacon 	ret = arch_build_bp_info(bp);
607f81ef4a9SWill Deacon 	if (ret)
608f81ef4a9SWill Deacon 		goto out;
609f81ef4a9SWill Deacon 
610f81ef4a9SWill Deacon 	/* Check address alignment. */
611f81ef4a9SWill Deacon 	if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
612f81ef4a9SWill Deacon 		alignment_mask = 0x7;
6136ee33c27SWill Deacon 	offset = info->address & alignment_mask;
6146ee33c27SWill Deacon 	switch (offset) {
6156ee33c27SWill Deacon 	case 0:
6166ee33c27SWill Deacon 		/* Aligned */
6176ee33c27SWill Deacon 		break;
6186ee33c27SWill Deacon 	case 1:
6196ee33c27SWill Deacon 	case 2:
6206ee33c27SWill Deacon 		/* Allow halfword watchpoints and breakpoints. */
6216ee33c27SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
6226ee33c27SWill Deacon 			break;
623d968d2b8SWill Deacon 	case 3:
624d968d2b8SWill Deacon 		/* Allow single byte watchpoint. */
625d968d2b8SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
626d968d2b8SWill Deacon 			break;
6276ee33c27SWill Deacon 	default:
6286ee33c27SWill Deacon 		ret = -EINVAL;
629f81ef4a9SWill Deacon 		goto out;
630f81ef4a9SWill Deacon 	}
631f81ef4a9SWill Deacon 
6326ee33c27SWill Deacon 	info->address &= ~alignment_mask;
633f81ef4a9SWill Deacon 	info->ctrl.len <<= offset;
634f81ef4a9SWill Deacon 
635bf880114SWill Deacon 	if (!bp->overflow_handler) {
636f81ef4a9SWill Deacon 		/*
637bf880114SWill Deacon 		 * Mismatch breakpoints are required for single-stepping
638bf880114SWill Deacon 		 * breakpoints.
639f81ef4a9SWill Deacon 		 */
640bf880114SWill Deacon 		if (!core_has_mismatch_brps())
641bf880114SWill Deacon 			return -EINVAL;
642bf880114SWill Deacon 
643bf880114SWill Deacon 		/* We don't allow mismatch breakpoints in kernel space. */
644bf880114SWill Deacon 		if (arch_check_bp_in_kernelspace(bp))
645bf880114SWill Deacon 			return -EPERM;
646bf880114SWill Deacon 
647bf880114SWill Deacon 		/*
648bf880114SWill Deacon 		 * Per-cpu breakpoints are not supported by our stepping
649bf880114SWill Deacon 		 * mechanism.
650bf880114SWill Deacon 		 */
651*50f16a8bSPeter Zijlstra 		if (!bp->hw.target)
652bf880114SWill Deacon 			return -EINVAL;
653bf880114SWill Deacon 
654bf880114SWill Deacon 		/*
655bf880114SWill Deacon 		 * We only support specific access types if the fsr
656bf880114SWill Deacon 		 * reports them.
657bf880114SWill Deacon 		 */
658bf880114SWill Deacon 		if (!debug_exception_updates_fsr() &&
659bf880114SWill Deacon 		    (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
660bf880114SWill Deacon 		     info->ctrl.type == ARM_BREAKPOINT_STORE))
661bf880114SWill Deacon 			return -EINVAL;
662f81ef4a9SWill Deacon 	}
663bf880114SWill Deacon 
664f81ef4a9SWill Deacon out:
665f81ef4a9SWill Deacon 	return ret;
666f81ef4a9SWill Deacon }
667f81ef4a9SWill Deacon 
6689ebb3cbcSWill Deacon /*
6699ebb3cbcSWill Deacon  * Enable/disable single-stepping over the breakpoint bp at address addr.
6709ebb3cbcSWill Deacon  */
6719ebb3cbcSWill Deacon static void enable_single_step(struct perf_event *bp, u32 addr)
672f81ef4a9SWill Deacon {
6739ebb3cbcSWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
674f81ef4a9SWill Deacon 
6759ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6769ebb3cbcSWill Deacon 	info->step_ctrl.mismatch  = 1;
6779ebb3cbcSWill Deacon 	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
6789ebb3cbcSWill Deacon 	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
6799ebb3cbcSWill Deacon 	info->step_ctrl.privilege = info->ctrl.privilege;
6809ebb3cbcSWill Deacon 	info->step_ctrl.enabled	  = 1;
6819ebb3cbcSWill Deacon 	info->trigger		  = addr;
6829ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
683f81ef4a9SWill Deacon }
6849ebb3cbcSWill Deacon 
6859ebb3cbcSWill Deacon static void disable_single_step(struct perf_event *bp)
6869ebb3cbcSWill Deacon {
6879ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6889ebb3cbcSWill Deacon 	counter_arch_bp(bp)->step_ctrl.enabled = 0;
6899ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
690f81ef4a9SWill Deacon }
691f81ef4a9SWill Deacon 
6926f26aa05SWill Deacon static void watchpoint_handler(unsigned long addr, unsigned int fsr,
6936f26aa05SWill Deacon 			       struct pt_regs *regs)
694f81ef4a9SWill Deacon {
6956f26aa05SWill Deacon 	int i, access;
6966f26aa05SWill Deacon 	u32 val, ctrl_reg, alignment_mask;
6974a55c18eSWill Deacon 	struct perf_event *wp, **slots;
698f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
6996f26aa05SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
700f81ef4a9SWill Deacon 
7011436c1aaSChristoph Lameter 	slots = this_cpu_ptr(wp_on_reg);
7024a55c18eSWill Deacon 
703f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
704f81ef4a9SWill Deacon 		rcu_read_lock();
705f81ef4a9SWill Deacon 
70693a04a34SWill Deacon 		wp = slots[i];
70793a04a34SWill Deacon 
7086f26aa05SWill Deacon 		if (wp == NULL)
7096f26aa05SWill Deacon 			goto unlock;
7106f26aa05SWill Deacon 
7116f26aa05SWill Deacon 		info = counter_arch_bp(wp);
7126f26aa05SWill Deacon 		/*
7136f26aa05SWill Deacon 		 * The DFAR is an unknown value on debug architectures prior
7146f26aa05SWill Deacon 		 * to 7.1. Since we only allow a single watchpoint on these
7156f26aa05SWill Deacon 		 * older CPUs, we can set the trigger to the lowest possible
7166f26aa05SWill Deacon 		 * faulting address.
7176f26aa05SWill Deacon 		 */
7186f26aa05SWill Deacon 		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
7196f26aa05SWill Deacon 			BUG_ON(i > 0);
7206f26aa05SWill Deacon 			info->trigger = wp->attr.bp_addr;
7216f26aa05SWill Deacon 		} else {
7226f26aa05SWill Deacon 			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
7236f26aa05SWill Deacon 				alignment_mask = 0x7;
7246f26aa05SWill Deacon 			else
7256f26aa05SWill Deacon 				alignment_mask = 0x3;
7266f26aa05SWill Deacon 
7276f26aa05SWill Deacon 			/* Check if the watchpoint value matches. */
7286f26aa05SWill Deacon 			val = read_wb_reg(ARM_BASE_WVR + i);
7296f26aa05SWill Deacon 			if (val != (addr & ~alignment_mask))
7306f26aa05SWill Deacon 				goto unlock;
7316f26aa05SWill Deacon 
7326f26aa05SWill Deacon 			/* Possible match, check the byte address select. */
7336f26aa05SWill Deacon 			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
7346f26aa05SWill Deacon 			decode_ctrl_reg(ctrl_reg, &ctrl);
7356f26aa05SWill Deacon 			if (!((1 << (addr & alignment_mask)) & ctrl.len))
7366f26aa05SWill Deacon 				goto unlock;
7376f26aa05SWill Deacon 
7386f26aa05SWill Deacon 			/* Check that the access type matches. */
739bf880114SWill Deacon 			if (debug_exception_updates_fsr()) {
740bf880114SWill Deacon 				access = (fsr & ARM_FSR_ACCESS_MASK) ?
741bf880114SWill Deacon 					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
7426f26aa05SWill Deacon 				if (!(access & hw_breakpoint_type(wp)))
7436f26aa05SWill Deacon 					goto unlock;
744bf880114SWill Deacon 			}
7456f26aa05SWill Deacon 
7466f26aa05SWill Deacon 			/* We have a winner. */
7476f26aa05SWill Deacon 			info->trigger = addr;
748f81ef4a9SWill Deacon 		}
749f81ef4a9SWill Deacon 
750f81ef4a9SWill Deacon 		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
75193a04a34SWill Deacon 		perf_bp_event(wp, regs);
752f81ef4a9SWill Deacon 
753f81ef4a9SWill Deacon 		/*
754f81ef4a9SWill Deacon 		 * If no overflow handler is present, insert a temporary
755f81ef4a9SWill Deacon 		 * mismatch breakpoint so we can single-step over the
756f81ef4a9SWill Deacon 		 * watchpoint trigger.
757f81ef4a9SWill Deacon 		 */
7589ebb3cbcSWill Deacon 		if (!wp->overflow_handler)
7599ebb3cbcSWill Deacon 			enable_single_step(wp, instruction_pointer(regs));
760f81ef4a9SWill Deacon 
7616f26aa05SWill Deacon unlock:
762f81ef4a9SWill Deacon 		rcu_read_unlock();
763f81ef4a9SWill Deacon 	}
764f81ef4a9SWill Deacon }
765f81ef4a9SWill Deacon 
76693a04a34SWill Deacon static void watchpoint_single_step_handler(unsigned long pc)
76793a04a34SWill Deacon {
76893a04a34SWill Deacon 	int i;
7694a55c18eSWill Deacon 	struct perf_event *wp, **slots;
77093a04a34SWill Deacon 	struct arch_hw_breakpoint *info;
77193a04a34SWill Deacon 
7721436c1aaSChristoph Lameter 	slots = this_cpu_ptr(wp_on_reg);
7734a55c18eSWill Deacon 
774c512de95SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
77593a04a34SWill Deacon 		rcu_read_lock();
77693a04a34SWill Deacon 
77793a04a34SWill Deacon 		wp = slots[i];
77893a04a34SWill Deacon 
77993a04a34SWill Deacon 		if (wp == NULL)
78093a04a34SWill Deacon 			goto unlock;
78193a04a34SWill Deacon 
78293a04a34SWill Deacon 		info = counter_arch_bp(wp);
78393a04a34SWill Deacon 		if (!info->step_ctrl.enabled)
78493a04a34SWill Deacon 			goto unlock;
78593a04a34SWill Deacon 
78693a04a34SWill Deacon 		/*
78793a04a34SWill Deacon 		 * Restore the original watchpoint if we've completed the
78893a04a34SWill Deacon 		 * single-step.
78993a04a34SWill Deacon 		 */
7909ebb3cbcSWill Deacon 		if (info->trigger != pc)
7919ebb3cbcSWill Deacon 			disable_single_step(wp);
79293a04a34SWill Deacon 
79393a04a34SWill Deacon unlock:
79493a04a34SWill Deacon 		rcu_read_unlock();
79593a04a34SWill Deacon 	}
79693a04a34SWill Deacon }
79793a04a34SWill Deacon 
798f81ef4a9SWill Deacon static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
799f81ef4a9SWill Deacon {
800f81ef4a9SWill Deacon 	int i;
801f81ef4a9SWill Deacon 	u32 ctrl_reg, val, addr;
8024a55c18eSWill Deacon 	struct perf_event *bp, **slots;
803f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
804f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
805f81ef4a9SWill Deacon 
8061436c1aaSChristoph Lameter 	slots = this_cpu_ptr(bp_on_reg);
8074a55c18eSWill Deacon 
808f81ef4a9SWill Deacon 	/* The exception entry code places the amended lr in the PC. */
809f81ef4a9SWill Deacon 	addr = regs->ARM_pc;
810f81ef4a9SWill Deacon 
81193a04a34SWill Deacon 	/* Check the currently installed breakpoints first. */
81293a04a34SWill Deacon 	for (i = 0; i < core_num_brps; ++i) {
813f81ef4a9SWill Deacon 		rcu_read_lock();
814f81ef4a9SWill Deacon 
815f81ef4a9SWill Deacon 		bp = slots[i];
816f81ef4a9SWill Deacon 
8179ebb3cbcSWill Deacon 		if (bp == NULL)
8189ebb3cbcSWill Deacon 			goto unlock;
819f81ef4a9SWill Deacon 
8209ebb3cbcSWill Deacon 		info = counter_arch_bp(bp);
821f81ef4a9SWill Deacon 
822f81ef4a9SWill Deacon 		/* Check if the breakpoint value matches. */
823f81ef4a9SWill Deacon 		val = read_wb_reg(ARM_BASE_BVR + i);
824f81ef4a9SWill Deacon 		if (val != (addr & ~0x3))
8259ebb3cbcSWill Deacon 			goto mismatch;
826f81ef4a9SWill Deacon 
827f81ef4a9SWill Deacon 		/* Possible match, check the byte address select to confirm. */
828f81ef4a9SWill Deacon 		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
829f81ef4a9SWill Deacon 		decode_ctrl_reg(ctrl_reg, &ctrl);
830f81ef4a9SWill Deacon 		if ((1 << (addr & 0x3)) & ctrl.len) {
831f81ef4a9SWill Deacon 			info->trigger = addr;
832f81ef4a9SWill Deacon 			pr_debug("breakpoint fired: address = 0x%x\n", addr);
833f81ef4a9SWill Deacon 			perf_bp_event(bp, regs);
8349ebb3cbcSWill Deacon 			if (!bp->overflow_handler)
8359ebb3cbcSWill Deacon 				enable_single_step(bp, addr);
8369ebb3cbcSWill Deacon 			goto unlock;
837f81ef4a9SWill Deacon 		}
838f81ef4a9SWill Deacon 
8399ebb3cbcSWill Deacon mismatch:
8409ebb3cbcSWill Deacon 		/* If we're stepping a breakpoint, it can now be restored. */
8419ebb3cbcSWill Deacon 		if (info->step_ctrl.enabled)
8429ebb3cbcSWill Deacon 			disable_single_step(bp);
8439ebb3cbcSWill Deacon unlock:
844f81ef4a9SWill Deacon 		rcu_read_unlock();
845f81ef4a9SWill Deacon 	}
84693a04a34SWill Deacon 
84793a04a34SWill Deacon 	/* Handle any pending watchpoint single-step breakpoints. */
84893a04a34SWill Deacon 	watchpoint_single_step_handler(addr);
849f81ef4a9SWill Deacon }
850f81ef4a9SWill Deacon 
851f81ef4a9SWill Deacon /*
852f81ef4a9SWill Deacon  * Called from either the Data Abort Handler [watchpoint] or the
85302fe2845SRussell King  * Prefetch Abort Handler [breakpoint] with interrupts disabled.
854f81ef4a9SWill Deacon  */
855f81ef4a9SWill Deacon static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
856f81ef4a9SWill Deacon 				 struct pt_regs *regs)
857f81ef4a9SWill Deacon {
8587e202696SWill Deacon 	int ret = 0;
859f81ef4a9SWill Deacon 	u32 dscr;
860f81ef4a9SWill Deacon 
86102fe2845SRussell King 	preempt_disable();
86202fe2845SRussell King 
86302fe2845SRussell King 	if (interrupts_enabled(regs))
86402fe2845SRussell King 		local_irq_enable();
8657e202696SWill Deacon 
866f81ef4a9SWill Deacon 	/* We only handle watchpoints and hardware breakpoints. */
8679e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
868f81ef4a9SWill Deacon 
869f81ef4a9SWill Deacon 	/* Perform perf callbacks. */
870f81ef4a9SWill Deacon 	switch (ARM_DSCR_MOE(dscr)) {
871f81ef4a9SWill Deacon 	case ARM_ENTRY_BREAKPOINT:
872f81ef4a9SWill Deacon 		breakpoint_handler(addr, regs);
873f81ef4a9SWill Deacon 		break;
874f81ef4a9SWill Deacon 	case ARM_ENTRY_ASYNC_WATCHPOINT:
875235584b6SJoe Perches 		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
876f81ef4a9SWill Deacon 	case ARM_ENTRY_SYNC_WATCHPOINT:
8776f26aa05SWill Deacon 		watchpoint_handler(addr, fsr, regs);
878f81ef4a9SWill Deacon 		break;
879f81ef4a9SWill Deacon 	default:
8807e202696SWill Deacon 		ret = 1; /* Unhandled fault. */
881f81ef4a9SWill Deacon 	}
882f81ef4a9SWill Deacon 
8837e202696SWill Deacon 	preempt_enable();
8847e202696SWill Deacon 
885f81ef4a9SWill Deacon 	return ret;
886f81ef4a9SWill Deacon }
887f81ef4a9SWill Deacon 
888f81ef4a9SWill Deacon /*
889f81ef4a9SWill Deacon  * One-time initialisation.
890f81ef4a9SWill Deacon  */
8910d352e3dSWill Deacon static cpumask_t debug_err_mask;
8920d352e3dSWill Deacon 
8930d352e3dSWill Deacon static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
8940d352e3dSWill Deacon {
8950d352e3dSWill Deacon 	int cpu = smp_processor_id();
8960d352e3dSWill Deacon 
8978b521cb2SJoe Perches 	pr_warn("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
8980d352e3dSWill Deacon 		instr, cpu);
8990d352e3dSWill Deacon 
9000d352e3dSWill Deacon 	/* Set the error flag for this CPU and skip the faulting instruction. */
9010d352e3dSWill Deacon 	cpumask_set_cpu(cpu, &debug_err_mask);
9020d352e3dSWill Deacon 	instruction_pointer(regs) += 4;
9030d352e3dSWill Deacon 	return 0;
9040d352e3dSWill Deacon }
9050d352e3dSWill Deacon 
9060d352e3dSWill Deacon static struct undef_hook debug_reg_hook = {
9070d352e3dSWill Deacon 	.instr_mask	= 0x0fe80f10,
9080d352e3dSWill Deacon 	.instr_val	= 0x0e000e10,
9090d352e3dSWill Deacon 	.fn		= debug_reg_trap,
9100d352e3dSWill Deacon };
9110d352e3dSWill Deacon 
91257ba8997SDietmar Eggemann /* Does this core support OS Save and Restore? */
91357ba8997SDietmar Eggemann static bool core_has_os_save_restore(void)
91457ba8997SDietmar Eggemann {
91557ba8997SDietmar Eggemann 	u32 oslsr;
91657ba8997SDietmar Eggemann 
91757ba8997SDietmar Eggemann 	switch (get_debug_arch()) {
91857ba8997SDietmar Eggemann 	case ARM_DEBUG_ARCH_V7_1:
91957ba8997SDietmar Eggemann 		return true;
92057ba8997SDietmar Eggemann 	case ARM_DEBUG_ARCH_V7_ECP14:
92157ba8997SDietmar Eggemann 		ARM_DBG_READ(c1, c1, 4, oslsr);
92257ba8997SDietmar Eggemann 		if (oslsr & ARM_OSLSR_OSLM0)
92357ba8997SDietmar Eggemann 			return true;
92457ba8997SDietmar Eggemann 	default:
92557ba8997SDietmar Eggemann 		return false;
92657ba8997SDietmar Eggemann 	}
92757ba8997SDietmar Eggemann }
92857ba8997SDietmar Eggemann 
9290d352e3dSWill Deacon static void reset_ctrl_regs(void *unused)
930f81ef4a9SWill Deacon {
931c512de95SWill Deacon 	int i, raw_num_brps, err = 0, cpu = smp_processor_id();
932e64877dcSWill Deacon 	u32 val;
933f81ef4a9SWill Deacon 
934ac88e071SWill Deacon 	/*
935ac88e071SWill Deacon 	 * v7 debug contains save and restore registers so that debug state
936ed19b739SWill Deacon 	 * can be maintained across low-power modes without leaving the debug
937ed19b739SWill Deacon 	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
938ed19b739SWill Deacon 	 * the debug registers out of reset, so we must unlock the OS Lock
939ed19b739SWill Deacon 	 * Access Register to avoid taking undefined instruction exceptions
940ed19b739SWill Deacon 	 * later on.
941ac88e071SWill Deacon 	 */
942b5d5b8f9SWill Deacon 	switch (debug_arch) {
943a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6:
944a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
9457f4050a0SWill Deacon 		/* ARMv6 cores clear the registers out of reset. */
9467f4050a0SWill Deacon 		goto out_mdbgen;
947b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
948ac88e071SWill Deacon 		/*
949c09bae70SWill Deacon 		 * Ensure sticky power-down is clear (i.e. debug logic is
950c09bae70SWill Deacon 		 * powered up).
951c09bae70SWill Deacon 		 */
9529e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c5, 4, val);
953e64877dcSWill Deacon 		if ((val & 0x1) == 0)
954b5d5b8f9SWill Deacon 			err = -EPERM;
955e64877dcSWill Deacon 
95657ba8997SDietmar Eggemann 		if (!has_ossr)
957e64877dcSWill Deacon 			goto clear_vcr;
958b5d5b8f9SWill Deacon 		break;
959b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
960b5d5b8f9SWill Deacon 		/*
961b5d5b8f9SWill Deacon 		 * Ensure the OS double lock is clear.
962b5d5b8f9SWill Deacon 		 */
9639e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c3, 4, val);
964e64877dcSWill Deacon 		if ((val & 0x1) == 1)
965b5d5b8f9SWill Deacon 			err = -EPERM;
966b5d5b8f9SWill Deacon 		break;
967b5d5b8f9SWill Deacon 	}
968b5d5b8f9SWill Deacon 
969b5d5b8f9SWill Deacon 	if (err) {
97068a154fcSSantosh Shilimkar 		pr_warn_once("CPU %d debug is powered down!\n", cpu);
9710d352e3dSWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
972c09bae70SWill Deacon 		return;
973c09bae70SWill Deacon 	}
974c09bae70SWill Deacon 
975c09bae70SWill Deacon 	/*
976e64877dcSWill Deacon 	 * Unconditionally clear the OS lock by writing a value
97702051eadSDietmar Eggemann 	 * other than CS_LAR_KEY to the access register.
978ac88e071SWill Deacon 	 */
979184901a0SMathieu Poirier 	ARM_DBG_WRITE(c1, c0, 4, ~CORESIGHT_UNLOCK);
980ac88e071SWill Deacon 	isb();
981e89c0d70SWill Deacon 
982e89c0d70SWill Deacon 	/*
983e89c0d70SWill Deacon 	 * Clear any configured vector-catch events before
984e89c0d70SWill Deacon 	 * enabling monitor mode.
985e89c0d70SWill Deacon 	 */
986e64877dcSWill Deacon clear_vcr:
9879e962f76SDietmar Eggemann 	ARM_DBG_WRITE(c0, c7, 0, 0);
988e89c0d70SWill Deacon 	isb();
989ac88e071SWill Deacon 
990614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
99168a154fcSSantosh Shilimkar 		pr_warn_once("CPU %d failed to disable vector catch\n", cpu);
992f81ef4a9SWill Deacon 		return;
993614bea50SWill Deacon 	}
994f81ef4a9SWill Deacon 
995614bea50SWill Deacon 	/*
996614bea50SWill Deacon 	 * The control/value register pairs are UNKNOWN out of reset so
997614bea50SWill Deacon 	 * clear them to avoid spurious debug events.
998614bea50SWill Deacon 	 */
999c512de95SWill Deacon 	raw_num_brps = get_num_brp_resources();
1000c512de95SWill Deacon 	for (i = 0; i < raw_num_brps; ++i) {
1001f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BCR + i, 0UL);
1002f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BVR + i, 0UL);
1003f81ef4a9SWill Deacon 	}
1004f81ef4a9SWill Deacon 
1005f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
1006f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WCR + i, 0UL);
1007f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WVR + i, 0UL);
1008f81ef4a9SWill Deacon 	}
1009614bea50SWill Deacon 
1010614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
101168a154fcSSantosh Shilimkar 		pr_warn_once("CPU %d failed to clear debug register pairs\n", cpu);
1012614bea50SWill Deacon 		return;
1013614bea50SWill Deacon 	}
1014614bea50SWill Deacon 
1015614bea50SWill Deacon 	/*
1016614bea50SWill Deacon 	 * Have a crack at enabling monitor mode. We don't actually need
1017614bea50SWill Deacon 	 * it yet, but reporting an error early is useful if it fails.
1018614bea50SWill Deacon 	 */
10197f4050a0SWill Deacon out_mdbgen:
1020614bea50SWill Deacon 	if (enable_monitor_mode())
1021614bea50SWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
1022f81ef4a9SWill Deacon }
1023f81ef4a9SWill Deacon 
10248bd26e3aSPaul Gortmaker static int dbg_reset_notify(struct notifier_block *self,
10257d99331eSWill Deacon 				      unsigned long action, void *cpu)
10267d99331eSWill Deacon {
10271a8e6118SDietmar Eggemann 	if ((action & ~CPU_TASKS_FROZEN) == CPU_ONLINE)
10287d99331eSWill Deacon 		smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
10290d352e3dSWill Deacon 
10307d99331eSWill Deacon 	return NOTIFY_OK;
10317d99331eSWill Deacon }
10327d99331eSWill Deacon 
10338bd26e3aSPaul Gortmaker static struct notifier_block dbg_reset_nb = {
10347d99331eSWill Deacon 	.notifier_call = dbg_reset_notify,
10357d99331eSWill Deacon };
10367d99331eSWill Deacon 
10379a6eb310SDietmar Eggemann #ifdef CONFIG_CPU_PM
10389a6eb310SDietmar Eggemann static int dbg_cpu_pm_notify(struct notifier_block *self, unsigned long action,
10399a6eb310SDietmar Eggemann 			     void *v)
10409a6eb310SDietmar Eggemann {
10419a6eb310SDietmar Eggemann 	if (action == CPU_PM_EXIT)
10429a6eb310SDietmar Eggemann 		reset_ctrl_regs(NULL);
10439a6eb310SDietmar Eggemann 
10449a6eb310SDietmar Eggemann 	return NOTIFY_OK;
10459a6eb310SDietmar Eggemann }
10469a6eb310SDietmar Eggemann 
104750acff3cSBastian Hecht static struct notifier_block dbg_cpu_pm_nb = {
10489a6eb310SDietmar Eggemann 	.notifier_call = dbg_cpu_pm_notify,
10499a6eb310SDietmar Eggemann };
10509a6eb310SDietmar Eggemann 
10519a6eb310SDietmar Eggemann static void __init pm_init(void)
10529a6eb310SDietmar Eggemann {
10539a6eb310SDietmar Eggemann 	cpu_pm_register_notifier(&dbg_cpu_pm_nb);
10549a6eb310SDietmar Eggemann }
10559a6eb310SDietmar Eggemann #else
10569a6eb310SDietmar Eggemann static inline void pm_init(void)
10579a6eb310SDietmar Eggemann {
10589a6eb310SDietmar Eggemann }
10599a6eb310SDietmar Eggemann #endif
10609a6eb310SDietmar Eggemann 
1061f81ef4a9SWill Deacon static int __init arch_hw_breakpoint_init(void)
1062f81ef4a9SWill Deacon {
1063f81ef4a9SWill Deacon 	debug_arch = get_debug_arch();
1064f81ef4a9SWill Deacon 
106566e1cfe6SWill Deacon 	if (!debug_arch_supported()) {
1066f81ef4a9SWill Deacon 		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
10678fbf397cSWill Deacon 		return 0;
1068f81ef4a9SWill Deacon 	}
1069f81ef4a9SWill Deacon 
107057ba8997SDietmar Eggemann 	has_ossr = core_has_os_save_restore();
107157ba8997SDietmar Eggemann 
1072f81ef4a9SWill Deacon 	/* Determine how many BRPs/WRPs are available. */
1073f81ef4a9SWill Deacon 	core_num_brps = get_num_brps();
1074f81ef4a9SWill Deacon 	core_num_wrps = get_num_wrps();
1075f81ef4a9SWill Deacon 
1076c5929bd3SSrivatsa S. Bhat 	cpu_notifier_register_begin();
1077c5929bd3SSrivatsa S. Bhat 
10780d352e3dSWill Deacon 	/*
10790d352e3dSWill Deacon 	 * We need to tread carefully here because DBGSWENABLE may be
10800d352e3dSWill Deacon 	 * driven low on this core and there isn't an architected way to
10810d352e3dSWill Deacon 	 * determine that.
10820d352e3dSWill Deacon 	 */
10830d352e3dSWill Deacon 	register_undef_hook(&debug_reg_hook);
1084f81ef4a9SWill Deacon 
1085f81ef4a9SWill Deacon 	/*
1086f81ef4a9SWill Deacon 	 * Reset the breakpoint resources. We assume that a halting
1087f81ef4a9SWill Deacon 	 * debugger will leave the world in a nice state for us.
1088f81ef4a9SWill Deacon 	 */
10890d352e3dSWill Deacon 	on_each_cpu(reset_ctrl_regs, NULL, 1);
10900d352e3dSWill Deacon 	unregister_undef_hook(&debug_reg_hook);
10910d352e3dSWill Deacon 	if (!cpumask_empty(&debug_err_mask)) {
1092c09bae70SWill Deacon 		core_num_brps = 0;
1093c09bae70SWill Deacon 		core_num_wrps = 0;
1094c5929bd3SSrivatsa S. Bhat 		cpu_notifier_register_done();
1095c09bae70SWill Deacon 		return 0;
1096c09bae70SWill Deacon 	}
1097ac88e071SWill Deacon 
10980d352e3dSWill Deacon 	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
10990d352e3dSWill Deacon 		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
11000d352e3dSWill Deacon 		"", core_num_wrps);
11010d352e3dSWill Deacon 
1102ac88e071SWill Deacon 	/* Work out the maximum supported watchpoint length. */
1103ac88e071SWill Deacon 	max_watchpoint_len = get_max_wp_len();
1104ac88e071SWill Deacon 	pr_info("maximum watchpoint size is %u bytes.\n",
1105ac88e071SWill Deacon 			max_watchpoint_len);
1106f81ef4a9SWill Deacon 
1107f81ef4a9SWill Deacon 	/* Register debug fault handler. */
1108f7b8156dSCatalin Marinas 	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1109f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "watchpoint debug exception");
1110f7b8156dSCatalin Marinas 	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1111f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "breakpoint debug exception");
1112f81ef4a9SWill Deacon 
11139a6eb310SDietmar Eggemann 	/* Register hotplug and PM notifiers. */
1114c5929bd3SSrivatsa S. Bhat 	__register_cpu_notifier(&dbg_reset_nb);
1115c5929bd3SSrivatsa S. Bhat 
1116c5929bd3SSrivatsa S. Bhat 	cpu_notifier_register_done();
1117c5929bd3SSrivatsa S. Bhat 
11189a6eb310SDietmar Eggemann 	pm_init();
11198fbf397cSWill Deacon 	return 0;
1120f81ef4a9SWill Deacon }
1121f81ef4a9SWill Deacon arch_initcall(arch_hw_breakpoint_init);
1122f81ef4a9SWill Deacon 
1123f81ef4a9SWill Deacon void hw_breakpoint_pmu_read(struct perf_event *bp)
1124f81ef4a9SWill Deacon {
1125f81ef4a9SWill Deacon }
1126f81ef4a9SWill Deacon 
1127f81ef4a9SWill Deacon /*
1128f81ef4a9SWill Deacon  * Dummy function to register with die_notifier.
1129f81ef4a9SWill Deacon  */
1130f81ef4a9SWill Deacon int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1131f81ef4a9SWill Deacon 					unsigned long val, void *data)
1132f81ef4a9SWill Deacon {
1133f81ef4a9SWill Deacon 	return NOTIFY_DONE;
1134f81ef4a9SWill Deacon }
1135