xref: /openbmc/linux/arch/arm/kernel/hw_breakpoint.c (revision 02051ead976d854df1de726841c4a646826ec860)
1f81ef4a9SWill Deacon /*
2f81ef4a9SWill Deacon  * This program is free software; you can redistribute it and/or modify
3f81ef4a9SWill Deacon  * it under the terms of the GNU General Public License version 2 as
4f81ef4a9SWill Deacon  * published by the Free Software Foundation.
5f81ef4a9SWill Deacon  *
6f81ef4a9SWill Deacon  * This program is distributed in the hope that it will be useful,
7f81ef4a9SWill Deacon  * but WITHOUT ANY WARRANTY; without even the implied warranty of
8f81ef4a9SWill Deacon  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
9f81ef4a9SWill Deacon  * GNU General Public License for more details.
10f81ef4a9SWill Deacon  *
11f81ef4a9SWill Deacon  * You should have received a copy of the GNU General Public License
12f81ef4a9SWill Deacon  * along with this program; if not, write to the Free Software
13f81ef4a9SWill Deacon  * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
14f81ef4a9SWill Deacon  *
15f81ef4a9SWill Deacon  * Copyright (C) 2009, 2010 ARM Limited
16f81ef4a9SWill Deacon  *
17f81ef4a9SWill Deacon  * Author: Will Deacon <will.deacon@arm.com>
18f81ef4a9SWill Deacon  */
19f81ef4a9SWill Deacon 
20f81ef4a9SWill Deacon /*
21f81ef4a9SWill Deacon  * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
22f81ef4a9SWill Deacon  * using the CPU's debug registers.
23f81ef4a9SWill Deacon  */
24f81ef4a9SWill Deacon #define pr_fmt(fmt) "hw-breakpoint: " fmt
25f81ef4a9SWill Deacon 
26f81ef4a9SWill Deacon #include <linux/errno.h>
277e202696SWill Deacon #include <linux/hardirq.h>
28f81ef4a9SWill Deacon #include <linux/perf_event.h>
29f81ef4a9SWill Deacon #include <linux/hw_breakpoint.h>
30f81ef4a9SWill Deacon #include <linux/smp.h>
31f81ef4a9SWill Deacon 
32f81ef4a9SWill Deacon #include <asm/cacheflush.h>
33f81ef4a9SWill Deacon #include <asm/cputype.h>
34f81ef4a9SWill Deacon #include <asm/current.h>
35f81ef4a9SWill Deacon #include <asm/hw_breakpoint.h>
36f81ef4a9SWill Deacon #include <asm/kdebug.h>
37f81ef4a9SWill Deacon #include <asm/traps.h>
38*02051eadSDietmar Eggemann #include <asm/hardware/coresight.h>
39f81ef4a9SWill Deacon 
40f81ef4a9SWill Deacon /* Breakpoint currently in use for each BRP. */
41f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, bp_on_reg[ARM_MAX_BRP]);
42f81ef4a9SWill Deacon 
43f81ef4a9SWill Deacon /* Watchpoint currently in use for each WRP. */
44f81ef4a9SWill Deacon static DEFINE_PER_CPU(struct perf_event *, wp_on_reg[ARM_MAX_WRP]);
45f81ef4a9SWill Deacon 
46f81ef4a9SWill Deacon /* Number of BRP/WRP registers on this CPU. */
47f81ef4a9SWill Deacon static int core_num_brps;
48f81ef4a9SWill Deacon static int core_num_wrps;
49f81ef4a9SWill Deacon 
50f81ef4a9SWill Deacon /* Debug architecture version. */
51f81ef4a9SWill Deacon static u8 debug_arch;
52f81ef4a9SWill Deacon 
53f81ef4a9SWill Deacon /* Maximum supported watchpoint length. */
54f81ef4a9SWill Deacon static u8 max_watchpoint_len;
55f81ef4a9SWill Deacon 
56f81ef4a9SWill Deacon #define READ_WB_REG_CASE(OP2, M, VAL)			\
57f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):				\
589e962f76SDietmar Eggemann 		ARM_DBG_READ(c0, c ## M, OP2, VAL);	\
59f81ef4a9SWill Deacon 		break
60f81ef4a9SWill Deacon 
61f81ef4a9SWill Deacon #define WRITE_WB_REG_CASE(OP2, M, VAL)			\
62f81ef4a9SWill Deacon 	case ((OP2 << 4) + M):				\
639e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c ## M, OP2, VAL);	\
64f81ef4a9SWill Deacon 		break
65f81ef4a9SWill Deacon 
66f81ef4a9SWill Deacon #define GEN_READ_WB_REG_CASES(OP2, VAL)		\
67f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 0, VAL);		\
68f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 1, VAL);		\
69f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 2, VAL);		\
70f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 3, VAL);		\
71f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 4, VAL);		\
72f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 5, VAL);		\
73f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 6, VAL);		\
74f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 7, VAL);		\
75f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 8, VAL);		\
76f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 9, VAL);		\
77f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 10, VAL);		\
78f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 11, VAL);		\
79f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 12, VAL);		\
80f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 13, VAL);		\
81f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 14, VAL);		\
82f81ef4a9SWill Deacon 	READ_WB_REG_CASE(OP2, 15, VAL)
83f81ef4a9SWill Deacon 
84f81ef4a9SWill Deacon #define GEN_WRITE_WB_REG_CASES(OP2, VAL)	\
85f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 0, VAL);		\
86f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 1, VAL);		\
87f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 2, VAL);		\
88f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 3, VAL);		\
89f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 4, VAL);		\
90f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 5, VAL);		\
91f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 6, VAL);		\
92f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 7, VAL);		\
93f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 8, VAL);		\
94f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 9, VAL);		\
95f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 10, VAL);	\
96f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 11, VAL);	\
97f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 12, VAL);	\
98f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 13, VAL);	\
99f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 14, VAL);	\
100f81ef4a9SWill Deacon 	WRITE_WB_REG_CASE(OP2, 15, VAL)
101f81ef4a9SWill Deacon 
102f81ef4a9SWill Deacon static u32 read_wb_reg(int n)
103f81ef4a9SWill Deacon {
104f81ef4a9SWill Deacon 	u32 val = 0;
105f81ef4a9SWill Deacon 
106f81ef4a9SWill Deacon 	switch (n) {
107f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BVR, val);
108f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_BCR, val);
109f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WVR, val);
110f81ef4a9SWill Deacon 	GEN_READ_WB_REG_CASES(ARM_OP2_WCR, val);
111f81ef4a9SWill Deacon 	default:
112f81ef4a9SWill Deacon 		pr_warning("attempt to read from unknown breakpoint "
113f81ef4a9SWill Deacon 				"register %d\n", n);
114f81ef4a9SWill Deacon 	}
115f81ef4a9SWill Deacon 
116f81ef4a9SWill Deacon 	return val;
117f81ef4a9SWill Deacon }
118f81ef4a9SWill Deacon 
119f81ef4a9SWill Deacon static void write_wb_reg(int n, u32 val)
120f81ef4a9SWill Deacon {
121f81ef4a9SWill Deacon 	switch (n) {
122f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BVR, val);
123f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_BCR, val);
124f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WVR, val);
125f81ef4a9SWill Deacon 	GEN_WRITE_WB_REG_CASES(ARM_OP2_WCR, val);
126f81ef4a9SWill Deacon 	default:
127f81ef4a9SWill Deacon 		pr_warning("attempt to write to unknown breakpoint "
128f81ef4a9SWill Deacon 				"register %d\n", n);
129f81ef4a9SWill Deacon 	}
130f81ef4a9SWill Deacon 	isb();
131f81ef4a9SWill Deacon }
132f81ef4a9SWill Deacon 
1330017ff42SWill Deacon /* Determine debug architecture. */
1340017ff42SWill Deacon static u8 get_debug_arch(void)
1350017ff42SWill Deacon {
1360017ff42SWill Deacon 	u32 didr;
1370017ff42SWill Deacon 
1380017ff42SWill Deacon 	/* Do we implement the extended CPUID interface? */
139d1244336SWill Deacon 	if (((read_cpuid_id() >> 16) & 0xf) != 0xf) {
1405ad29ea2SWill Deacon 		pr_warn_once("CPUID feature registers not supported. "
141d1244336SWill Deacon 			     "Assuming v6 debug is present.\n");
1420017ff42SWill Deacon 		return ARM_DEBUG_ARCH_V6;
143d1244336SWill Deacon 	}
1440017ff42SWill Deacon 
1459e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
1460017ff42SWill Deacon 	return (didr >> 16) & 0xf;
1470017ff42SWill Deacon }
1480017ff42SWill Deacon 
1490017ff42SWill Deacon u8 arch_get_debug_arch(void)
1500017ff42SWill Deacon {
1510017ff42SWill Deacon 	return debug_arch;
1520017ff42SWill Deacon }
1530017ff42SWill Deacon 
15466e1cfe6SWill Deacon static int debug_arch_supported(void)
15566e1cfe6SWill Deacon {
15666e1cfe6SWill Deacon 	u8 arch = get_debug_arch();
157b5d5b8f9SWill Deacon 
158b5d5b8f9SWill Deacon 	/* We don't support the memory-mapped interface. */
159b5d5b8f9SWill Deacon 	return (arch >= ARM_DEBUG_ARCH_V6 && arch <= ARM_DEBUG_ARCH_V7_ECP14) ||
160b5d5b8f9SWill Deacon 		arch >= ARM_DEBUG_ARCH_V7_1;
16166e1cfe6SWill Deacon }
16266e1cfe6SWill Deacon 
163bf880114SWill Deacon /* Can we determine the watchpoint access type from the fsr? */
164bf880114SWill Deacon static int debug_exception_updates_fsr(void)
165bf880114SWill Deacon {
166bf880114SWill Deacon 	return 0;
167bf880114SWill Deacon }
168bf880114SWill Deacon 
169c512de95SWill Deacon /* Determine number of WRP registers available. */
170c512de95SWill Deacon static int get_num_wrp_resources(void)
171c512de95SWill Deacon {
172c512de95SWill Deacon 	u32 didr;
1739e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
174c512de95SWill Deacon 	return ((didr >> 28) & 0xf) + 1;
175c512de95SWill Deacon }
176c512de95SWill Deacon 
177c512de95SWill Deacon /* Determine number of BRP registers available. */
1780017ff42SWill Deacon static int get_num_brp_resources(void)
1790017ff42SWill Deacon {
1800017ff42SWill Deacon 	u32 didr;
1819e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c0, 0, didr);
1820017ff42SWill Deacon 	return ((didr >> 24) & 0xf) + 1;
1830017ff42SWill Deacon }
1840017ff42SWill Deacon 
1850017ff42SWill Deacon /* Does this core support mismatch breakpoints? */
1860017ff42SWill Deacon static int core_has_mismatch_brps(void)
1870017ff42SWill Deacon {
1880017ff42SWill Deacon 	return (get_debug_arch() >= ARM_DEBUG_ARCH_V7_ECP14 &&
1890017ff42SWill Deacon 		get_num_brp_resources() > 1);
1900017ff42SWill Deacon }
1910017ff42SWill Deacon 
1920017ff42SWill Deacon /* Determine number of usable WRPs available. */
1930017ff42SWill Deacon static int get_num_wrps(void)
1940017ff42SWill Deacon {
1950017ff42SWill Deacon 	/*
196c512de95SWill Deacon 	 * On debug architectures prior to 7.1, when a watchpoint fires, the
197c512de95SWill Deacon 	 * only way to work out which watchpoint it was is by disassembling
198c512de95SWill Deacon 	 * the faulting instruction and working out the address of the memory
199c512de95SWill Deacon 	 * access.
2000017ff42SWill Deacon 	 *
2010017ff42SWill Deacon 	 * Furthermore, we can only do this if the watchpoint was precise
2020017ff42SWill Deacon 	 * since imprecise watchpoints prevent us from calculating register
2030017ff42SWill Deacon 	 * based addresses.
2040017ff42SWill Deacon 	 *
2050017ff42SWill Deacon 	 * Providing we have more than 1 breakpoint register, we only report
2060017ff42SWill Deacon 	 * a single watchpoint register for the time being. This way, we always
2070017ff42SWill Deacon 	 * know which watchpoint fired. In the future we can either add a
2080017ff42SWill Deacon 	 * disassembler and address generation emulator, or we can insert a
2090017ff42SWill Deacon 	 * check to see if the DFAR is set on watchpoint exception entry
2100017ff42SWill Deacon 	 * [the ARM ARM states that the DFAR is UNKNOWN, but experience shows
2110017ff42SWill Deacon 	 * that it is set on some implementations].
2120017ff42SWill Deacon 	 */
213c512de95SWill Deacon 	if (get_debug_arch() < ARM_DEBUG_ARCH_V7_1)
214c512de95SWill Deacon 		return 1;
2150017ff42SWill Deacon 
216c512de95SWill Deacon 	return get_num_wrp_resources();
2170017ff42SWill Deacon }
2180017ff42SWill Deacon 
2190017ff42SWill Deacon /* Determine number of usable BRPs available. */
2200017ff42SWill Deacon static int get_num_brps(void)
2210017ff42SWill Deacon {
2220017ff42SWill Deacon 	int brps = get_num_brp_resources();
223c512de95SWill Deacon 	return core_has_mismatch_brps() ? brps - 1 : brps;
2240017ff42SWill Deacon }
2250017ff42SWill Deacon 
226f81ef4a9SWill Deacon /*
227f81ef4a9SWill Deacon  * In order to access the breakpoint/watchpoint control registers,
228f81ef4a9SWill Deacon  * we must be running in debug monitor mode. Unfortunately, we can
229f81ef4a9SWill Deacon  * be put into halting debug mode at any time by an external debugger
230f81ef4a9SWill Deacon  * but there is nothing we can do to prevent that.
231f81ef4a9SWill Deacon  */
2320daa034eSWill Deacon static int monitor_mode_enabled(void)
2330daa034eSWill Deacon {
2340daa034eSWill Deacon 	u32 dscr;
2359e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
2360daa034eSWill Deacon 	return !!(dscr & ARM_DSCR_MDBGEN);
2370daa034eSWill Deacon }
2380daa034eSWill Deacon 
239f81ef4a9SWill Deacon static int enable_monitor_mode(void)
240f81ef4a9SWill Deacon {
241f81ef4a9SWill Deacon 	u32 dscr;
2429e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
243f81ef4a9SWill Deacon 
2448fbf397cSWill Deacon 	/* If monitor mode is already enabled, just return. */
2458fbf397cSWill Deacon 	if (dscr & ARM_DSCR_MDBGEN)
2468fbf397cSWill Deacon 		goto out;
2478fbf397cSWill Deacon 
248f81ef4a9SWill Deacon 	/* Write to the corresponding DSCR. */
2498fbf397cSWill Deacon 	switch (get_debug_arch()) {
250f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6:
251f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
2529e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c1, 0, (dscr | ARM_DSCR_MDBGEN));
253f81ef4a9SWill Deacon 		break;
254f81ef4a9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
255b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
2569e962f76SDietmar Eggemann 		ARM_DBG_WRITE(c0, c2, 2, (dscr | ARM_DSCR_MDBGEN));
257b59a540cSWill Deacon 		isb();
258f81ef4a9SWill Deacon 		break;
259f81ef4a9SWill Deacon 	default:
260614bea50SWill Deacon 		return -ENODEV;
261f81ef4a9SWill Deacon 	}
262f81ef4a9SWill Deacon 
263f81ef4a9SWill Deacon 	/* Check that the write made it through. */
2649e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
265f435ab79SWill Deacon 	if (!(dscr & ARM_DSCR_MDBGEN)) {
266f435ab79SWill Deacon 		pr_warn_once("Failed to enable monitor mode on CPU %d.\n",
267f435ab79SWill Deacon 				smp_processor_id());
268614bea50SWill Deacon 		return -EPERM;
269f435ab79SWill Deacon 	}
270f81ef4a9SWill Deacon 
271f81ef4a9SWill Deacon out:
272614bea50SWill Deacon 	return 0;
273f81ef4a9SWill Deacon }
274f81ef4a9SWill Deacon 
2758fbf397cSWill Deacon int hw_breakpoint_slots(int type)
2768fbf397cSWill Deacon {
27766e1cfe6SWill Deacon 	if (!debug_arch_supported())
27866e1cfe6SWill Deacon 		return 0;
27966e1cfe6SWill Deacon 
2808fbf397cSWill Deacon 	/*
2818fbf397cSWill Deacon 	 * We can be called early, so don't rely on
2828fbf397cSWill Deacon 	 * our static variables being initialised.
2838fbf397cSWill Deacon 	 */
2848fbf397cSWill Deacon 	switch (type) {
2858fbf397cSWill Deacon 	case TYPE_INST:
2868fbf397cSWill Deacon 		return get_num_brps();
2878fbf397cSWill Deacon 	case TYPE_DATA:
2888fbf397cSWill Deacon 		return get_num_wrps();
2898fbf397cSWill Deacon 	default:
2908fbf397cSWill Deacon 		pr_warning("unknown slot type: %d\n", type);
2918fbf397cSWill Deacon 		return 0;
2928fbf397cSWill Deacon 	}
2938fbf397cSWill Deacon }
2948fbf397cSWill Deacon 
295f81ef4a9SWill Deacon /*
296f81ef4a9SWill Deacon  * Check if 8-bit byte-address select is available.
297f81ef4a9SWill Deacon  * This clobbers WRP 0.
298f81ef4a9SWill Deacon  */
299f81ef4a9SWill Deacon static u8 get_max_wp_len(void)
300f81ef4a9SWill Deacon {
301f81ef4a9SWill Deacon 	u32 ctrl_reg;
302f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
303f81ef4a9SWill Deacon 	u8 size = 4;
304f81ef4a9SWill Deacon 
305f81ef4a9SWill Deacon 	if (debug_arch < ARM_DEBUG_ARCH_V7_ECP14)
306f81ef4a9SWill Deacon 		goto out;
307f81ef4a9SWill Deacon 
308f81ef4a9SWill Deacon 	memset(&ctrl, 0, sizeof(ctrl));
309f81ef4a9SWill Deacon 	ctrl.len = ARM_BREAKPOINT_LEN_8;
310f81ef4a9SWill Deacon 	ctrl_reg = encode_ctrl_reg(ctrl);
311f81ef4a9SWill Deacon 
312f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WVR, 0);
313f81ef4a9SWill Deacon 	write_wb_reg(ARM_BASE_WCR, ctrl_reg);
314f81ef4a9SWill Deacon 	if ((read_wb_reg(ARM_BASE_WCR) & ctrl_reg) == ctrl_reg)
315f81ef4a9SWill Deacon 		size = 8;
316f81ef4a9SWill Deacon 
317f81ef4a9SWill Deacon out:
318f81ef4a9SWill Deacon 	return size;
319f81ef4a9SWill Deacon }
320f81ef4a9SWill Deacon 
321f81ef4a9SWill Deacon u8 arch_get_max_wp_len(void)
322f81ef4a9SWill Deacon {
323f81ef4a9SWill Deacon 	return max_watchpoint_len;
324f81ef4a9SWill Deacon }
325f81ef4a9SWill Deacon 
326f81ef4a9SWill Deacon /*
327f81ef4a9SWill Deacon  * Install a perf counter breakpoint.
328f81ef4a9SWill Deacon  */
329f81ef4a9SWill Deacon int arch_install_hw_breakpoint(struct perf_event *bp)
330f81ef4a9SWill Deacon {
331f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
332f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
3330daa034eSWill Deacon 	int i, max_slots, ctrl_base, val_base;
33493a04a34SWill Deacon 	u32 addr, ctrl;
335f81ef4a9SWill Deacon 
33693a04a34SWill Deacon 	addr = info->address;
33793a04a34SWill Deacon 	ctrl = encode_ctrl_reg(info->ctrl) | 0x1;
33893a04a34SWill Deacon 
339f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
340f81ef4a9SWill Deacon 		/* Breakpoint */
341f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_BCR;
342f81ef4a9SWill Deacon 		val_base = ARM_BASE_BVR;
3434a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
3440017ff42SWill Deacon 		max_slots = core_num_brps;
345f81ef4a9SWill Deacon 	} else {
346f81ef4a9SWill Deacon 		/* Watchpoint */
347f81ef4a9SWill Deacon 		ctrl_base = ARM_BASE_WCR;
348f81ef4a9SWill Deacon 		val_base = ARM_BASE_WVR;
3494a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
350f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
351f81ef4a9SWill Deacon 	}
352f81ef4a9SWill Deacon 
353f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
354f81ef4a9SWill Deacon 		slot = &slots[i];
355f81ef4a9SWill Deacon 
356f81ef4a9SWill Deacon 		if (!*slot) {
357f81ef4a9SWill Deacon 			*slot = bp;
358f81ef4a9SWill Deacon 			break;
359f81ef4a9SWill Deacon 		}
360f81ef4a9SWill Deacon 	}
361f81ef4a9SWill Deacon 
362f435ab79SWill Deacon 	if (i == max_slots) {
363f435ab79SWill Deacon 		pr_warning("Can't find any breakpoint slot\n");
3640daa034eSWill Deacon 		return -EBUSY;
365f435ab79SWill Deacon 	}
366f81ef4a9SWill Deacon 
3676f26aa05SWill Deacon 	/* Override the breakpoint data with the step data. */
3686f26aa05SWill Deacon 	if (info->step_ctrl.enabled) {
3696f26aa05SWill Deacon 		addr = info->trigger & ~0x3;
3706f26aa05SWill Deacon 		ctrl = encode_ctrl_reg(info->step_ctrl);
3716f26aa05SWill Deacon 		if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE) {
3726f26aa05SWill Deacon 			i = 0;
3736f26aa05SWill Deacon 			ctrl_base = ARM_BASE_BCR + core_num_brps;
3746f26aa05SWill Deacon 			val_base = ARM_BASE_BVR + core_num_brps;
3756f26aa05SWill Deacon 		}
3766f26aa05SWill Deacon 	}
3776f26aa05SWill Deacon 
378f81ef4a9SWill Deacon 	/* Setup the address register. */
37993a04a34SWill Deacon 	write_wb_reg(val_base + i, addr);
380f81ef4a9SWill Deacon 
381f81ef4a9SWill Deacon 	/* Setup the control register. */
38293a04a34SWill Deacon 	write_wb_reg(ctrl_base + i, ctrl);
3830daa034eSWill Deacon 	return 0;
384f81ef4a9SWill Deacon }
385f81ef4a9SWill Deacon 
386f81ef4a9SWill Deacon void arch_uninstall_hw_breakpoint(struct perf_event *bp)
387f81ef4a9SWill Deacon {
388f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
389f81ef4a9SWill Deacon 	struct perf_event **slot, **slots;
390f81ef4a9SWill Deacon 	int i, max_slots, base;
391f81ef4a9SWill Deacon 
392f81ef4a9SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE) {
393f81ef4a9SWill Deacon 		/* Breakpoint */
394f81ef4a9SWill Deacon 		base = ARM_BASE_BCR;
3954a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
3960017ff42SWill Deacon 		max_slots = core_num_brps;
397f81ef4a9SWill Deacon 	} else {
398f81ef4a9SWill Deacon 		/* Watchpoint */
399f81ef4a9SWill Deacon 		base = ARM_BASE_WCR;
4004a55c18eSWill Deacon 		slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
401f81ef4a9SWill Deacon 		max_slots = core_num_wrps;
402f81ef4a9SWill Deacon 	}
403f81ef4a9SWill Deacon 
404f81ef4a9SWill Deacon 	/* Remove the breakpoint. */
405f81ef4a9SWill Deacon 	for (i = 0; i < max_slots; ++i) {
406f81ef4a9SWill Deacon 		slot = &slots[i];
407f81ef4a9SWill Deacon 
408f81ef4a9SWill Deacon 		if (*slot == bp) {
409f81ef4a9SWill Deacon 			*slot = NULL;
410f81ef4a9SWill Deacon 			break;
411f81ef4a9SWill Deacon 		}
412f81ef4a9SWill Deacon 	}
413f81ef4a9SWill Deacon 
414f435ab79SWill Deacon 	if (i == max_slots) {
415f435ab79SWill Deacon 		pr_warning("Can't find any breakpoint slot\n");
416f81ef4a9SWill Deacon 		return;
417f435ab79SWill Deacon 	}
418f81ef4a9SWill Deacon 
4196f26aa05SWill Deacon 	/* Ensure that we disable the mismatch breakpoint. */
4206f26aa05SWill Deacon 	if (info->ctrl.type != ARM_BREAKPOINT_EXECUTE &&
4216f26aa05SWill Deacon 	    info->step_ctrl.enabled) {
4226f26aa05SWill Deacon 		i = 0;
4236f26aa05SWill Deacon 		base = ARM_BASE_BCR + core_num_brps;
4246f26aa05SWill Deacon 	}
4256f26aa05SWill Deacon 
426f81ef4a9SWill Deacon 	/* Reset the control register. */
427f81ef4a9SWill Deacon 	write_wb_reg(base + i, 0);
428f81ef4a9SWill Deacon }
429f81ef4a9SWill Deacon 
430f81ef4a9SWill Deacon static int get_hbp_len(u8 hbp_len)
431f81ef4a9SWill Deacon {
432f81ef4a9SWill Deacon 	unsigned int len_in_bytes = 0;
433f81ef4a9SWill Deacon 
434f81ef4a9SWill Deacon 	switch (hbp_len) {
435f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
436f81ef4a9SWill Deacon 		len_in_bytes = 1;
437f81ef4a9SWill Deacon 		break;
438f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
439f81ef4a9SWill Deacon 		len_in_bytes = 2;
440f81ef4a9SWill Deacon 		break;
441f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
442f81ef4a9SWill Deacon 		len_in_bytes = 4;
443f81ef4a9SWill Deacon 		break;
444f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
445f81ef4a9SWill Deacon 		len_in_bytes = 8;
446f81ef4a9SWill Deacon 		break;
447f81ef4a9SWill Deacon 	}
448f81ef4a9SWill Deacon 
449f81ef4a9SWill Deacon 	return len_in_bytes;
450f81ef4a9SWill Deacon }
451f81ef4a9SWill Deacon 
452f81ef4a9SWill Deacon /*
453f81ef4a9SWill Deacon  * Check whether bp virtual address is in kernel space.
454f81ef4a9SWill Deacon  */
455f81ef4a9SWill Deacon int arch_check_bp_in_kernelspace(struct perf_event *bp)
456f81ef4a9SWill Deacon {
457f81ef4a9SWill Deacon 	unsigned int len;
458f81ef4a9SWill Deacon 	unsigned long va;
459f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
460f81ef4a9SWill Deacon 
461f81ef4a9SWill Deacon 	va = info->address;
462f81ef4a9SWill Deacon 	len = get_hbp_len(info->ctrl.len);
463f81ef4a9SWill Deacon 
464f81ef4a9SWill Deacon 	return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
465f81ef4a9SWill Deacon }
466f81ef4a9SWill Deacon 
467f81ef4a9SWill Deacon /*
468f81ef4a9SWill Deacon  * Extract generic type and length encodings from an arch_hw_breakpoint_ctrl.
469f81ef4a9SWill Deacon  * Hopefully this will disappear when ptrace can bypass the conversion
470f81ef4a9SWill Deacon  * to generic breakpoint descriptions.
471f81ef4a9SWill Deacon  */
472f81ef4a9SWill Deacon int arch_bp_generic_fields(struct arch_hw_breakpoint_ctrl ctrl,
473f81ef4a9SWill Deacon 			   int *gen_len, int *gen_type)
474f81ef4a9SWill Deacon {
475f81ef4a9SWill Deacon 	/* Type */
476f81ef4a9SWill Deacon 	switch (ctrl.type) {
477f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_EXECUTE:
478f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_X;
479f81ef4a9SWill Deacon 		break;
480f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD:
481f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_R;
482f81ef4a9SWill Deacon 		break;
483f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_STORE:
484f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_W;
485f81ef4a9SWill Deacon 		break;
486f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE:
487f81ef4a9SWill Deacon 		*gen_type = HW_BREAKPOINT_RW;
488f81ef4a9SWill Deacon 		break;
489f81ef4a9SWill Deacon 	default:
490f81ef4a9SWill Deacon 		return -EINVAL;
491f81ef4a9SWill Deacon 	}
492f81ef4a9SWill Deacon 
493f81ef4a9SWill Deacon 	/* Len */
494f81ef4a9SWill Deacon 	switch (ctrl.len) {
495f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_1:
496f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_1;
497f81ef4a9SWill Deacon 		break;
498f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_2:
499f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_2;
500f81ef4a9SWill Deacon 		break;
501f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_4:
502f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_4;
503f81ef4a9SWill Deacon 		break;
504f81ef4a9SWill Deacon 	case ARM_BREAKPOINT_LEN_8:
505f81ef4a9SWill Deacon 		*gen_len = HW_BREAKPOINT_LEN_8;
506f81ef4a9SWill Deacon 		break;
507f81ef4a9SWill Deacon 	default:
508f81ef4a9SWill Deacon 		return -EINVAL;
509f81ef4a9SWill Deacon 	}
510f81ef4a9SWill Deacon 
511f81ef4a9SWill Deacon 	return 0;
512f81ef4a9SWill Deacon }
513f81ef4a9SWill Deacon 
514f81ef4a9SWill Deacon /*
515f81ef4a9SWill Deacon  * Construct an arch_hw_breakpoint from a perf_event.
516f81ef4a9SWill Deacon  */
517f81ef4a9SWill Deacon static int arch_build_bp_info(struct perf_event *bp)
518f81ef4a9SWill Deacon {
519f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
520f81ef4a9SWill Deacon 
521f81ef4a9SWill Deacon 	/* Type */
522f81ef4a9SWill Deacon 	switch (bp->attr.bp_type) {
523f81ef4a9SWill Deacon 	case HW_BREAKPOINT_X:
524f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_EXECUTE;
525f81ef4a9SWill Deacon 		break;
526f81ef4a9SWill Deacon 	case HW_BREAKPOINT_R:
527f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD;
528f81ef4a9SWill Deacon 		break;
529f81ef4a9SWill Deacon 	case HW_BREAKPOINT_W:
530f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_STORE;
531f81ef4a9SWill Deacon 		break;
532f81ef4a9SWill Deacon 	case HW_BREAKPOINT_RW:
533f81ef4a9SWill Deacon 		info->ctrl.type = ARM_BREAKPOINT_LOAD | ARM_BREAKPOINT_STORE;
534f81ef4a9SWill Deacon 		break;
535f81ef4a9SWill Deacon 	default:
536f81ef4a9SWill Deacon 		return -EINVAL;
537f81ef4a9SWill Deacon 	}
538f81ef4a9SWill Deacon 
539f81ef4a9SWill Deacon 	/* Len */
540f81ef4a9SWill Deacon 	switch (bp->attr.bp_len) {
541f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_1:
542f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_1;
543f81ef4a9SWill Deacon 		break;
544f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_2:
545f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_2;
546f81ef4a9SWill Deacon 		break;
547f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_4:
548f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_4;
549f81ef4a9SWill Deacon 		break;
550f81ef4a9SWill Deacon 	case HW_BREAKPOINT_LEN_8:
551f81ef4a9SWill Deacon 		info->ctrl.len = ARM_BREAKPOINT_LEN_8;
552f81ef4a9SWill Deacon 		if ((info->ctrl.type != ARM_BREAKPOINT_EXECUTE)
553f81ef4a9SWill Deacon 			&& max_watchpoint_len >= 8)
554f81ef4a9SWill Deacon 			break;
555f81ef4a9SWill Deacon 	default:
556f81ef4a9SWill Deacon 		return -EINVAL;
557f81ef4a9SWill Deacon 	}
558f81ef4a9SWill Deacon 
5596ee33c27SWill Deacon 	/*
5606ee33c27SWill Deacon 	 * Breakpoints must be of length 2 (thumb) or 4 (ARM) bytes.
5616ee33c27SWill Deacon 	 * Watchpoints can be of length 1, 2, 4 or 8 bytes if supported
5626ee33c27SWill Deacon 	 * by the hardware and must be aligned to the appropriate number of
5636ee33c27SWill Deacon 	 * bytes.
5646ee33c27SWill Deacon 	 */
5656ee33c27SWill Deacon 	if (info->ctrl.type == ARM_BREAKPOINT_EXECUTE &&
5666ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_2 &&
5676ee33c27SWill Deacon 	    info->ctrl.len != ARM_BREAKPOINT_LEN_4)
5686ee33c27SWill Deacon 		return -EINVAL;
5696ee33c27SWill Deacon 
570f81ef4a9SWill Deacon 	/* Address */
571f81ef4a9SWill Deacon 	info->address = bp->attr.bp_addr;
572f81ef4a9SWill Deacon 
573f81ef4a9SWill Deacon 	/* Privilege */
574f81ef4a9SWill Deacon 	info->ctrl.privilege = ARM_BREAKPOINT_USER;
57593a04a34SWill Deacon 	if (arch_check_bp_in_kernelspace(bp))
576f81ef4a9SWill Deacon 		info->ctrl.privilege |= ARM_BREAKPOINT_PRIV;
577f81ef4a9SWill Deacon 
578f81ef4a9SWill Deacon 	/* Enabled? */
579f81ef4a9SWill Deacon 	info->ctrl.enabled = !bp->attr.disabled;
580f81ef4a9SWill Deacon 
581f81ef4a9SWill Deacon 	/* Mismatch */
582f81ef4a9SWill Deacon 	info->ctrl.mismatch = 0;
583f81ef4a9SWill Deacon 
584f81ef4a9SWill Deacon 	return 0;
585f81ef4a9SWill Deacon }
586f81ef4a9SWill Deacon 
587f81ef4a9SWill Deacon /*
588f81ef4a9SWill Deacon  * Validate the arch-specific HW Breakpoint register settings.
589f81ef4a9SWill Deacon  */
590f81ef4a9SWill Deacon int arch_validate_hwbkpt_settings(struct perf_event *bp)
591f81ef4a9SWill Deacon {
592f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
593f81ef4a9SWill Deacon 	int ret = 0;
5946ee33c27SWill Deacon 	u32 offset, alignment_mask = 0x3;
595f81ef4a9SWill Deacon 
5960daa034eSWill Deacon 	/* Ensure that we are in monitor debug mode. */
5970daa034eSWill Deacon 	if (!monitor_mode_enabled())
5980daa034eSWill Deacon 		return -ENODEV;
5990daa034eSWill Deacon 
600f81ef4a9SWill Deacon 	/* Build the arch_hw_breakpoint. */
601f81ef4a9SWill Deacon 	ret = arch_build_bp_info(bp);
602f81ef4a9SWill Deacon 	if (ret)
603f81ef4a9SWill Deacon 		goto out;
604f81ef4a9SWill Deacon 
605f81ef4a9SWill Deacon 	/* Check address alignment. */
606f81ef4a9SWill Deacon 	if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
607f81ef4a9SWill Deacon 		alignment_mask = 0x7;
6086ee33c27SWill Deacon 	offset = info->address & alignment_mask;
6096ee33c27SWill Deacon 	switch (offset) {
6106ee33c27SWill Deacon 	case 0:
6116ee33c27SWill Deacon 		/* Aligned */
6126ee33c27SWill Deacon 		break;
6136ee33c27SWill Deacon 	case 1:
6146ee33c27SWill Deacon 	case 2:
6156ee33c27SWill Deacon 		/* Allow halfword watchpoints and breakpoints. */
6166ee33c27SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_2)
6176ee33c27SWill Deacon 			break;
618d968d2b8SWill Deacon 	case 3:
619d968d2b8SWill Deacon 		/* Allow single byte watchpoint. */
620d968d2b8SWill Deacon 		if (info->ctrl.len == ARM_BREAKPOINT_LEN_1)
621d968d2b8SWill Deacon 			break;
6226ee33c27SWill Deacon 	default:
6236ee33c27SWill Deacon 		ret = -EINVAL;
624f81ef4a9SWill Deacon 		goto out;
625f81ef4a9SWill Deacon 	}
626f81ef4a9SWill Deacon 
6276ee33c27SWill Deacon 	info->address &= ~alignment_mask;
628f81ef4a9SWill Deacon 	info->ctrl.len <<= offset;
629f81ef4a9SWill Deacon 
630bf880114SWill Deacon 	if (!bp->overflow_handler) {
631f81ef4a9SWill Deacon 		/*
632bf880114SWill Deacon 		 * Mismatch breakpoints are required for single-stepping
633bf880114SWill Deacon 		 * breakpoints.
634f81ef4a9SWill Deacon 		 */
635bf880114SWill Deacon 		if (!core_has_mismatch_brps())
636bf880114SWill Deacon 			return -EINVAL;
637bf880114SWill Deacon 
638bf880114SWill Deacon 		/* We don't allow mismatch breakpoints in kernel space. */
639bf880114SWill Deacon 		if (arch_check_bp_in_kernelspace(bp))
640bf880114SWill Deacon 			return -EPERM;
641bf880114SWill Deacon 
642bf880114SWill Deacon 		/*
643bf880114SWill Deacon 		 * Per-cpu breakpoints are not supported by our stepping
644bf880114SWill Deacon 		 * mechanism.
645bf880114SWill Deacon 		 */
646bf880114SWill Deacon 		if (!bp->hw.bp_target)
647bf880114SWill Deacon 			return -EINVAL;
648bf880114SWill Deacon 
649bf880114SWill Deacon 		/*
650bf880114SWill Deacon 		 * We only support specific access types if the fsr
651bf880114SWill Deacon 		 * reports them.
652bf880114SWill Deacon 		 */
653bf880114SWill Deacon 		if (!debug_exception_updates_fsr() &&
654bf880114SWill Deacon 		    (info->ctrl.type == ARM_BREAKPOINT_LOAD ||
655bf880114SWill Deacon 		     info->ctrl.type == ARM_BREAKPOINT_STORE))
656bf880114SWill Deacon 			return -EINVAL;
657f81ef4a9SWill Deacon 	}
658bf880114SWill Deacon 
659f81ef4a9SWill Deacon out:
660f81ef4a9SWill Deacon 	return ret;
661f81ef4a9SWill Deacon }
662f81ef4a9SWill Deacon 
6639ebb3cbcSWill Deacon /*
6649ebb3cbcSWill Deacon  * Enable/disable single-stepping over the breakpoint bp at address addr.
6659ebb3cbcSWill Deacon  */
6669ebb3cbcSWill Deacon static void enable_single_step(struct perf_event *bp, u32 addr)
667f81ef4a9SWill Deacon {
6689ebb3cbcSWill Deacon 	struct arch_hw_breakpoint *info = counter_arch_bp(bp);
669f81ef4a9SWill Deacon 
6709ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6719ebb3cbcSWill Deacon 	info->step_ctrl.mismatch  = 1;
6729ebb3cbcSWill Deacon 	info->step_ctrl.len	  = ARM_BREAKPOINT_LEN_4;
6739ebb3cbcSWill Deacon 	info->step_ctrl.type	  = ARM_BREAKPOINT_EXECUTE;
6749ebb3cbcSWill Deacon 	info->step_ctrl.privilege = info->ctrl.privilege;
6759ebb3cbcSWill Deacon 	info->step_ctrl.enabled	  = 1;
6769ebb3cbcSWill Deacon 	info->trigger		  = addr;
6779ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
678f81ef4a9SWill Deacon }
6799ebb3cbcSWill Deacon 
6809ebb3cbcSWill Deacon static void disable_single_step(struct perf_event *bp)
6819ebb3cbcSWill Deacon {
6829ebb3cbcSWill Deacon 	arch_uninstall_hw_breakpoint(bp);
6839ebb3cbcSWill Deacon 	counter_arch_bp(bp)->step_ctrl.enabled = 0;
6849ebb3cbcSWill Deacon 	arch_install_hw_breakpoint(bp);
685f81ef4a9SWill Deacon }
686f81ef4a9SWill Deacon 
6876f26aa05SWill Deacon static void watchpoint_handler(unsigned long addr, unsigned int fsr,
6886f26aa05SWill Deacon 			       struct pt_regs *regs)
689f81ef4a9SWill Deacon {
6906f26aa05SWill Deacon 	int i, access;
6916f26aa05SWill Deacon 	u32 val, ctrl_reg, alignment_mask;
6924a55c18eSWill Deacon 	struct perf_event *wp, **slots;
693f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
6946f26aa05SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
695f81ef4a9SWill Deacon 
6964a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
6974a55c18eSWill Deacon 
698f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
699f81ef4a9SWill Deacon 		rcu_read_lock();
700f81ef4a9SWill Deacon 
70193a04a34SWill Deacon 		wp = slots[i];
70293a04a34SWill Deacon 
7036f26aa05SWill Deacon 		if (wp == NULL)
7046f26aa05SWill Deacon 			goto unlock;
7056f26aa05SWill Deacon 
7066f26aa05SWill Deacon 		info = counter_arch_bp(wp);
7076f26aa05SWill Deacon 		/*
7086f26aa05SWill Deacon 		 * The DFAR is an unknown value on debug architectures prior
7096f26aa05SWill Deacon 		 * to 7.1. Since we only allow a single watchpoint on these
7106f26aa05SWill Deacon 		 * older CPUs, we can set the trigger to the lowest possible
7116f26aa05SWill Deacon 		 * faulting address.
7126f26aa05SWill Deacon 		 */
7136f26aa05SWill Deacon 		if (debug_arch < ARM_DEBUG_ARCH_V7_1) {
7146f26aa05SWill Deacon 			BUG_ON(i > 0);
7156f26aa05SWill Deacon 			info->trigger = wp->attr.bp_addr;
7166f26aa05SWill Deacon 		} else {
7176f26aa05SWill Deacon 			if (info->ctrl.len == ARM_BREAKPOINT_LEN_8)
7186f26aa05SWill Deacon 				alignment_mask = 0x7;
7196f26aa05SWill Deacon 			else
7206f26aa05SWill Deacon 				alignment_mask = 0x3;
7216f26aa05SWill Deacon 
7226f26aa05SWill Deacon 			/* Check if the watchpoint value matches. */
7236f26aa05SWill Deacon 			val = read_wb_reg(ARM_BASE_WVR + i);
7246f26aa05SWill Deacon 			if (val != (addr & ~alignment_mask))
7256f26aa05SWill Deacon 				goto unlock;
7266f26aa05SWill Deacon 
7276f26aa05SWill Deacon 			/* Possible match, check the byte address select. */
7286f26aa05SWill Deacon 			ctrl_reg = read_wb_reg(ARM_BASE_WCR + i);
7296f26aa05SWill Deacon 			decode_ctrl_reg(ctrl_reg, &ctrl);
7306f26aa05SWill Deacon 			if (!((1 << (addr & alignment_mask)) & ctrl.len))
7316f26aa05SWill Deacon 				goto unlock;
7326f26aa05SWill Deacon 
7336f26aa05SWill Deacon 			/* Check that the access type matches. */
734bf880114SWill Deacon 			if (debug_exception_updates_fsr()) {
735bf880114SWill Deacon 				access = (fsr & ARM_FSR_ACCESS_MASK) ?
736bf880114SWill Deacon 					  HW_BREAKPOINT_W : HW_BREAKPOINT_R;
7376f26aa05SWill Deacon 				if (!(access & hw_breakpoint_type(wp)))
7386f26aa05SWill Deacon 					goto unlock;
739bf880114SWill Deacon 			}
7406f26aa05SWill Deacon 
7416f26aa05SWill Deacon 			/* We have a winner. */
7426f26aa05SWill Deacon 			info->trigger = addr;
743f81ef4a9SWill Deacon 		}
744f81ef4a9SWill Deacon 
745f81ef4a9SWill Deacon 		pr_debug("watchpoint fired: address = 0x%x\n", info->trigger);
74693a04a34SWill Deacon 		perf_bp_event(wp, regs);
747f81ef4a9SWill Deacon 
748f81ef4a9SWill Deacon 		/*
749f81ef4a9SWill Deacon 		 * If no overflow handler is present, insert a temporary
750f81ef4a9SWill Deacon 		 * mismatch breakpoint so we can single-step over the
751f81ef4a9SWill Deacon 		 * watchpoint trigger.
752f81ef4a9SWill Deacon 		 */
7539ebb3cbcSWill Deacon 		if (!wp->overflow_handler)
7549ebb3cbcSWill Deacon 			enable_single_step(wp, instruction_pointer(regs));
755f81ef4a9SWill Deacon 
7566f26aa05SWill Deacon unlock:
757f81ef4a9SWill Deacon 		rcu_read_unlock();
758f81ef4a9SWill Deacon 	}
759f81ef4a9SWill Deacon }
760f81ef4a9SWill Deacon 
76193a04a34SWill Deacon static void watchpoint_single_step_handler(unsigned long pc)
76293a04a34SWill Deacon {
76393a04a34SWill Deacon 	int i;
7644a55c18eSWill Deacon 	struct perf_event *wp, **slots;
76593a04a34SWill Deacon 	struct arch_hw_breakpoint *info;
76693a04a34SWill Deacon 
7674a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(wp_on_reg);
7684a55c18eSWill Deacon 
769c512de95SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
77093a04a34SWill Deacon 		rcu_read_lock();
77193a04a34SWill Deacon 
77293a04a34SWill Deacon 		wp = slots[i];
77393a04a34SWill Deacon 
77493a04a34SWill Deacon 		if (wp == NULL)
77593a04a34SWill Deacon 			goto unlock;
77693a04a34SWill Deacon 
77793a04a34SWill Deacon 		info = counter_arch_bp(wp);
77893a04a34SWill Deacon 		if (!info->step_ctrl.enabled)
77993a04a34SWill Deacon 			goto unlock;
78093a04a34SWill Deacon 
78193a04a34SWill Deacon 		/*
78293a04a34SWill Deacon 		 * Restore the original watchpoint if we've completed the
78393a04a34SWill Deacon 		 * single-step.
78493a04a34SWill Deacon 		 */
7859ebb3cbcSWill Deacon 		if (info->trigger != pc)
7869ebb3cbcSWill Deacon 			disable_single_step(wp);
78793a04a34SWill Deacon 
78893a04a34SWill Deacon unlock:
78993a04a34SWill Deacon 		rcu_read_unlock();
79093a04a34SWill Deacon 	}
79193a04a34SWill Deacon }
79293a04a34SWill Deacon 
793f81ef4a9SWill Deacon static void breakpoint_handler(unsigned long unknown, struct pt_regs *regs)
794f81ef4a9SWill Deacon {
795f81ef4a9SWill Deacon 	int i;
796f81ef4a9SWill Deacon 	u32 ctrl_reg, val, addr;
7974a55c18eSWill Deacon 	struct perf_event *bp, **slots;
798f81ef4a9SWill Deacon 	struct arch_hw_breakpoint *info;
799f81ef4a9SWill Deacon 	struct arch_hw_breakpoint_ctrl ctrl;
800f81ef4a9SWill Deacon 
8014a55c18eSWill Deacon 	slots = (struct perf_event **)__get_cpu_var(bp_on_reg);
8024a55c18eSWill Deacon 
803f81ef4a9SWill Deacon 	/* The exception entry code places the amended lr in the PC. */
804f81ef4a9SWill Deacon 	addr = regs->ARM_pc;
805f81ef4a9SWill Deacon 
80693a04a34SWill Deacon 	/* Check the currently installed breakpoints first. */
80793a04a34SWill Deacon 	for (i = 0; i < core_num_brps; ++i) {
808f81ef4a9SWill Deacon 		rcu_read_lock();
809f81ef4a9SWill Deacon 
810f81ef4a9SWill Deacon 		bp = slots[i];
811f81ef4a9SWill Deacon 
8129ebb3cbcSWill Deacon 		if (bp == NULL)
8139ebb3cbcSWill Deacon 			goto unlock;
814f81ef4a9SWill Deacon 
8159ebb3cbcSWill Deacon 		info = counter_arch_bp(bp);
816f81ef4a9SWill Deacon 
817f81ef4a9SWill Deacon 		/* Check if the breakpoint value matches. */
818f81ef4a9SWill Deacon 		val = read_wb_reg(ARM_BASE_BVR + i);
819f81ef4a9SWill Deacon 		if (val != (addr & ~0x3))
8209ebb3cbcSWill Deacon 			goto mismatch;
821f81ef4a9SWill Deacon 
822f81ef4a9SWill Deacon 		/* Possible match, check the byte address select to confirm. */
823f81ef4a9SWill Deacon 		ctrl_reg = read_wb_reg(ARM_BASE_BCR + i);
824f81ef4a9SWill Deacon 		decode_ctrl_reg(ctrl_reg, &ctrl);
825f81ef4a9SWill Deacon 		if ((1 << (addr & 0x3)) & ctrl.len) {
826f81ef4a9SWill Deacon 			info->trigger = addr;
827f81ef4a9SWill Deacon 			pr_debug("breakpoint fired: address = 0x%x\n", addr);
828f81ef4a9SWill Deacon 			perf_bp_event(bp, regs);
8299ebb3cbcSWill Deacon 			if (!bp->overflow_handler)
8309ebb3cbcSWill Deacon 				enable_single_step(bp, addr);
8319ebb3cbcSWill Deacon 			goto unlock;
832f81ef4a9SWill Deacon 		}
833f81ef4a9SWill Deacon 
8349ebb3cbcSWill Deacon mismatch:
8359ebb3cbcSWill Deacon 		/* If we're stepping a breakpoint, it can now be restored. */
8369ebb3cbcSWill Deacon 		if (info->step_ctrl.enabled)
8379ebb3cbcSWill Deacon 			disable_single_step(bp);
8389ebb3cbcSWill Deacon unlock:
839f81ef4a9SWill Deacon 		rcu_read_unlock();
840f81ef4a9SWill Deacon 	}
84193a04a34SWill Deacon 
84293a04a34SWill Deacon 	/* Handle any pending watchpoint single-step breakpoints. */
84393a04a34SWill Deacon 	watchpoint_single_step_handler(addr);
844f81ef4a9SWill Deacon }
845f81ef4a9SWill Deacon 
846f81ef4a9SWill Deacon /*
847f81ef4a9SWill Deacon  * Called from either the Data Abort Handler [watchpoint] or the
84802fe2845SRussell King  * Prefetch Abort Handler [breakpoint] with interrupts disabled.
849f81ef4a9SWill Deacon  */
850f81ef4a9SWill Deacon static int hw_breakpoint_pending(unsigned long addr, unsigned int fsr,
851f81ef4a9SWill Deacon 				 struct pt_regs *regs)
852f81ef4a9SWill Deacon {
8537e202696SWill Deacon 	int ret = 0;
854f81ef4a9SWill Deacon 	u32 dscr;
855f81ef4a9SWill Deacon 
85602fe2845SRussell King 	preempt_disable();
85702fe2845SRussell King 
85802fe2845SRussell King 	if (interrupts_enabled(regs))
85902fe2845SRussell King 		local_irq_enable();
8607e202696SWill Deacon 
861f81ef4a9SWill Deacon 	/* We only handle watchpoints and hardware breakpoints. */
8629e962f76SDietmar Eggemann 	ARM_DBG_READ(c0, c1, 0, dscr);
863f81ef4a9SWill Deacon 
864f81ef4a9SWill Deacon 	/* Perform perf callbacks. */
865f81ef4a9SWill Deacon 	switch (ARM_DSCR_MOE(dscr)) {
866f81ef4a9SWill Deacon 	case ARM_ENTRY_BREAKPOINT:
867f81ef4a9SWill Deacon 		breakpoint_handler(addr, regs);
868f81ef4a9SWill Deacon 		break;
869f81ef4a9SWill Deacon 	case ARM_ENTRY_ASYNC_WATCHPOINT:
870235584b6SJoe Perches 		WARN(1, "Asynchronous watchpoint exception taken. Debugging results may be unreliable\n");
871f81ef4a9SWill Deacon 	case ARM_ENTRY_SYNC_WATCHPOINT:
8726f26aa05SWill Deacon 		watchpoint_handler(addr, fsr, regs);
873f81ef4a9SWill Deacon 		break;
874f81ef4a9SWill Deacon 	default:
8757e202696SWill Deacon 		ret = 1; /* Unhandled fault. */
876f81ef4a9SWill Deacon 	}
877f81ef4a9SWill Deacon 
8787e202696SWill Deacon 	preempt_enable();
8797e202696SWill Deacon 
880f81ef4a9SWill Deacon 	return ret;
881f81ef4a9SWill Deacon }
882f81ef4a9SWill Deacon 
883f81ef4a9SWill Deacon /*
884f81ef4a9SWill Deacon  * One-time initialisation.
885f81ef4a9SWill Deacon  */
8860d352e3dSWill Deacon static cpumask_t debug_err_mask;
8870d352e3dSWill Deacon 
8880d352e3dSWill Deacon static int debug_reg_trap(struct pt_regs *regs, unsigned int instr)
8890d352e3dSWill Deacon {
8900d352e3dSWill Deacon 	int cpu = smp_processor_id();
8910d352e3dSWill Deacon 
8920d352e3dSWill Deacon 	pr_warning("Debug register access (0x%x) caused undefined instruction on CPU %d\n",
8930d352e3dSWill Deacon 		   instr, cpu);
8940d352e3dSWill Deacon 
8950d352e3dSWill Deacon 	/* Set the error flag for this CPU and skip the faulting instruction. */
8960d352e3dSWill Deacon 	cpumask_set_cpu(cpu, &debug_err_mask);
8970d352e3dSWill Deacon 	instruction_pointer(regs) += 4;
8980d352e3dSWill Deacon 	return 0;
8990d352e3dSWill Deacon }
9000d352e3dSWill Deacon 
9010d352e3dSWill Deacon static struct undef_hook debug_reg_hook = {
9020d352e3dSWill Deacon 	.instr_mask	= 0x0fe80f10,
9030d352e3dSWill Deacon 	.instr_val	= 0x0e000e10,
9040d352e3dSWill Deacon 	.fn		= debug_reg_trap,
9050d352e3dSWill Deacon };
9060d352e3dSWill Deacon 
9070d352e3dSWill Deacon static void reset_ctrl_regs(void *unused)
908f81ef4a9SWill Deacon {
909c512de95SWill Deacon 	int i, raw_num_brps, err = 0, cpu = smp_processor_id();
910e64877dcSWill Deacon 	u32 val;
911f81ef4a9SWill Deacon 
912ac88e071SWill Deacon 	/*
913ac88e071SWill Deacon 	 * v7 debug contains save and restore registers so that debug state
914ed19b739SWill Deacon 	 * can be maintained across low-power modes without leaving the debug
915ed19b739SWill Deacon 	 * logic powered up. It is IMPLEMENTATION DEFINED whether we can access
916ed19b739SWill Deacon 	 * the debug registers out of reset, so we must unlock the OS Lock
917ed19b739SWill Deacon 	 * Access Register to avoid taking undefined instruction exceptions
918ed19b739SWill Deacon 	 * later on.
919ac88e071SWill Deacon 	 */
920b5d5b8f9SWill Deacon 	switch (debug_arch) {
921a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6:
922a26bce12SWill Deacon 	case ARM_DEBUG_ARCH_V6_1:
9237f4050a0SWill Deacon 		/* ARMv6 cores clear the registers out of reset. */
9247f4050a0SWill Deacon 		goto out_mdbgen;
925b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_ECP14:
926ac88e071SWill Deacon 		/*
927c09bae70SWill Deacon 		 * Ensure sticky power-down is clear (i.e. debug logic is
928c09bae70SWill Deacon 		 * powered up).
929c09bae70SWill Deacon 		 */
9309e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c5, 4, val);
931e64877dcSWill Deacon 		if ((val & 0x1) == 0)
932b5d5b8f9SWill Deacon 			err = -EPERM;
933e64877dcSWill Deacon 
934e64877dcSWill Deacon 		/*
935e64877dcSWill Deacon 		 * Check whether we implement OS save and restore.
936e64877dcSWill Deacon 		 */
9379e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c1, 4, val);
938e64877dcSWill Deacon 		if ((val & 0x9) == 0)
939e64877dcSWill Deacon 			goto clear_vcr;
940b5d5b8f9SWill Deacon 		break;
941b5d5b8f9SWill Deacon 	case ARM_DEBUG_ARCH_V7_1:
942b5d5b8f9SWill Deacon 		/*
943b5d5b8f9SWill Deacon 		 * Ensure the OS double lock is clear.
944b5d5b8f9SWill Deacon 		 */
9459e962f76SDietmar Eggemann 		ARM_DBG_READ(c1, c3, 4, val);
946e64877dcSWill Deacon 		if ((val & 0x1) == 1)
947b5d5b8f9SWill Deacon 			err = -EPERM;
948b5d5b8f9SWill Deacon 		break;
949b5d5b8f9SWill Deacon 	}
950b5d5b8f9SWill Deacon 
951b5d5b8f9SWill Deacon 	if (err) {
952c09bae70SWill Deacon 		pr_warning("CPU %d debug is powered down!\n", cpu);
9530d352e3dSWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
954c09bae70SWill Deacon 		return;
955c09bae70SWill Deacon 	}
956c09bae70SWill Deacon 
957c09bae70SWill Deacon 	/*
958e64877dcSWill Deacon 	 * Unconditionally clear the OS lock by writing a value
959*02051eadSDietmar Eggemann 	 * other than CS_LAR_KEY to the access register.
960ac88e071SWill Deacon 	 */
961*02051eadSDietmar Eggemann 	ARM_DBG_WRITE(c1, c0, 4, ~CS_LAR_KEY);
962ac88e071SWill Deacon 	isb();
963e89c0d70SWill Deacon 
964e89c0d70SWill Deacon 	/*
965e89c0d70SWill Deacon 	 * Clear any configured vector-catch events before
966e89c0d70SWill Deacon 	 * enabling monitor mode.
967e89c0d70SWill Deacon 	 */
968e64877dcSWill Deacon clear_vcr:
9699e962f76SDietmar Eggemann 	ARM_DBG_WRITE(c0, c7, 0, 0);
970e89c0d70SWill Deacon 	isb();
971ac88e071SWill Deacon 
972614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
973614bea50SWill Deacon 		pr_warning("CPU %d failed to disable vector catch\n", cpu);
974f81ef4a9SWill Deacon 		return;
975614bea50SWill Deacon 	}
976f81ef4a9SWill Deacon 
977614bea50SWill Deacon 	/*
978614bea50SWill Deacon 	 * The control/value register pairs are UNKNOWN out of reset so
979614bea50SWill Deacon 	 * clear them to avoid spurious debug events.
980614bea50SWill Deacon 	 */
981c512de95SWill Deacon 	raw_num_brps = get_num_brp_resources();
982c512de95SWill Deacon 	for (i = 0; i < raw_num_brps; ++i) {
983f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BCR + i, 0UL);
984f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_BVR + i, 0UL);
985f81ef4a9SWill Deacon 	}
986f81ef4a9SWill Deacon 
987f81ef4a9SWill Deacon 	for (i = 0; i < core_num_wrps; ++i) {
988f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WCR + i, 0UL);
989f81ef4a9SWill Deacon 		write_wb_reg(ARM_BASE_WVR + i, 0UL);
990f81ef4a9SWill Deacon 	}
991614bea50SWill Deacon 
992614bea50SWill Deacon 	if (cpumask_intersects(&debug_err_mask, cpumask_of(cpu))) {
993614bea50SWill Deacon 		pr_warning("CPU %d failed to clear debug register pairs\n", cpu);
994614bea50SWill Deacon 		return;
995614bea50SWill Deacon 	}
996614bea50SWill Deacon 
997614bea50SWill Deacon 	/*
998614bea50SWill Deacon 	 * Have a crack at enabling monitor mode. We don't actually need
999614bea50SWill Deacon 	 * it yet, but reporting an error early is useful if it fails.
1000614bea50SWill Deacon 	 */
10017f4050a0SWill Deacon out_mdbgen:
1002614bea50SWill Deacon 	if (enable_monitor_mode())
1003614bea50SWill Deacon 		cpumask_or(&debug_err_mask, &debug_err_mask, cpumask_of(cpu));
1004f81ef4a9SWill Deacon }
1005f81ef4a9SWill Deacon 
10067d99331eSWill Deacon static int __cpuinit dbg_reset_notify(struct notifier_block *self,
10077d99331eSWill Deacon 				      unsigned long action, void *cpu)
10087d99331eSWill Deacon {
10097d99331eSWill Deacon 	if (action == CPU_ONLINE)
10107d99331eSWill Deacon 		smp_call_function_single((int)cpu, reset_ctrl_regs, NULL, 1);
10110d352e3dSWill Deacon 
10127d99331eSWill Deacon 	return NOTIFY_OK;
10137d99331eSWill Deacon }
10147d99331eSWill Deacon 
10157d99331eSWill Deacon static struct notifier_block __cpuinitdata dbg_reset_nb = {
10167d99331eSWill Deacon 	.notifier_call = dbg_reset_notify,
10177d99331eSWill Deacon };
10187d99331eSWill Deacon 
1019f81ef4a9SWill Deacon static int __init arch_hw_breakpoint_init(void)
1020f81ef4a9SWill Deacon {
1021f81ef4a9SWill Deacon 	debug_arch = get_debug_arch();
1022f81ef4a9SWill Deacon 
102366e1cfe6SWill Deacon 	if (!debug_arch_supported()) {
1024f81ef4a9SWill Deacon 		pr_info("debug architecture 0x%x unsupported.\n", debug_arch);
10258fbf397cSWill Deacon 		return 0;
1026f81ef4a9SWill Deacon 	}
1027f81ef4a9SWill Deacon 
1028f81ef4a9SWill Deacon 	/* Determine how many BRPs/WRPs are available. */
1029f81ef4a9SWill Deacon 	core_num_brps = get_num_brps();
1030f81ef4a9SWill Deacon 	core_num_wrps = get_num_wrps();
1031f81ef4a9SWill Deacon 
10320d352e3dSWill Deacon 	/*
10330d352e3dSWill Deacon 	 * We need to tread carefully here because DBGSWENABLE may be
10340d352e3dSWill Deacon 	 * driven low on this core and there isn't an architected way to
10350d352e3dSWill Deacon 	 * determine that.
10360d352e3dSWill Deacon 	 */
10370d352e3dSWill Deacon 	register_undef_hook(&debug_reg_hook);
1038f81ef4a9SWill Deacon 
1039f81ef4a9SWill Deacon 	/*
1040f81ef4a9SWill Deacon 	 * Reset the breakpoint resources. We assume that a halting
1041f81ef4a9SWill Deacon 	 * debugger will leave the world in a nice state for us.
1042f81ef4a9SWill Deacon 	 */
10430d352e3dSWill Deacon 	on_each_cpu(reset_ctrl_regs, NULL, 1);
10440d352e3dSWill Deacon 	unregister_undef_hook(&debug_reg_hook);
10450d352e3dSWill Deacon 	if (!cpumask_empty(&debug_err_mask)) {
1046c09bae70SWill Deacon 		core_num_brps = 0;
1047c09bae70SWill Deacon 		core_num_wrps = 0;
1048c09bae70SWill Deacon 		return 0;
1049c09bae70SWill Deacon 	}
1050ac88e071SWill Deacon 
10510d352e3dSWill Deacon 	pr_info("found %d " "%s" "breakpoint and %d watchpoint registers.\n",
10520d352e3dSWill Deacon 		core_num_brps, core_has_mismatch_brps() ? "(+1 reserved) " :
10530d352e3dSWill Deacon 		"", core_num_wrps);
10540d352e3dSWill Deacon 
1055ac88e071SWill Deacon 	/* Work out the maximum supported watchpoint length. */
1056ac88e071SWill Deacon 	max_watchpoint_len = get_max_wp_len();
1057ac88e071SWill Deacon 	pr_info("maximum watchpoint size is %u bytes.\n",
1058ac88e071SWill Deacon 			max_watchpoint_len);
1059f81ef4a9SWill Deacon 
1060f81ef4a9SWill Deacon 	/* Register debug fault handler. */
1061f7b8156dSCatalin Marinas 	hook_fault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1062f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "watchpoint debug exception");
1063f7b8156dSCatalin Marinas 	hook_ifault_code(FAULT_CODE_DEBUG, hw_breakpoint_pending, SIGTRAP,
1064f7b8156dSCatalin Marinas 			TRAP_HWBKPT, "breakpoint debug exception");
1065f81ef4a9SWill Deacon 
10667d99331eSWill Deacon 	/* Register hotplug notifier. */
10677d99331eSWill Deacon 	register_cpu_notifier(&dbg_reset_nb);
10688fbf397cSWill Deacon 	return 0;
1069f81ef4a9SWill Deacon }
1070f81ef4a9SWill Deacon arch_initcall(arch_hw_breakpoint_init);
1071f81ef4a9SWill Deacon 
1072f81ef4a9SWill Deacon void hw_breakpoint_pmu_read(struct perf_event *bp)
1073f81ef4a9SWill Deacon {
1074f81ef4a9SWill Deacon }
1075f81ef4a9SWill Deacon 
1076f81ef4a9SWill Deacon /*
1077f81ef4a9SWill Deacon  * Dummy function to register with die_notifier.
1078f81ef4a9SWill Deacon  */
1079f81ef4a9SWill Deacon int hw_breakpoint_exceptions_notify(struct notifier_block *unused,
1080f81ef4a9SWill Deacon 					unsigned long val, void *data)
1081f81ef4a9SWill Deacon {
1082f81ef4a9SWill Deacon 	return NOTIFY_DONE;
1083f81ef4a9SWill Deacon }
1084