11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * linux/arch/arm/kernel/entry-armv.S 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (C) 1996,1997,1998 Russell King. 51da177e4SLinus Torvalds * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) 6afeb90caSHyok S. Choi * nommu support by Hyok S. Choi (hyok.choi@samsung.com) 71da177e4SLinus Torvalds * 81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as 101da177e4SLinus Torvalds * published by the Free Software Foundation. 111da177e4SLinus Torvalds * 121da177e4SLinus Torvalds * Low-level vector interface routines 131da177e4SLinus Torvalds * 1470b6f2b4SNicolas Pitre * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction 1570b6f2b4SNicolas Pitre * that causes it to save wrong values... Be aware! 161da177e4SLinus Torvalds */ 171da177e4SLinus Torvalds 18f09b9979SNicolas Pitre#include <asm/memory.h> 19753790e7SRussell King#include <asm/glue-df.h> 20753790e7SRussell King#include <asm/glue-pf.h> 211da177e4SLinus Torvalds#include <asm/vfpmacros.h> 22a09e64fbSRussell King#include <mach/entry-macro.S> 23d6551e88SRussell King#include <asm/thread_notify.h> 24c4c5716eSCatalin Marinas#include <asm/unwind.h> 25cc20d429SRussell King#include <asm/unistd.h> 26f159f4edSTony Lindgren#include <asm/tls.h> 271da177e4SLinus Torvalds 281da177e4SLinus Torvalds#include "entry-header.S" 29cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S> 301da177e4SLinus Torvalds 311da177e4SLinus Torvalds/* 32187a51adSRussell King * Interrupt handling. Preserves r7, r8, r9 33187a51adSRussell King */ 34187a51adSRussell King .macro irq_handler 3552108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 3652108641Seric miao ldr r5, =handle_arch_irq 3752108641Seric miao mov r0, sp 3852108641Seric miao ldr r5, [r5] 3952108641Seric miao adr lr, BSYM(9997f) 4052108641Seric miao teq r5, #0 4152108641Seric miao movne pc, r5 4237ee16aeSRussell King#endif 43cd544ce7SMagnus Damm arch_irq_handler_default 44f00ec48fSRussell King9997: 45187a51adSRussell King .endm 46187a51adSRussell King 47ac8b9c1cSRussell King .macro pabt_helper 48ac8b9c1cSRussell King mov r0, r2 @ pass address of aborted instruction. 49ac8b9c1cSRussell King#ifdef MULTI_PABORT 500402beceSRussell King ldr ip, .LCprocfns 51ac8b9c1cSRussell King mov lr, pc 520402beceSRussell King ldr pc, [ip, #PROCESSOR_PABT_FUNC] 53ac8b9c1cSRussell King#else 54ac8b9c1cSRussell King bl CPU_PABORT_HANDLER 55ac8b9c1cSRussell King#endif 56ac8b9c1cSRussell King .endm 57ac8b9c1cSRussell King 58ac8b9c1cSRussell King .macro dabt_helper 59ac8b9c1cSRussell King 60ac8b9c1cSRussell King @ 61ac8b9c1cSRussell King @ Call the processor-specific abort handler: 62ac8b9c1cSRussell King @ 63ac8b9c1cSRussell King @ r2 - aborted context pc 64ac8b9c1cSRussell King @ r3 - aborted context cpsr 65ac8b9c1cSRussell King @ 66ac8b9c1cSRussell King @ The abort handler must return the aborted address in r0, and 67ac8b9c1cSRussell King @ the fault status register in r1. r9 must be preserved. 68ac8b9c1cSRussell King @ 69ac8b9c1cSRussell King#ifdef MULTI_DABORT 700402beceSRussell King ldr ip, .LCprocfns 71ac8b9c1cSRussell King mov lr, pc 720402beceSRussell King ldr pc, [ip, #PROCESSOR_DABT_FUNC] 73ac8b9c1cSRussell King#else 74ac8b9c1cSRussell King bl CPU_DABORT_HANDLER 75ac8b9c1cSRussell King#endif 76ac8b9c1cSRussell King .endm 77ac8b9c1cSRussell King 78785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES 79785d3cd2SNicolas Pitre .section .kprobes.text,"ax",%progbits 80785d3cd2SNicolas Pitre#else 81785d3cd2SNicolas Pitre .text 82785d3cd2SNicolas Pitre#endif 83785d3cd2SNicolas Pitre 84187a51adSRussell King/* 851da177e4SLinus Torvalds * Invalid mode handlers 861da177e4SLinus Torvalds */ 87ccea7a19SRussell King .macro inv_entry, reason 88ccea7a19SRussell King sub sp, sp, #S_FRAME_SIZE 89b86040a5SCatalin Marinas ARM( stmib sp, {r1 - lr} ) 90b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 91b86040a5SCatalin Marinas THUMB( str sp, [sp, #S_SP] ) 92b86040a5SCatalin Marinas THUMB( str lr, [sp, #S_LR] ) 931da177e4SLinus Torvalds mov r1, #\reason 941da177e4SLinus Torvalds .endm 951da177e4SLinus Torvalds 961da177e4SLinus Torvalds__pabt_invalid: 97ccea7a19SRussell King inv_entry BAD_PREFETCH 98ccea7a19SRussell King b common_invalid 9993ed3970SCatalin MarinasENDPROC(__pabt_invalid) 1001da177e4SLinus Torvalds 1011da177e4SLinus Torvalds__dabt_invalid: 102ccea7a19SRussell King inv_entry BAD_DATA 103ccea7a19SRussell King b common_invalid 10493ed3970SCatalin MarinasENDPROC(__dabt_invalid) 1051da177e4SLinus Torvalds 1061da177e4SLinus Torvalds__irq_invalid: 107ccea7a19SRussell King inv_entry BAD_IRQ 108ccea7a19SRussell King b common_invalid 10993ed3970SCatalin MarinasENDPROC(__irq_invalid) 1101da177e4SLinus Torvalds 1111da177e4SLinus Torvalds__und_invalid: 112ccea7a19SRussell King inv_entry BAD_UNDEFINSTR 1131da177e4SLinus Torvalds 114ccea7a19SRussell King @ 115ccea7a19SRussell King @ XXX fall through to common_invalid 116ccea7a19SRussell King @ 117ccea7a19SRussell King 118ccea7a19SRussell King@ 119ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers) 120ccea7a19SRussell King@ 121ccea7a19SRussell Kingcommon_invalid: 122ccea7a19SRussell King zero_fp 123ccea7a19SRussell King 124ccea7a19SRussell King ldmia r0, {r4 - r6} 125ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 126ccea7a19SRussell King mov r7, #-1 @ "" "" "" "" 127ccea7a19SRussell King str r4, [sp] @ save preserved r0 128ccea7a19SRussell King stmia r0, {r5 - r7} @ lr_<exception>, 129ccea7a19SRussell King @ cpsr_<exception>, "old_r0" 130ccea7a19SRussell King 1311da177e4SLinus Torvalds mov r0, sp 1321da177e4SLinus Torvalds b bad_mode 13393ed3970SCatalin MarinasENDPROC(__und_invalid) 1341da177e4SLinus Torvalds 1351da177e4SLinus Torvalds/* 1361da177e4SLinus Torvalds * SVC mode handlers 1371da177e4SLinus Torvalds */ 1382dede2d8SNicolas Pitre 1392dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 1402dede2d8SNicolas Pitre#define SPFIX(code...) code 1412dede2d8SNicolas Pitre#else 1422dede2d8SNicolas Pitre#define SPFIX(code...) 1432dede2d8SNicolas Pitre#endif 1442dede2d8SNicolas Pitre 145d30a0c8bSNicolas Pitre .macro svc_entry, stack_hole=0 146c4c5716eSCatalin Marinas UNWIND(.fnstart ) 147c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc} ) 148b86040a5SCatalin Marinas sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4) 149b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL 150b86040a5SCatalin Marinas SPFIX( str r0, [sp] ) @ temporarily saved 151b86040a5SCatalin Marinas SPFIX( mov r0, sp ) 152b86040a5SCatalin Marinas SPFIX( tst r0, #4 ) @ test original stack alignment 153b86040a5SCatalin Marinas SPFIX( ldr r0, [sp] ) @ restored 154b86040a5SCatalin Marinas#else 1552dede2d8SNicolas Pitre SPFIX( tst sp, #4 ) 156b86040a5SCatalin Marinas#endif 157b86040a5SCatalin Marinas SPFIX( subeq sp, sp, #4 ) 158b86040a5SCatalin Marinas stmia sp, {r1 - r12} 159ccea7a19SRussell King 160ccea7a19SRussell King ldmia r0, {r1 - r3} 161b86040a5SCatalin Marinas add r5, sp, #S_SP - 4 @ here for interlock avoidance 162ccea7a19SRussell King mov r4, #-1 @ "" "" "" "" 163b86040a5SCatalin Marinas add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4) 164b86040a5SCatalin Marinas SPFIX( addeq r0, r0, #4 ) 165b86040a5SCatalin Marinas str r1, [sp, #-4]! @ save the "real" r0 copied 166ccea7a19SRussell King @ from the exception stack 167ccea7a19SRussell King 1681da177e4SLinus Torvalds mov r1, lr 1691da177e4SLinus Torvalds 1701da177e4SLinus Torvalds @ 1711da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 1721da177e4SLinus Torvalds @ 1731da177e4SLinus Torvalds @ r0 - sp_svc 1741da177e4SLinus Torvalds @ r1 - lr_svc 1751da177e4SLinus Torvalds @ r2 - lr_<exception>, already fixed up for correct return/restart 1761da177e4SLinus Torvalds @ r3 - spsr_<exception> 1771da177e4SLinus Torvalds @ r4 - orig_r0 (see pt_regs definition in ptrace.h) 1781da177e4SLinus Torvalds @ 1791da177e4SLinus Torvalds stmia r5, {r0 - r4} 1801da177e4SLinus Torvalds .endm 1811da177e4SLinus Torvalds 1821da177e4SLinus Torvalds .align 5 1831da177e4SLinus Torvalds__dabt_svc: 184ccea7a19SRussell King svc_entry 1851da177e4SLinus Torvalds 1861da177e4SLinus Torvalds @ 1871da177e4SLinus Torvalds @ get ready to re-enable interrupts if appropriate 1881da177e4SLinus Torvalds @ 1891da177e4SLinus Torvalds mrs r9, cpsr 1901da177e4SLinus Torvalds tst r3, #PSR_I_BIT 1911da177e4SLinus Torvalds biceq r9, r9, #PSR_I_BIT 1921da177e4SLinus Torvalds 193ac8b9c1cSRussell King dabt_helper 1941da177e4SLinus Torvalds 1951da177e4SLinus Torvalds @ 1961da177e4SLinus Torvalds @ set desired IRQ state, then call main handler 1971da177e4SLinus Torvalds @ 1987e202696SWill Deacon debug_entry r1 1991da177e4SLinus Torvalds msr cpsr_c, r9 2001da177e4SLinus Torvalds mov r2, sp 2011da177e4SLinus Torvalds bl do_DataAbort 2021da177e4SLinus Torvalds 2031da177e4SLinus Torvalds @ 2041da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 2051da177e4SLinus Torvalds @ 206ac78884eSRussell King disable_irq_notrace 2071da177e4SLinus Torvalds 2081da177e4SLinus Torvalds @ 2091da177e4SLinus Torvalds @ restore SPSR and restart the instruction 2101da177e4SLinus Torvalds @ 211b86040a5SCatalin Marinas ldr r2, [sp, #S_PSR] 212b86040a5SCatalin Marinas svc_exit r2 @ return from exception 213c4c5716eSCatalin Marinas UNWIND(.fnend ) 21493ed3970SCatalin MarinasENDPROC(__dabt_svc) 2151da177e4SLinus Torvalds 2161da177e4SLinus Torvalds .align 5 2171da177e4SLinus Torvalds__irq_svc: 218ccea7a19SRussell King svc_entry 219ccea7a19SRussell King 220ac78884eSRussell King#ifdef CONFIG_TRACE_IRQFLAGS 221ac78884eSRussell King bl trace_hardirqs_off 222ac78884eSRussell King#endif 2231613cc11SRussell King 2241613cc11SRussell King irq_handler 2251613cc11SRussell King 2261da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 227706fdd9fSRussell King get_thread_info tsk 228706fdd9fSRussell King ldr r8, [tsk, #TI_PREEMPT] @ get preempt count 229706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get flags 23028fab1a2SRussell King teq r8, #0 @ if preempt count != 0 23128fab1a2SRussell King movne r0, #0 @ force flags to 0 2321da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2331da177e4SLinus Torvalds blne svc_preempt 2341da177e4SLinus Torvalds#endif 235b86040a5SCatalin Marinas ldr r4, [sp, #S_PSR] @ irqs are already disabled 2367ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 237*fbab1c80SRussell King @ The parent context IRQs must have been enabled to get here in 238*fbab1c80SRussell King @ the first place, so there's no point checking the PSR I bit. 239*fbab1c80SRussell King bl trace_hardirqs_on 2407ad1bcb2SRussell King#endif 241b86040a5SCatalin Marinas svc_exit r4 @ return from exception 242c4c5716eSCatalin Marinas UNWIND(.fnend ) 24393ed3970SCatalin MarinasENDPROC(__irq_svc) 2441da177e4SLinus Torvalds 2451da177e4SLinus Torvalds .ltorg 2461da177e4SLinus Torvalds 2471da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 2481da177e4SLinus Torvaldssvc_preempt: 24928fab1a2SRussell King mov r8, lr 2501da177e4SLinus Torvalds1: bl preempt_schedule_irq @ irq en/disable is done inside 251706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS 2521da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 25328fab1a2SRussell King moveq pc, r8 @ go again 2541da177e4SLinus Torvalds b 1b 2551da177e4SLinus Torvalds#endif 2561da177e4SLinus Torvalds 2571da177e4SLinus Torvalds .align 5 2581da177e4SLinus Torvalds__und_svc: 259d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES 260d30a0c8bSNicolas Pitre @ If a kprobe is about to simulate a "stmdb sp..." instruction, 261d30a0c8bSNicolas Pitre @ it obviously needs free stack space which then will belong to 262d30a0c8bSNicolas Pitre @ the saved context. 263d30a0c8bSNicolas Pitre svc_entry 64 264d30a0c8bSNicolas Pitre#else 265ccea7a19SRussell King svc_entry 266d30a0c8bSNicolas Pitre#endif 2671da177e4SLinus Torvalds 2681da177e4SLinus Torvalds @ 2691da177e4SLinus Torvalds @ call emulation code, which returns using r9 if it has emulated 2701da177e4SLinus Torvalds @ the instruction, or the more conventional lr if we are to treat 2711da177e4SLinus Torvalds @ this as a real undefined instruction 2721da177e4SLinus Torvalds @ 2731da177e4SLinus Torvalds @ r0 - instruction 2741da177e4SLinus Torvalds @ 27583e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL 2761da177e4SLinus Torvalds ldr r0, [r2, #-4] 27783e686eaSCatalin Marinas#else 27883e686eaSCatalin Marinas ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2 27983e686eaSCatalin Marinas and r9, r0, #0xf800 28083e686eaSCatalin Marinas cmp r9, #0xe800 @ 32-bit instruction if xx >= 0 28183e686eaSCatalin Marinas ldrhhs r9, [r2] @ bottom 16 bits 28283e686eaSCatalin Marinas orrhs r0, r9, r0, lsl #16 28383e686eaSCatalin Marinas#endif 284b86040a5SCatalin Marinas adr r9, BSYM(1f) 2851da177e4SLinus Torvalds bl call_fpe 2861da177e4SLinus Torvalds 2871da177e4SLinus Torvalds mov r0, sp @ struct pt_regs *regs 2881da177e4SLinus Torvalds bl do_undefinstr 2891da177e4SLinus Torvalds 2901da177e4SLinus Torvalds @ 2911da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 2921da177e4SLinus Torvalds @ 293ac78884eSRussell King1: disable_irq_notrace 2941da177e4SLinus Torvalds 2951da177e4SLinus Torvalds @ 2961da177e4SLinus Torvalds @ restore SPSR and restart the instruction 2971da177e4SLinus Torvalds @ 298b86040a5SCatalin Marinas ldr r2, [sp, #S_PSR] @ Get SVC cpsr 299b86040a5SCatalin Marinas svc_exit r2 @ return from exception 300c4c5716eSCatalin Marinas UNWIND(.fnend ) 30193ed3970SCatalin MarinasENDPROC(__und_svc) 3021da177e4SLinus Torvalds 3031da177e4SLinus Torvalds .align 5 3041da177e4SLinus Torvalds__pabt_svc: 305ccea7a19SRussell King svc_entry 3061da177e4SLinus Torvalds 3071da177e4SLinus Torvalds @ 3081da177e4SLinus Torvalds @ re-enable interrupts if appropriate 3091da177e4SLinus Torvalds @ 3101da177e4SLinus Torvalds mrs r9, cpsr 3111da177e4SLinus Torvalds tst r3, #PSR_I_BIT 3121da177e4SLinus Torvalds biceq r9, r9, #PSR_I_BIT 3131da177e4SLinus Torvalds 314ac8b9c1cSRussell King pabt_helper 3157e202696SWill Deacon debug_entry r1 31648d7927bSPaul Brook msr cpsr_c, r9 @ Maybe enable interrupts 3174fb28474SKirill A. Shutemov mov r2, sp @ regs 3181da177e4SLinus Torvalds bl do_PrefetchAbort @ call abort handler 3191da177e4SLinus Torvalds 3201da177e4SLinus Torvalds @ 3211da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 3221da177e4SLinus Torvalds @ 323ac78884eSRussell King disable_irq_notrace 3241da177e4SLinus Torvalds 3251da177e4SLinus Torvalds @ 3261da177e4SLinus Torvalds @ restore SPSR and restart the instruction 3271da177e4SLinus Torvalds @ 328b86040a5SCatalin Marinas ldr r2, [sp, #S_PSR] 329b86040a5SCatalin Marinas svc_exit r2 @ return from exception 330c4c5716eSCatalin Marinas UNWIND(.fnend ) 33193ed3970SCatalin MarinasENDPROC(__pabt_svc) 3321da177e4SLinus Torvalds 3331da177e4SLinus Torvalds .align 5 33449f680eaSRussell King.LCcralign: 33549f680eaSRussell King .word cr_alignment 33648d7927bSPaul Brook#ifdef MULTI_DABORT 3371da177e4SLinus Torvalds.LCprocfns: 3381da177e4SLinus Torvalds .word processor 3391da177e4SLinus Torvalds#endif 3401da177e4SLinus Torvalds.LCfp: 3411da177e4SLinus Torvalds .word fp_enter 3421da177e4SLinus Torvalds 3431da177e4SLinus Torvalds/* 3441da177e4SLinus Torvalds * User mode handlers 3452dede2d8SNicolas Pitre * 3462dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE 3471da177e4SLinus Torvalds */ 3482dede2d8SNicolas Pitre 3492dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7) 3502dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8" 3512dede2d8SNicolas Pitre#endif 3522dede2d8SNicolas Pitre 353ccea7a19SRussell King .macro usr_entry 354c4c5716eSCatalin Marinas UNWIND(.fnstart ) 355c4c5716eSCatalin Marinas UNWIND(.cantunwind ) @ don't unwind the user space 356ccea7a19SRussell King sub sp, sp, #S_FRAME_SIZE 357b86040a5SCatalin Marinas ARM( stmib sp, {r1 - r12} ) 358b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 359ccea7a19SRussell King 360ccea7a19SRussell King ldmia r0, {r1 - r3} 361ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 362ccea7a19SRussell King mov r4, #-1 @ "" "" "" "" 363ccea7a19SRussell King 364ccea7a19SRussell King str r1, [sp] @ save the "real" r0 copied 365ccea7a19SRussell King @ from the exception stack 3661da177e4SLinus Torvalds 3671da177e4SLinus Torvalds @ 3681da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 3691da177e4SLinus Torvalds @ 3701da177e4SLinus Torvalds @ r2 - lr_<exception>, already fixed up for correct return/restart 3711da177e4SLinus Torvalds @ r3 - spsr_<exception> 3721da177e4SLinus Torvalds @ r4 - orig_r0 (see pt_regs definition in ptrace.h) 3731da177e4SLinus Torvalds @ 3741da177e4SLinus Torvalds @ Also, separately save sp_usr and lr_usr 3751da177e4SLinus Torvalds @ 376ccea7a19SRussell King stmia r0, {r2 - r4} 377b86040a5SCatalin Marinas ARM( stmdb r0, {sp, lr}^ ) 378b86040a5SCatalin Marinas THUMB( store_user_sp_lr r0, r1, S_SP - S_PC ) 3791da177e4SLinus Torvalds 3801da177e4SLinus Torvalds @ 3811da177e4SLinus Torvalds @ Enable the alignment trap while in kernel mode 3821da177e4SLinus Torvalds @ 38349f680eaSRussell King alignment_trap r0 3841da177e4SLinus Torvalds 3851da177e4SLinus Torvalds @ 3861da177e4SLinus Torvalds @ Clear FP to mark the first stack frame 3871da177e4SLinus Torvalds @ 3881da177e4SLinus Torvalds zero_fp 3891da177e4SLinus Torvalds .endm 3901da177e4SLinus Torvalds 391b49c0f24SNicolas Pitre .macro kuser_cmpxchg_check 392b49c0f24SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 393b49c0f24SNicolas Pitre#ifndef CONFIG_MMU 394b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing" 395b49c0f24SNicolas Pitre#else 396b49c0f24SNicolas Pitre @ Make sure our user space atomic helper is restarted 397b49c0f24SNicolas Pitre @ if it was interrupted in a critical region. Here we 398b49c0f24SNicolas Pitre @ perform a quick test inline since it should be false 399b49c0f24SNicolas Pitre @ 99.9999% of the time. The rest is done out of line. 400b49c0f24SNicolas Pitre cmp r2, #TASK_SIZE 401b49c0f24SNicolas Pitre blhs kuser_cmpxchg_fixup 402b49c0f24SNicolas Pitre#endif 403b49c0f24SNicolas Pitre#endif 404b49c0f24SNicolas Pitre .endm 405b49c0f24SNicolas Pitre 4061da177e4SLinus Torvalds .align 5 4071da177e4SLinus Torvalds__dabt_usr: 408ccea7a19SRussell King usr_entry 409b49c0f24SNicolas Pitre kuser_cmpxchg_check 410ac8b9c1cSRussell King dabt_helper 4111da177e4SLinus Torvalds 4121da177e4SLinus Torvalds @ 4131da177e4SLinus Torvalds @ IRQs on, then call the main handler 4141da177e4SLinus Torvalds @ 4157e202696SWill Deacon debug_entry r1 4161ec42c0cSRussell King enable_irq 4171da177e4SLinus Torvalds mov r2, sp 418b86040a5SCatalin Marinas adr lr, BSYM(ret_from_exception) 4191da177e4SLinus Torvalds b do_DataAbort 420c4c5716eSCatalin Marinas UNWIND(.fnend ) 42193ed3970SCatalin MarinasENDPROC(__dabt_usr) 4221da177e4SLinus Torvalds 4231da177e4SLinus Torvalds .align 5 4241da177e4SLinus Torvalds__irq_usr: 425ccea7a19SRussell King usr_entry 426b49c0f24SNicolas Pitre kuser_cmpxchg_check 4271da177e4SLinus Torvalds 4289fc2552aSMing Lei#ifdef CONFIG_IRQSOFF_TRACER 4299fc2552aSMing Lei bl trace_hardirqs_off 4309fc2552aSMing Lei#endif 4319fc2552aSMing Lei 432187a51adSRussell King irq_handler 4331613cc11SRussell King get_thread_info tsk 4341da177e4SLinus Torvalds mov why, #0 4359fc2552aSMing Lei b ret_to_user_from_irq 436c4c5716eSCatalin Marinas UNWIND(.fnend ) 43793ed3970SCatalin MarinasENDPROC(__irq_usr) 4381da177e4SLinus Torvalds 4391da177e4SLinus Torvalds .ltorg 4401da177e4SLinus Torvalds 4411da177e4SLinus Torvalds .align 5 4421da177e4SLinus Torvalds__und_usr: 443ccea7a19SRussell King usr_entry 4441da177e4SLinus Torvalds 4451da177e4SLinus Torvalds @ 4461da177e4SLinus Torvalds @ fall through to the emulation code, which returns using r9 if 4471da177e4SLinus Torvalds @ it has emulated the instruction, or the more conventional lr 4481da177e4SLinus Torvalds @ if we are to treat this as a real undefined instruction 4491da177e4SLinus Torvalds @ 4501da177e4SLinus Torvalds @ r0 - instruction 4511da177e4SLinus Torvalds @ 452b86040a5SCatalin Marinas adr r9, BSYM(ret_from_exception) 453b86040a5SCatalin Marinas adr lr, BSYM(__und_usr_unknown) 454cb170a45SPaul Brook tst r3, #PSR_T_BIT @ Thumb mode? 455b86040a5SCatalin Marinas itet eq @ explicit IT needed for the 1f label 456cb170a45SPaul Brook subeq r4, r2, #4 @ ARM instr at LR - 4 457cb170a45SPaul Brook subne r4, r2, #2 @ Thumb instr at LR - 2 458cb170a45SPaul Brook1: ldreqt r0, [r4] 45926584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8 46026584853SCatalin Marinas reveq r0, r0 @ little endian instruction 46126584853SCatalin Marinas#endif 462cb170a45SPaul Brook beq call_fpe 463cb170a45SPaul Brook @ Thumb instruction 464cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7 465b86040a5SCatalin Marinas2: 466b86040a5SCatalin Marinas ARM( ldrht r5, [r4], #2 ) 467b86040a5SCatalin Marinas THUMB( ldrht r5, [r4] ) 468b86040a5SCatalin Marinas THUMB( add r4, r4, #2 ) 469cb170a45SPaul Brook and r0, r5, #0xf800 @ mask bits 111x x... .... .... 470cb170a45SPaul Brook cmp r0, #0xe800 @ 32bit instruction if xx != 0 471cb170a45SPaul Brook blo __und_usr_unknown 472cb170a45SPaul Brook3: ldrht r0, [r4] 473cb170a45SPaul Brook add r2, r2, #2 @ r2 is PC + 2, make it PC + 4 474cb170a45SPaul Brook orr r0, r0, r5, lsl #16 475cb170a45SPaul Brook#else 476cb170a45SPaul Brook b __und_usr_unknown 477cb170a45SPaul Brook#endif 478c4c5716eSCatalin Marinas UNWIND(.fnend ) 47993ed3970SCatalin MarinasENDPROC(__und_usr) 480cb170a45SPaul Brook 4811da177e4SLinus Torvalds @ 4821da177e4SLinus Torvalds @ fallthrough to call_fpe 4831da177e4SLinus Torvalds @ 4841da177e4SLinus Torvalds 4851da177e4SLinus Torvalds/* 4861da177e4SLinus Torvalds * The out of line fixup for the ldrt above. 4871da177e4SLinus Torvalds */ 4884260415fSRussell King .pushsection .fixup, "ax" 489cb170a45SPaul Brook4: mov pc, r9 4904260415fSRussell King .popsection 4914260415fSRussell King .pushsection __ex_table,"a" 492cb170a45SPaul Brook .long 1b, 4b 493cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7 494cb170a45SPaul Brook .long 2b, 4b 495cb170a45SPaul Brook .long 3b, 4b 496cb170a45SPaul Brook#endif 4974260415fSRussell King .popsection 4981da177e4SLinus Torvalds 4991da177e4SLinus Torvalds/* 5001da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction. 5011da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler. 5021da177e4SLinus Torvalds * 5031da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor 5041da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well 5051da177e4SLinus Torvalds * defined. The only instructions that should fault are the 5061da177e4SLinus Torvalds * co-processor instructions. However, we have to watch out 5071da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug. 5081da177e4SLinus Torvalds * 509b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all 510b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have 511b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's 512b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs 513b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the 514b5872db4SCatalin Marinas * NEON handler code. 515b5872db4SCatalin Marinas * 5161da177e4SLinus Torvalds * Emulators may wish to make use of the following registers: 5171da177e4SLinus Torvalds * r0 = instruction opcode. 5181da177e4SLinus Torvalds * r2 = PC+4 519db6ccbb6SRussell King * r9 = normal "successful" return address 5201da177e4SLinus Torvalds * r10 = this threads thread_info structure. 521db6ccbb6SRussell King * lr = unrecognised instruction return address 5221da177e4SLinus Torvalds */ 523cb170a45SPaul Brook @ 524cb170a45SPaul Brook @ Fall-through from Thumb-2 __und_usr 525cb170a45SPaul Brook @ 526cb170a45SPaul Brook#ifdef CONFIG_NEON 527cb170a45SPaul Brook adr r6, .LCneon_thumb_opcodes 528cb170a45SPaul Brook b 2f 529cb170a45SPaul Brook#endif 5301da177e4SLinus Torvaldscall_fpe: 531b5872db4SCatalin Marinas#ifdef CONFIG_NEON 532cb170a45SPaul Brook adr r6, .LCneon_arm_opcodes 533b5872db4SCatalin Marinas2: 534b5872db4SCatalin Marinas ldr r7, [r6], #4 @ mask value 535b5872db4SCatalin Marinas cmp r7, #0 @ end mask? 536b5872db4SCatalin Marinas beq 1f 537b5872db4SCatalin Marinas and r8, r0, r7 538b5872db4SCatalin Marinas ldr r7, [r6], #4 @ opcode bits matching in mask 539b5872db4SCatalin Marinas cmp r8, r7 @ NEON instruction? 540b5872db4SCatalin Marinas bne 2b 541b5872db4SCatalin Marinas get_thread_info r10 542b5872db4SCatalin Marinas mov r7, #1 543b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used 544b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used 545b5872db4SCatalin Marinas b do_vfp @ let VFP handler handle this 546b5872db4SCatalin Marinas1: 547b5872db4SCatalin Marinas#endif 5481da177e4SLinus Torvalds tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 549cb170a45SPaul Brook tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2 5501da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710) 5511da177e4SLinus Torvalds and r8, r0, #0x0f000000 @ mask out op-code bits 5521da177e4SLinus Torvalds teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)? 5531da177e4SLinus Torvalds#endif 5541da177e4SLinus Torvalds moveq pc, lr 5551da177e4SLinus Torvalds get_thread_info r10 @ get current thread 5561da177e4SLinus Torvalds and r8, r0, #0x00000f00 @ mask out CP number 557b86040a5SCatalin Marinas THUMB( lsr r8, r8, #8 ) 5581da177e4SLinus Torvalds mov r7, #1 5591da177e4SLinus Torvalds add r6, r10, #TI_USED_CP 560b86040a5SCatalin Marinas ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[] 561b86040a5SCatalin Marinas THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[] 5621da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT 5631da177e4SLinus Torvalds @ Test if we need to give access to iWMMXt coprocessors 5641da177e4SLinus Torvalds ldr r5, [r10, #TI_FLAGS] 5651da177e4SLinus Torvalds rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only 5661da177e4SLinus Torvalds movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1) 5671da177e4SLinus Torvalds bcs iwmmxt_task_enable 5681da177e4SLinus Torvalds#endif 569b86040a5SCatalin Marinas ARM( add pc, pc, r8, lsr #6 ) 570b86040a5SCatalin Marinas THUMB( lsl r8, r8, #2 ) 571b86040a5SCatalin Marinas THUMB( add pc, r8 ) 572b86040a5SCatalin Marinas nop 5731da177e4SLinus Torvalds 574a771fe6eSCatalin Marinas movw_pc lr @ CP#0 575b86040a5SCatalin Marinas W(b) do_fpe @ CP#1 (FPE) 576b86040a5SCatalin Marinas W(b) do_fpe @ CP#2 (FPE) 577a771fe6eSCatalin Marinas movw_pc lr @ CP#3 578c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH 579c17fad11SLennert Buytenhek b crunch_task_enable @ CP#4 (MaverickCrunch) 580c17fad11SLennert Buytenhek b crunch_task_enable @ CP#5 (MaverickCrunch) 581c17fad11SLennert Buytenhek b crunch_task_enable @ CP#6 (MaverickCrunch) 582c17fad11SLennert Buytenhek#else 583a771fe6eSCatalin Marinas movw_pc lr @ CP#4 584a771fe6eSCatalin Marinas movw_pc lr @ CP#5 585a771fe6eSCatalin Marinas movw_pc lr @ CP#6 586c17fad11SLennert Buytenhek#endif 587a771fe6eSCatalin Marinas movw_pc lr @ CP#7 588a771fe6eSCatalin Marinas movw_pc lr @ CP#8 589a771fe6eSCatalin Marinas movw_pc lr @ CP#9 5901da177e4SLinus Torvalds#ifdef CONFIG_VFP 591b86040a5SCatalin Marinas W(b) do_vfp @ CP#10 (VFP) 592b86040a5SCatalin Marinas W(b) do_vfp @ CP#11 (VFP) 5931da177e4SLinus Torvalds#else 594a771fe6eSCatalin Marinas movw_pc lr @ CP#10 (VFP) 595a771fe6eSCatalin Marinas movw_pc lr @ CP#11 (VFP) 5961da177e4SLinus Torvalds#endif 597a771fe6eSCatalin Marinas movw_pc lr @ CP#12 598a771fe6eSCatalin Marinas movw_pc lr @ CP#13 599a771fe6eSCatalin Marinas movw_pc lr @ CP#14 (Debug) 600a771fe6eSCatalin Marinas movw_pc lr @ CP#15 (Control) 6011da177e4SLinus Torvalds 602b5872db4SCatalin Marinas#ifdef CONFIG_NEON 603b5872db4SCatalin Marinas .align 6 604b5872db4SCatalin Marinas 605cb170a45SPaul Brook.LCneon_arm_opcodes: 606b5872db4SCatalin Marinas .word 0xfe000000 @ mask 607b5872db4SCatalin Marinas .word 0xf2000000 @ opcode 608b5872db4SCatalin Marinas 609b5872db4SCatalin Marinas .word 0xff100000 @ mask 610b5872db4SCatalin Marinas .word 0xf4000000 @ opcode 611b5872db4SCatalin Marinas 612b5872db4SCatalin Marinas .word 0x00000000 @ mask 613b5872db4SCatalin Marinas .word 0x00000000 @ opcode 614cb170a45SPaul Brook 615cb170a45SPaul Brook.LCneon_thumb_opcodes: 616cb170a45SPaul Brook .word 0xef000000 @ mask 617cb170a45SPaul Brook .word 0xef000000 @ opcode 618cb170a45SPaul Brook 619cb170a45SPaul Brook .word 0xff100000 @ mask 620cb170a45SPaul Brook .word 0xf9000000 @ opcode 621cb170a45SPaul Brook 622cb170a45SPaul Brook .word 0x00000000 @ mask 623cb170a45SPaul Brook .word 0x00000000 @ opcode 624b5872db4SCatalin Marinas#endif 625b5872db4SCatalin Marinas 6261da177e4SLinus Torvaldsdo_fpe: 6275d25ac03SRussell King enable_irq 6281da177e4SLinus Torvalds ldr r4, .LCfp 6291da177e4SLinus Torvalds add r10, r10, #TI_FPSTATE @ r10 = workspace 6301da177e4SLinus Torvalds ldr pc, [r4] @ Call FP module USR entry point 6311da177e4SLinus Torvalds 6321da177e4SLinus Torvalds/* 6331da177e4SLinus Torvalds * The FP module is called with these registers set: 6341da177e4SLinus Torvalds * r0 = instruction 6351da177e4SLinus Torvalds * r2 = PC+4 6361da177e4SLinus Torvalds * r9 = normal "successful" return address 6371da177e4SLinus Torvalds * r10 = FP workspace 6381da177e4SLinus Torvalds * lr = unrecognised FP instruction return address 6391da177e4SLinus Torvalds */ 6401da177e4SLinus Torvalds 641124efc27SSantosh Shilimkar .pushsection .data 6421da177e4SLinus TorvaldsENTRY(fp_enter) 643db6ccbb6SRussell King .word no_fp 644124efc27SSantosh Shilimkar .popsection 6451da177e4SLinus Torvalds 64683e686eaSCatalin MarinasENTRY(no_fp) 64783e686eaSCatalin Marinas mov pc, lr 64883e686eaSCatalin MarinasENDPROC(no_fp) 649db6ccbb6SRussell King 650db6ccbb6SRussell King__und_usr_unknown: 651ecbab71cSRussell King enable_irq 6521da177e4SLinus Torvalds mov r0, sp 653b86040a5SCatalin Marinas adr lr, BSYM(ret_from_exception) 6541da177e4SLinus Torvalds b do_undefinstr 65593ed3970SCatalin MarinasENDPROC(__und_usr_unknown) 6561da177e4SLinus Torvalds 6571da177e4SLinus Torvalds .align 5 6581da177e4SLinus Torvalds__pabt_usr: 659ccea7a19SRussell King usr_entry 660ac8b9c1cSRussell King pabt_helper 6617e202696SWill Deacon debug_entry r1 6621ec42c0cSRussell King enable_irq @ Enable interrupts 6634fb28474SKirill A. Shutemov mov r2, sp @ regs 6641da177e4SLinus Torvalds bl do_PrefetchAbort @ call abort handler 665c4c5716eSCatalin Marinas UNWIND(.fnend ) 6661da177e4SLinus Torvalds /* fall through */ 6671da177e4SLinus Torvalds/* 6681da177e4SLinus Torvalds * This is the return code to user mode for abort handlers 6691da177e4SLinus Torvalds */ 6701da177e4SLinus TorvaldsENTRY(ret_from_exception) 671c4c5716eSCatalin Marinas UNWIND(.fnstart ) 672c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 6731da177e4SLinus Torvalds get_thread_info tsk 6741da177e4SLinus Torvalds mov why, #0 6751da177e4SLinus Torvalds b ret_to_user 676c4c5716eSCatalin Marinas UNWIND(.fnend ) 67793ed3970SCatalin MarinasENDPROC(__pabt_usr) 67893ed3970SCatalin MarinasENDPROC(ret_from_exception) 6791da177e4SLinus Torvalds 6801da177e4SLinus Torvalds/* 6811da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors 6821da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info 6831da177e4SLinus Torvalds * previous and next are guaranteed not to be the same. 6841da177e4SLinus Torvalds */ 6851da177e4SLinus TorvaldsENTRY(__switch_to) 686c4c5716eSCatalin Marinas UNWIND(.fnstart ) 687c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 6881da177e4SLinus Torvalds add ip, r1, #TI_CPU_SAVE 6891da177e4SLinus Torvalds ldr r3, [r2, #TI_TP_VALUE] 690b86040a5SCatalin Marinas ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack 691b86040a5SCatalin Marinas THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack 692b86040a5SCatalin Marinas THUMB( str sp, [ip], #4 ) 693b86040a5SCatalin Marinas THUMB( str lr, [ip], #4 ) 694247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 695d6551e88SRussell King ldr r6, [r2, #TI_CPU_DOMAIN] 696afeb90caSHyok S. Choi#endif 697f159f4edSTony Lindgren set_tls r3, r4, r5 698df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 699df0698beSNicolas Pitre ldr r7, [r2, #TI_TASK] 700df0698beSNicolas Pitre ldr r8, =__stack_chk_guard 701df0698beSNicolas Pitre ldr r7, [r7, #TSK_STACK_CANARY] 702df0698beSNicolas Pitre#endif 703247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 7041da177e4SLinus Torvalds mcr p15, 0, r6, c3, c0, 0 @ Set domain register 705afeb90caSHyok S. Choi#endif 706d6551e88SRussell King mov r5, r0 707d6551e88SRussell King add r4, r2, #TI_CPU_SAVE 708d6551e88SRussell King ldr r0, =thread_notify_head 709d6551e88SRussell King mov r1, #THREAD_NOTIFY_SWITCH 710d6551e88SRussell King bl atomic_notifier_call_chain 711df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 712df0698beSNicolas Pitre str r7, [r8] 713df0698beSNicolas Pitre#endif 714b86040a5SCatalin Marinas THUMB( mov ip, r4 ) 715d6551e88SRussell King mov r0, r5 716b86040a5SCatalin Marinas ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously 717b86040a5SCatalin Marinas THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously 718b86040a5SCatalin Marinas THUMB( ldr sp, [ip], #4 ) 719b86040a5SCatalin Marinas THUMB( ldr pc, [ip] ) 720c4c5716eSCatalin Marinas UNWIND(.fnend ) 72193ed3970SCatalin MarinasENDPROC(__switch_to) 7221da177e4SLinus Torvalds 7231da177e4SLinus Torvalds __INIT 7242d2669b6SNicolas Pitre 7252d2669b6SNicolas Pitre/* 7262d2669b6SNicolas Pitre * User helpers. 7272d2669b6SNicolas Pitre * 7282d2669b6SNicolas Pitre * These are segment of kernel provided user code reachable from user space 7292d2669b6SNicolas Pitre * at a fixed address in kernel memory. This is used to provide user space 7302d2669b6SNicolas Pitre * with some operations which require kernel help because of unimplemented 7312d2669b6SNicolas Pitre * native feature and/or instructions in many ARM CPUs. The idea is for 7322d2669b6SNicolas Pitre * this code to be executed directly in user mode for best efficiency but 7332d2669b6SNicolas Pitre * which is too intimate with the kernel counter part to be left to user 7342d2669b6SNicolas Pitre * libraries. In fact this code might even differ from one CPU to another 7352d2669b6SNicolas Pitre * depending on the available instruction set and restrictions like on 7362d2669b6SNicolas Pitre * SMP systems. In other words, the kernel reserves the right to change 7372d2669b6SNicolas Pitre * this code as needed without warning. Only the entry points and their 7382d2669b6SNicolas Pitre * results are guaranteed to be stable. 7392d2669b6SNicolas Pitre * 7402d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high 7412d2669b6SNicolas Pitre * vector page. New segments (if ever needed) must be added in front of 7422d2669b6SNicolas Pitre * existing ones. This mechanism should be used only for things that are 7432d2669b6SNicolas Pitre * really small and justified, and not be abused freely. 7442d2669b6SNicolas Pitre * 7452d2669b6SNicolas Pitre * User space is expected to implement those things inline when optimizing 7462d2669b6SNicolas Pitre * for a processor that has the necessary native support, but only if such 7472d2669b6SNicolas Pitre * resulting binaries are already to be incompatible with earlier ARM 7482d2669b6SNicolas Pitre * processors due to the use of unsupported instructions other than what 7492d2669b6SNicolas Pitre * is provided here. In other words don't make binaries unable to run on 7502d2669b6SNicolas Pitre * earlier processors just for the sake of not using these kernel helpers 7512d2669b6SNicolas Pitre * if your compiled code is not going to use the new instructions for other 7522d2669b6SNicolas Pitre * purpose. 7532d2669b6SNicolas Pitre */ 754b86040a5SCatalin Marinas THUMB( .arm ) 7552d2669b6SNicolas Pitre 756ba9b5d76SNicolas Pitre .macro usr_ret, reg 757ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB 758ba9b5d76SNicolas Pitre bx \reg 759ba9b5d76SNicolas Pitre#else 760ba9b5d76SNicolas Pitre mov pc, \reg 761ba9b5d76SNicolas Pitre#endif 762ba9b5d76SNicolas Pitre .endm 763ba9b5d76SNicolas Pitre 7642d2669b6SNicolas Pitre .align 5 7652d2669b6SNicolas Pitre .globl __kuser_helper_start 7662d2669b6SNicolas Pitre__kuser_helper_start: 7672d2669b6SNicolas Pitre 7682d2669b6SNicolas Pitre/* 7692d2669b6SNicolas Pitre * Reference prototype: 7702d2669b6SNicolas Pitre * 7717c612bfdSNicolas Pitre * void __kernel_memory_barrier(void) 7727c612bfdSNicolas Pitre * 7737c612bfdSNicolas Pitre * Input: 7747c612bfdSNicolas Pitre * 7757c612bfdSNicolas Pitre * lr = return address 7767c612bfdSNicolas Pitre * 7777c612bfdSNicolas Pitre * Output: 7787c612bfdSNicolas Pitre * 7797c612bfdSNicolas Pitre * none 7807c612bfdSNicolas Pitre * 7817c612bfdSNicolas Pitre * Clobbered: 7827c612bfdSNicolas Pitre * 783b49c0f24SNicolas Pitre * none 7847c612bfdSNicolas Pitre * 7857c612bfdSNicolas Pitre * Definition and user space usage example: 7867c612bfdSNicolas Pitre * 7877c612bfdSNicolas Pitre * typedef void (__kernel_dmb_t)(void); 7887c612bfdSNicolas Pitre * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0) 7897c612bfdSNicolas Pitre * 7907c612bfdSNicolas Pitre * Apply any needed memory barrier to preserve consistency with data modified 7917c612bfdSNicolas Pitre * manually and __kuser_cmpxchg usage. 7927c612bfdSNicolas Pitre * 7937c612bfdSNicolas Pitre * This could be used as follows: 7947c612bfdSNicolas Pitre * 7957c612bfdSNicolas Pitre * #define __kernel_dmb() \ 7967c612bfdSNicolas Pitre * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \ 7976896eec0SPaul Brook * : : : "r0", "lr","cc" ) 7987c612bfdSNicolas Pitre */ 7997c612bfdSNicolas Pitre 8007c612bfdSNicolas Pitre__kuser_memory_barrier: @ 0xffff0fa0 801ed3768a8SDave Martin smp_dmb arm 802ba9b5d76SNicolas Pitre usr_ret lr 8037c612bfdSNicolas Pitre 8047c612bfdSNicolas Pitre .align 5 8057c612bfdSNicolas Pitre 8067c612bfdSNicolas Pitre/* 8077c612bfdSNicolas Pitre * Reference prototype: 8087c612bfdSNicolas Pitre * 8092d2669b6SNicolas Pitre * int __kernel_cmpxchg(int oldval, int newval, int *ptr) 8102d2669b6SNicolas Pitre * 8112d2669b6SNicolas Pitre * Input: 8122d2669b6SNicolas Pitre * 8132d2669b6SNicolas Pitre * r0 = oldval 8142d2669b6SNicolas Pitre * r1 = newval 8152d2669b6SNicolas Pitre * r2 = ptr 8162d2669b6SNicolas Pitre * lr = return address 8172d2669b6SNicolas Pitre * 8182d2669b6SNicolas Pitre * Output: 8192d2669b6SNicolas Pitre * 8202d2669b6SNicolas Pitre * r0 = returned value (zero or non-zero) 8212d2669b6SNicolas Pitre * C flag = set if r0 == 0, clear if r0 != 0 8222d2669b6SNicolas Pitre * 8232d2669b6SNicolas Pitre * Clobbered: 8242d2669b6SNicolas Pitre * 8252d2669b6SNicolas Pitre * r3, ip, flags 8262d2669b6SNicolas Pitre * 8272d2669b6SNicolas Pitre * Definition and user space usage example: 8282d2669b6SNicolas Pitre * 8292d2669b6SNicolas Pitre * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr); 8302d2669b6SNicolas Pitre * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0) 8312d2669b6SNicolas Pitre * 8322d2669b6SNicolas Pitre * Atomically store newval in *ptr if *ptr is equal to oldval for user space. 8332d2669b6SNicolas Pitre * Return zero if *ptr was changed or non-zero if no exchange happened. 8342d2669b6SNicolas Pitre * The C flag is also set if *ptr was changed to allow for assembly 8352d2669b6SNicolas Pitre * optimization in the calling code. 8362d2669b6SNicolas Pitre * 8375964eae8SNicolas Pitre * Notes: 8385964eae8SNicolas Pitre * 8395964eae8SNicolas Pitre * - This routine already includes memory barriers as needed. 8405964eae8SNicolas Pitre * 8412d2669b6SNicolas Pitre * For example, a user space atomic_add implementation could look like this: 8422d2669b6SNicolas Pitre * 8432d2669b6SNicolas Pitre * #define atomic_add(ptr, val) \ 8442d2669b6SNicolas Pitre * ({ register unsigned int *__ptr asm("r2") = (ptr); \ 8452d2669b6SNicolas Pitre * register unsigned int __result asm("r1"); \ 8462d2669b6SNicolas Pitre * asm volatile ( \ 8472d2669b6SNicolas Pitre * "1: @ atomic_add\n\t" \ 8482d2669b6SNicolas Pitre * "ldr r0, [r2]\n\t" \ 8492d2669b6SNicolas Pitre * "mov r3, #0xffff0fff\n\t" \ 8502d2669b6SNicolas Pitre * "add lr, pc, #4\n\t" \ 8512d2669b6SNicolas Pitre * "add r1, r0, %2\n\t" \ 8522d2669b6SNicolas Pitre * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \ 8532d2669b6SNicolas Pitre * "bcc 1b" \ 8542d2669b6SNicolas Pitre * : "=&r" (__result) \ 8552d2669b6SNicolas Pitre * : "r" (__ptr), "rIL" (val) \ 8562d2669b6SNicolas Pitre * : "r0","r3","ip","lr","cc","memory" ); \ 8572d2669b6SNicolas Pitre * __result; }) 8582d2669b6SNicolas Pitre */ 8592d2669b6SNicolas Pitre 8602d2669b6SNicolas Pitre__kuser_cmpxchg: @ 0xffff0fc0 8612d2669b6SNicolas Pitre 862dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 8632d2669b6SNicolas Pitre 864dcef1f63SNicolas Pitre /* 865dcef1f63SNicolas Pitre * Poor you. No fast solution possible... 866dcef1f63SNicolas Pitre * The kernel itself must perform the operation. 867dcef1f63SNicolas Pitre * A special ghost syscall is used for that (see traps.c). 868dcef1f63SNicolas Pitre */ 8695e097445SNicolas Pitre stmfd sp!, {r7, lr} 87055afd264SDave Martin ldr r7, 1f @ it's 20 bits 871cc20d429SRussell King swi __ARM_NR_cmpxchg 8725e097445SNicolas Pitre ldmfd sp!, {r7, pc} 873cc20d429SRussell King1: .word __ARM_NR_cmpxchg 874dcef1f63SNicolas Pitre 875dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6 8762d2669b6SNicolas Pitre 87749bca4c2SNicolas Pitre#ifdef CONFIG_MMU 878b49c0f24SNicolas Pitre 879b49c0f24SNicolas Pitre /* 880b49c0f24SNicolas Pitre * The only thing that can break atomicity in this cmpxchg 881b49c0f24SNicolas Pitre * implementation is either an IRQ or a data abort exception 882b49c0f24SNicolas Pitre * causing another process/thread to be scheduled in the middle 883b49c0f24SNicolas Pitre * of the critical sequence. To prevent this, code is added to 884b49c0f24SNicolas Pitre * the IRQ and data abort exception handlers to set the pc back 885b49c0f24SNicolas Pitre * to the beginning of the critical section if it is found to be 886b49c0f24SNicolas Pitre * within that critical section (see kuser_cmpxchg_fixup). 887b49c0f24SNicolas Pitre */ 888b49c0f24SNicolas Pitre1: ldr r3, [r2] @ load current val 889b49c0f24SNicolas Pitre subs r3, r3, r0 @ compare with oldval 890b49c0f24SNicolas Pitre2: streq r1, [r2] @ store newval if eq 891b49c0f24SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 892b49c0f24SNicolas Pitre usr_ret lr 893b49c0f24SNicolas Pitre 894b49c0f24SNicolas Pitre .text 895b49c0f24SNicolas Pitrekuser_cmpxchg_fixup: 896b49c0f24SNicolas Pitre @ Called from kuser_cmpxchg_check macro. 897b49c0f24SNicolas Pitre @ r2 = address of interrupted insn (must be preserved). 898b49c0f24SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 899b49c0f24SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 900b49c0f24SNicolas Pitre @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b. 901b49c0f24SNicolas Pitre mov r7, #0xffff0fff 902b49c0f24SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) 903b49c0f24SNicolas Pitre subs r8, r2, r7 904b49c0f24SNicolas Pitre rsbcss r8, r8, #(2b - 1b) 905b49c0f24SNicolas Pitre strcs r7, [sp, #S_PC] 906b49c0f24SNicolas Pitre mov pc, lr 907b49c0f24SNicolas Pitre .previous 908b49c0f24SNicolas Pitre 90949bca4c2SNicolas Pitre#else 91049bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing" 91149bca4c2SNicolas Pitre mov r0, #-1 91249bca4c2SNicolas Pitre adds r0, r0, #0 913ba9b5d76SNicolas Pitre usr_ret lr 914b49c0f24SNicolas Pitre#endif 9152d2669b6SNicolas Pitre 9162d2669b6SNicolas Pitre#else 9172d2669b6SNicolas Pitre 918ed3768a8SDave Martin smp_dmb arm 919b49c0f24SNicolas Pitre1: ldrex r3, [r2] 9202d2669b6SNicolas Pitre subs r3, r3, r0 9212d2669b6SNicolas Pitre strexeq r3, r1, [r2] 922b49c0f24SNicolas Pitre teqeq r3, #1 923b49c0f24SNicolas Pitre beq 1b 9242d2669b6SNicolas Pitre rsbs r0, r3, #0 925b49c0f24SNicolas Pitre /* beware -- each __kuser slot must be 8 instructions max */ 926f00ec48fSRussell King ALT_SMP(b __kuser_memory_barrier) 927f00ec48fSRussell King ALT_UP(usr_ret lr) 9282d2669b6SNicolas Pitre 9292d2669b6SNicolas Pitre#endif 9302d2669b6SNicolas Pitre 9312d2669b6SNicolas Pitre .align 5 9322d2669b6SNicolas Pitre 9332d2669b6SNicolas Pitre/* 9342d2669b6SNicolas Pitre * Reference prototype: 9352d2669b6SNicolas Pitre * 9362d2669b6SNicolas Pitre * int __kernel_get_tls(void) 9372d2669b6SNicolas Pitre * 9382d2669b6SNicolas Pitre * Input: 9392d2669b6SNicolas Pitre * 9402d2669b6SNicolas Pitre * lr = return address 9412d2669b6SNicolas Pitre * 9422d2669b6SNicolas Pitre * Output: 9432d2669b6SNicolas Pitre * 9442d2669b6SNicolas Pitre * r0 = TLS value 9452d2669b6SNicolas Pitre * 9462d2669b6SNicolas Pitre * Clobbered: 9472d2669b6SNicolas Pitre * 948b49c0f24SNicolas Pitre * none 9492d2669b6SNicolas Pitre * 9502d2669b6SNicolas Pitre * Definition and user space usage example: 9512d2669b6SNicolas Pitre * 9522d2669b6SNicolas Pitre * typedef int (__kernel_get_tls_t)(void); 9532d2669b6SNicolas Pitre * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0) 9542d2669b6SNicolas Pitre * 9552d2669b6SNicolas Pitre * Get the TLS value as previously set via the __ARM_NR_set_tls syscall. 9562d2669b6SNicolas Pitre * 9572d2669b6SNicolas Pitre * This could be used as follows: 9582d2669b6SNicolas Pitre * 9592d2669b6SNicolas Pitre * #define __kernel_get_tls() \ 9602d2669b6SNicolas Pitre * ({ register unsigned int __val asm("r0"); \ 9612d2669b6SNicolas Pitre * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \ 9622d2669b6SNicolas Pitre * : "=r" (__val) : : "lr","cc" ); \ 9632d2669b6SNicolas Pitre * __val; }) 9642d2669b6SNicolas Pitre */ 9652d2669b6SNicolas Pitre 9662d2669b6SNicolas Pitre__kuser_get_tls: @ 0xffff0fe0 967f159f4edSTony Lindgren ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init 968ba9b5d76SNicolas Pitre usr_ret lr 969f159f4edSTony Lindgren mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code 970f159f4edSTony Lindgren .rep 4 971f159f4edSTony Lindgren .word 0 @ 0xffff0ff0 software TLS value, then 972f159f4edSTony Lindgren .endr @ pad up to __kuser_helper_version 9732d2669b6SNicolas Pitre 9742d2669b6SNicolas Pitre/* 9752d2669b6SNicolas Pitre * Reference declaration: 9762d2669b6SNicolas Pitre * 9772d2669b6SNicolas Pitre * extern unsigned int __kernel_helper_version; 9782d2669b6SNicolas Pitre * 9792d2669b6SNicolas Pitre * Definition and user space usage example: 9802d2669b6SNicolas Pitre * 9812d2669b6SNicolas Pitre * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc) 9822d2669b6SNicolas Pitre * 9832d2669b6SNicolas Pitre * User space may read this to determine the curent number of helpers 9842d2669b6SNicolas Pitre * available. 9852d2669b6SNicolas Pitre */ 9862d2669b6SNicolas Pitre 9872d2669b6SNicolas Pitre__kuser_helper_version: @ 0xffff0ffc 9882d2669b6SNicolas Pitre .word ((__kuser_helper_end - __kuser_helper_start) >> 5) 9892d2669b6SNicolas Pitre 9902d2669b6SNicolas Pitre .globl __kuser_helper_end 9912d2669b6SNicolas Pitre__kuser_helper_end: 9922d2669b6SNicolas Pitre 993b86040a5SCatalin Marinas THUMB( .thumb ) 9942d2669b6SNicolas Pitre 9951da177e4SLinus Torvalds/* 9961da177e4SLinus Torvalds * Vector stubs. 9971da177e4SLinus Torvalds * 9987933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the 9997933523dSRussell King * vectors, rather than ldr's. Note that this code must not 10007933523dSRussell King * exceed 0x300 bytes. 10011da177e4SLinus Torvalds * 10021da177e4SLinus Torvalds * Common stub entry macro: 10031da177e4SLinus Torvalds * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 1004ccea7a19SRussell King * 1005ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address 1006ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler. 10071da177e4SLinus Torvalds */ 1008b7ec4795SNicolas Pitre .macro vector_stub, name, mode, correction=0 10091da177e4SLinus Torvalds .align 5 10101da177e4SLinus Torvalds 10111da177e4SLinus Torvaldsvector_\name: 10121da177e4SLinus Torvalds .if \correction 10131da177e4SLinus Torvalds sub lr, lr, #\correction 10141da177e4SLinus Torvalds .endif 10151da177e4SLinus Torvalds 1016ccea7a19SRussell King @ 1017ccea7a19SRussell King @ Save r0, lr_<exception> (parent PC) and spsr_<exception> 1018ccea7a19SRussell King @ (parent CPSR) 1019ccea7a19SRussell King @ 1020ccea7a19SRussell King stmia sp, {r0, lr} @ save r0, lr 1021ccea7a19SRussell King mrs lr, spsr 1022ccea7a19SRussell King str lr, [sp, #8] @ save spsr 1023ccea7a19SRussell King 1024ccea7a19SRussell King @ 1025ccea7a19SRussell King @ Prepare for SVC32 mode. IRQs remain disabled. 1026ccea7a19SRussell King @ 1027ccea7a19SRussell King mrs r0, cpsr 1028b86040a5SCatalin Marinas eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) 1029ccea7a19SRussell King msr spsr_cxsf, r0 1030ccea7a19SRussell King 1031ccea7a19SRussell King @ 1032ccea7a19SRussell King @ the branch table must immediately follow this code 1033ccea7a19SRussell King @ 1034ccea7a19SRussell King and lr, lr, #0x0f 1035b86040a5SCatalin Marinas THUMB( adr r0, 1f ) 1036b86040a5SCatalin Marinas THUMB( ldr lr, [r0, lr, lsl #2] ) 1037b7ec4795SNicolas Pitre mov r0, sp 1038b86040a5SCatalin Marinas ARM( ldr lr, [pc, lr, lsl #2] ) 1039ccea7a19SRussell King movs pc, lr @ branch to handler in SVC mode 104093ed3970SCatalin MarinasENDPROC(vector_\name) 104188987ef9SCatalin Marinas 104288987ef9SCatalin Marinas .align 2 104388987ef9SCatalin Marinas @ handler addresses follow this label 104488987ef9SCatalin Marinas1: 10451da177e4SLinus Torvalds .endm 10461da177e4SLinus Torvalds 10477933523dSRussell King .globl __stubs_start 10481da177e4SLinus Torvalds__stubs_start: 10491da177e4SLinus Torvalds/* 10501da177e4SLinus Torvalds * Interrupt dispatcher 10511da177e4SLinus Torvalds */ 1052b7ec4795SNicolas Pitre vector_stub irq, IRQ_MODE, 4 10531da177e4SLinus Torvalds 10541da177e4SLinus Torvalds .long __irq_usr @ 0 (USR_26 / USR_32) 10551da177e4SLinus Torvalds .long __irq_invalid @ 1 (FIQ_26 / FIQ_32) 10561da177e4SLinus Torvalds .long __irq_invalid @ 2 (IRQ_26 / IRQ_32) 10571da177e4SLinus Torvalds .long __irq_svc @ 3 (SVC_26 / SVC_32) 10581da177e4SLinus Torvalds .long __irq_invalid @ 4 10591da177e4SLinus Torvalds .long __irq_invalid @ 5 10601da177e4SLinus Torvalds .long __irq_invalid @ 6 10611da177e4SLinus Torvalds .long __irq_invalid @ 7 10621da177e4SLinus Torvalds .long __irq_invalid @ 8 10631da177e4SLinus Torvalds .long __irq_invalid @ 9 10641da177e4SLinus Torvalds .long __irq_invalid @ a 10651da177e4SLinus Torvalds .long __irq_invalid @ b 10661da177e4SLinus Torvalds .long __irq_invalid @ c 10671da177e4SLinus Torvalds .long __irq_invalid @ d 10681da177e4SLinus Torvalds .long __irq_invalid @ e 10691da177e4SLinus Torvalds .long __irq_invalid @ f 10701da177e4SLinus Torvalds 10711da177e4SLinus Torvalds/* 10721da177e4SLinus Torvalds * Data abort dispatcher 10731da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 10741da177e4SLinus Torvalds */ 1075b7ec4795SNicolas Pitre vector_stub dabt, ABT_MODE, 8 10761da177e4SLinus Torvalds 10771da177e4SLinus Torvalds .long __dabt_usr @ 0 (USR_26 / USR_32) 10781da177e4SLinus Torvalds .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32) 10791da177e4SLinus Torvalds .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32) 10801da177e4SLinus Torvalds .long __dabt_svc @ 3 (SVC_26 / SVC_32) 10811da177e4SLinus Torvalds .long __dabt_invalid @ 4 10821da177e4SLinus Torvalds .long __dabt_invalid @ 5 10831da177e4SLinus Torvalds .long __dabt_invalid @ 6 10841da177e4SLinus Torvalds .long __dabt_invalid @ 7 10851da177e4SLinus Torvalds .long __dabt_invalid @ 8 10861da177e4SLinus Torvalds .long __dabt_invalid @ 9 10871da177e4SLinus Torvalds .long __dabt_invalid @ a 10881da177e4SLinus Torvalds .long __dabt_invalid @ b 10891da177e4SLinus Torvalds .long __dabt_invalid @ c 10901da177e4SLinus Torvalds .long __dabt_invalid @ d 10911da177e4SLinus Torvalds .long __dabt_invalid @ e 10921da177e4SLinus Torvalds .long __dabt_invalid @ f 10931da177e4SLinus Torvalds 10941da177e4SLinus Torvalds/* 10951da177e4SLinus Torvalds * Prefetch abort dispatcher 10961da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 10971da177e4SLinus Torvalds */ 1098b7ec4795SNicolas Pitre vector_stub pabt, ABT_MODE, 4 10991da177e4SLinus Torvalds 11001da177e4SLinus Torvalds .long __pabt_usr @ 0 (USR_26 / USR_32) 11011da177e4SLinus Torvalds .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32) 11021da177e4SLinus Torvalds .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32) 11031da177e4SLinus Torvalds .long __pabt_svc @ 3 (SVC_26 / SVC_32) 11041da177e4SLinus Torvalds .long __pabt_invalid @ 4 11051da177e4SLinus Torvalds .long __pabt_invalid @ 5 11061da177e4SLinus Torvalds .long __pabt_invalid @ 6 11071da177e4SLinus Torvalds .long __pabt_invalid @ 7 11081da177e4SLinus Torvalds .long __pabt_invalid @ 8 11091da177e4SLinus Torvalds .long __pabt_invalid @ 9 11101da177e4SLinus Torvalds .long __pabt_invalid @ a 11111da177e4SLinus Torvalds .long __pabt_invalid @ b 11121da177e4SLinus Torvalds .long __pabt_invalid @ c 11131da177e4SLinus Torvalds .long __pabt_invalid @ d 11141da177e4SLinus Torvalds .long __pabt_invalid @ e 11151da177e4SLinus Torvalds .long __pabt_invalid @ f 11161da177e4SLinus Torvalds 11171da177e4SLinus Torvalds/* 11181da177e4SLinus Torvalds * Undef instr entry dispatcher 11191da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 11201da177e4SLinus Torvalds */ 1121b7ec4795SNicolas Pitre vector_stub und, UND_MODE 11221da177e4SLinus Torvalds 11231da177e4SLinus Torvalds .long __und_usr @ 0 (USR_26 / USR_32) 11241da177e4SLinus Torvalds .long __und_invalid @ 1 (FIQ_26 / FIQ_32) 11251da177e4SLinus Torvalds .long __und_invalid @ 2 (IRQ_26 / IRQ_32) 11261da177e4SLinus Torvalds .long __und_svc @ 3 (SVC_26 / SVC_32) 11271da177e4SLinus Torvalds .long __und_invalid @ 4 11281da177e4SLinus Torvalds .long __und_invalid @ 5 11291da177e4SLinus Torvalds .long __und_invalid @ 6 11301da177e4SLinus Torvalds .long __und_invalid @ 7 11311da177e4SLinus Torvalds .long __und_invalid @ 8 11321da177e4SLinus Torvalds .long __und_invalid @ 9 11331da177e4SLinus Torvalds .long __und_invalid @ a 11341da177e4SLinus Torvalds .long __und_invalid @ b 11351da177e4SLinus Torvalds .long __und_invalid @ c 11361da177e4SLinus Torvalds .long __und_invalid @ d 11371da177e4SLinus Torvalds .long __und_invalid @ e 11381da177e4SLinus Torvalds .long __und_invalid @ f 11391da177e4SLinus Torvalds 11401da177e4SLinus Torvalds .align 5 11411da177e4SLinus Torvalds 11421da177e4SLinus Torvalds/*============================================================================= 11431da177e4SLinus Torvalds * Undefined FIQs 11441da177e4SLinus Torvalds *----------------------------------------------------------------------------- 11451da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC 11461da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg. 11471da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register... brain 11481da177e4SLinus Torvalds * damage alert! I don't think that we can execute any code in here in any 11491da177e4SLinus Torvalds * other mode than FIQ... Ok you can switch to another mode, but you can't 11501da177e4SLinus Torvalds * get out of that mode without clobbering one register. 11511da177e4SLinus Torvalds */ 11521da177e4SLinus Torvaldsvector_fiq: 11531da177e4SLinus Torvalds disable_fiq 11541da177e4SLinus Torvalds subs pc, lr, #4 11551da177e4SLinus Torvalds 11561da177e4SLinus Torvalds/*============================================================================= 11571da177e4SLinus Torvalds * Address exception handler 11581da177e4SLinus Torvalds *----------------------------------------------------------------------------- 11591da177e4SLinus Torvalds * These aren't too critical. 11601da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode). 11611da177e4SLinus Torvalds */ 11621da177e4SLinus Torvalds 11631da177e4SLinus Torvaldsvector_addrexcptn: 11641da177e4SLinus Torvalds b vector_addrexcptn 11651da177e4SLinus Torvalds 11661da177e4SLinus Torvalds/* 11671da177e4SLinus Torvalds * We group all the following data together to optimise 11681da177e4SLinus Torvalds * for CPUs with separate I & D caches. 11691da177e4SLinus Torvalds */ 11701da177e4SLinus Torvalds .align 5 11711da177e4SLinus Torvalds 11721da177e4SLinus Torvalds.LCvswi: 11731da177e4SLinus Torvalds .word vector_swi 11741da177e4SLinus Torvalds 11757933523dSRussell King .globl __stubs_end 11761da177e4SLinus Torvalds__stubs_end: 11771da177e4SLinus Torvalds 11787933523dSRussell King .equ stubs_offset, __vectors_start + 0x200 - __stubs_start 11791da177e4SLinus Torvalds 11807933523dSRussell King .globl __vectors_start 11817933523dSRussell King__vectors_start: 1182b86040a5SCatalin Marinas ARM( swi SYS_ERROR0 ) 1183b86040a5SCatalin Marinas THUMB( svc #0 ) 1184b86040a5SCatalin Marinas THUMB( nop ) 1185b86040a5SCatalin Marinas W(b) vector_und + stubs_offset 1186b86040a5SCatalin Marinas W(ldr) pc, .LCvswi + stubs_offset 1187b86040a5SCatalin Marinas W(b) vector_pabt + stubs_offset 1188b86040a5SCatalin Marinas W(b) vector_dabt + stubs_offset 1189b86040a5SCatalin Marinas W(b) vector_addrexcptn + stubs_offset 1190b86040a5SCatalin Marinas W(b) vector_irq + stubs_offset 1191b86040a5SCatalin Marinas W(b) vector_fiq + stubs_offset 11921da177e4SLinus Torvalds 11937933523dSRussell King .globl __vectors_end 11947933523dSRussell King__vectors_end: 11951da177e4SLinus Torvalds 11961da177e4SLinus Torvalds .data 11971da177e4SLinus Torvalds 11981da177e4SLinus Torvalds .globl cr_alignment 11991da177e4SLinus Torvalds .globl cr_no_alignment 12001da177e4SLinus Torvaldscr_alignment: 12011da177e4SLinus Torvalds .space 4 12021da177e4SLinus Torvaldscr_no_alignment: 12031da177e4SLinus Torvalds .space 4 120452108641Seric miao 120552108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 120652108641Seric miao .globl handle_arch_irq 120752108641Seric miaohandle_arch_irq: 120852108641Seric miao .space 4 120952108641Seric miao#endif 1210