xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision f77ac2e378be9dd61eb88728f0840642f045d9d1)
1d2912cb1SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-only */
21da177e4SLinus Torvalds/*
31da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
61da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
7afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds *  Low-level vector interface routines
101da177e4SLinus Torvalds *
1170b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1270b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
131da177e4SLinus Torvalds */
141da177e4SLinus Torvalds
159b9cf81aSPaul Gortmaker#include <linux/init.h>
169b9cf81aSPaul Gortmaker
176f6f6a70SRob Herring#include <asm/assembler.h>
18f09b9979SNicolas Pitre#include <asm/memory.h>
19753790e7SRussell King#include <asm/glue-df.h>
20753790e7SRussell King#include <asm/glue-pf.h>
211da177e4SLinus Torvalds#include <asm/vfpmacros.h>
224c301f9bSPalmer Dabbelt#ifndef CONFIG_GENERIC_IRQ_MULTI_HANDLER
23a09e64fbSRussell King#include <mach/entry-macro.S>
24243c8654SRob Herring#endif
25d6551e88SRussell King#include <asm/thread_notify.h>
26c4c5716eSCatalin Marinas#include <asm/unwind.h>
27cc20d429SRussell King#include <asm/unistd.h>
28f159f4edSTony Lindgren#include <asm/tls.h>
299f97da78SDavid Howells#include <asm/system_info.h>
30747ffc2fSRussell King#include <asm/uaccess-asm.h>
311da177e4SLinus Torvalds
321da177e4SLinus Torvalds#include "entry-header.S"
33cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
34a0266c21SWang Nan#include <asm/probes.h>
351da177e4SLinus Torvalds
361da177e4SLinus Torvalds/*
37d9600c99SRussell King * Interrupt handling.
38187a51adSRussell King */
39187a51adSRussell King	.macro	irq_handler
404c301f9bSPalmer Dabbelt#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
41d9600c99SRussell King	ldr	r1, =handle_arch_irq
4252108641Seric miao	mov	r0, sp
4314327c66SRussell King	badr	lr, 9997f
44abeb24aeSMarc Zyngier	ldr	pc, [r1]
45abeb24aeSMarc Zyngier#else
46cd544ce7SMagnus Damm	arch_irq_handler_default
47abeb24aeSMarc Zyngier#endif
48f00ec48fSRussell King9997:
49187a51adSRussell King	.endm
50187a51adSRussell King
51ac8b9c1cSRussell King	.macro	pabt_helper
528dfe7ac9SRussell King	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
53ac8b9c1cSRussell King#ifdef MULTI_PABORT
540402beceSRussell King	ldr	ip, .LCprocfns
55ac8b9c1cSRussell King	mov	lr, pc
560402beceSRussell King	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
57ac8b9c1cSRussell King#else
58ac8b9c1cSRussell King	bl	CPU_PABORT_HANDLER
59ac8b9c1cSRussell King#endif
60ac8b9c1cSRussell King	.endm
61ac8b9c1cSRussell King
62ac8b9c1cSRussell King	.macro	dabt_helper
63ac8b9c1cSRussell King
64ac8b9c1cSRussell King	@
65ac8b9c1cSRussell King	@ Call the processor-specific abort handler:
66ac8b9c1cSRussell King	@
67da740472SRussell King	@  r2 - pt_regs
683e287becSRussell King	@  r4 - aborted context pc
693e287becSRussell King	@  r5 - aborted context psr
70ac8b9c1cSRussell King	@
71ac8b9c1cSRussell King	@ The abort handler must return the aborted address in r0, and
72ac8b9c1cSRussell King	@ the fault status register in r1.  r9 must be preserved.
73ac8b9c1cSRussell King	@
74ac8b9c1cSRussell King#ifdef MULTI_DABORT
750402beceSRussell King	ldr	ip, .LCprocfns
76ac8b9c1cSRussell King	mov	lr, pc
770402beceSRussell King	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
78ac8b9c1cSRussell King#else
79ac8b9c1cSRussell King	bl	CPU_DABORT_HANDLER
80ac8b9c1cSRussell King#endif
81ac8b9c1cSRussell King	.endm
82ac8b9c1cSRussell King
83c6089061SRussell King	.section	.entry.text,"ax",%progbits
84785d3cd2SNicolas Pitre
85187a51adSRussell King/*
861da177e4SLinus Torvalds * Invalid mode handlers
871da177e4SLinus Torvalds */
88ccea7a19SRussell King	.macro	inv_entry, reason
895745eef6SRussell King	sub	sp, sp, #PT_REGS_SIZE
90b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
91b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
92b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
93b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
941da177e4SLinus Torvalds	mov	r1, #\reason
951da177e4SLinus Torvalds	.endm
961da177e4SLinus Torvalds
971da177e4SLinus Torvalds__pabt_invalid:
98ccea7a19SRussell King	inv_entry BAD_PREFETCH
99ccea7a19SRussell King	b	common_invalid
10093ed3970SCatalin MarinasENDPROC(__pabt_invalid)
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds__dabt_invalid:
103ccea7a19SRussell King	inv_entry BAD_DATA
104ccea7a19SRussell King	b	common_invalid
10593ed3970SCatalin MarinasENDPROC(__dabt_invalid)
1061da177e4SLinus Torvalds
1071da177e4SLinus Torvalds__irq_invalid:
108ccea7a19SRussell King	inv_entry BAD_IRQ
109ccea7a19SRussell King	b	common_invalid
11093ed3970SCatalin MarinasENDPROC(__irq_invalid)
1111da177e4SLinus Torvalds
1121da177e4SLinus Torvalds__und_invalid:
113ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
1141da177e4SLinus Torvalds
115ccea7a19SRussell King	@
116ccea7a19SRussell King	@ XXX fall through to common_invalid
117ccea7a19SRussell King	@
118ccea7a19SRussell King
119ccea7a19SRussell King@
120ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
121ccea7a19SRussell King@
122ccea7a19SRussell Kingcommon_invalid:
123ccea7a19SRussell King	zero_fp
124ccea7a19SRussell King
125ccea7a19SRussell King	ldmia	r0, {r4 - r6}
126ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
127ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
128ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
129ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
130ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
131ccea7a19SRussell King
1321da177e4SLinus Torvalds	mov	r0, sp
1331da177e4SLinus Torvalds	b	bad_mode
13493ed3970SCatalin MarinasENDPROC(__und_invalid)
1351da177e4SLinus Torvalds
1361da177e4SLinus Torvalds/*
1371da177e4SLinus Torvalds * SVC mode handlers
1381da177e4SLinus Torvalds */
1392dede2d8SNicolas Pitre
1402dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1412dede2d8SNicolas Pitre#define SPFIX(code...) code
1422dede2d8SNicolas Pitre#else
1432dede2d8SNicolas Pitre#define SPFIX(code...)
1442dede2d8SNicolas Pitre#endif
1452dede2d8SNicolas Pitre
1462190fed6SRussell King	.macro	svc_entry, stack_hole=0, trace=1, uaccess=1
147c4c5716eSCatalin Marinas UNWIND(.fnstart		)
148c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
149e6a9dc61SRussell King	sub	sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
150b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
151b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
152b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
153b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
154b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
155b86040a5SCatalin Marinas#else
1562dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
157b86040a5SCatalin Marinas#endif
158b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
159b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
160ccea7a19SRussell King
161b059bdc3SRussell King	ldmia	r0, {r3 - r5}
162b059bdc3SRussell King	add	r7, sp, #S_SP - 4	@ here for interlock avoidance
163b059bdc3SRussell King	mov	r6, #-1			@  ""  ""      ""       ""
164e6a9dc61SRussell King	add	r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
165b059bdc3SRussell King SPFIX(	addeq	r2, r2, #4	)
166b059bdc3SRussell King	str	r3, [sp, #-4]!		@ save the "real" r0 copied
167ccea7a19SRussell King					@ from the exception stack
168ccea7a19SRussell King
169b059bdc3SRussell King	mov	r3, lr
1701da177e4SLinus Torvalds
1711da177e4SLinus Torvalds	@
1721da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1731da177e4SLinus Torvalds	@
174b059bdc3SRussell King	@  r2 - sp_svc
175b059bdc3SRussell King	@  r3 - lr_svc
176b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
177b059bdc3SRussell King	@  r5 - spsr_<exception>
178b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
1791da177e4SLinus Torvalds	@
180b059bdc3SRussell King	stmia	r7, {r2 - r6}
181f2741b78SRussell King
182e6978e4bSRussell King	get_thread_info tsk
183747ffc2fSRussell King	uaccess_entry tsk, r0, r1, r2, \uaccess
1842190fed6SRussell King
185c0e7f7eeSDaniel Thompson	.if \trace
186f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
187f2741b78SRussell King	bl	trace_hardirqs_off
188f2741b78SRussell King#endif
189c0e7f7eeSDaniel Thompson	.endif
1901da177e4SLinus Torvalds	.endm
1911da177e4SLinus Torvalds
1921da177e4SLinus Torvalds	.align	5
1931da177e4SLinus Torvalds__dabt_svc:
1942190fed6SRussell King	svc_entry uaccess=0
1951da177e4SLinus Torvalds	mov	r2, sp
196da740472SRussell King	dabt_helper
197e16b31bfSMarc Zyngier THUMB(	ldr	r5, [sp, #S_PSR]	)	@ potentially updated CPSR
198b059bdc3SRussell King	svc_exit r5				@ return from exception
199c4c5716eSCatalin Marinas UNWIND(.fnend		)
20093ed3970SCatalin MarinasENDPROC(__dabt_svc)
2011da177e4SLinus Torvalds
2021da177e4SLinus Torvalds	.align	5
2031da177e4SLinus Torvalds__irq_svc:
204ccea7a19SRussell King	svc_entry
2051613cc11SRussell King	irq_handler
2061613cc11SRussell King
207e7289c6dSThomas Gleixner#ifdef CONFIG_PREEMPTION
208706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
209706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
21028fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
21128fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2121da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2131da177e4SLinus Torvalds	blne	svc_preempt
2141da177e4SLinus Torvalds#endif
21530891c90SRussell King
2169b56febeSRussell King	svc_exit r5, irq = 1			@ return from exception
217c4c5716eSCatalin Marinas UNWIND(.fnend		)
21893ed3970SCatalin MarinasENDPROC(__irq_svc)
2191da177e4SLinus Torvalds
2201da177e4SLinus Torvalds	.ltorg
2211da177e4SLinus Torvalds
222e7289c6dSThomas Gleixner#ifdef CONFIG_PREEMPTION
2231da177e4SLinus Torvaldssvc_preempt:
22428fab1a2SRussell King	mov	r8, lr
2251da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
226706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2271da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2286ebbf2ceSRussell King	reteq	r8				@ go again
2291da177e4SLinus Torvalds	b	1b
2301da177e4SLinus Torvalds#endif
2311da177e4SLinus Torvalds
23215ac49b6SRussell King__und_fault:
23315ac49b6SRussell King	@ Correct the PC such that it is pointing at the instruction
23415ac49b6SRussell King	@ which caused the fault.  If the faulting instruction was ARM
23515ac49b6SRussell King	@ the PC will be pointing at the next instruction, and have to
23615ac49b6SRussell King	@ subtract 4.  Otherwise, it is Thumb, and the PC will be
23715ac49b6SRussell King	@ pointing at the second half of the Thumb instruction.  We
23815ac49b6SRussell King	@ have to subtract 2.
23915ac49b6SRussell King	ldr	r2, [r0, #S_PC]
24015ac49b6SRussell King	sub	r2, r2, r1
24115ac49b6SRussell King	str	r2, [r0, #S_PC]
24215ac49b6SRussell King	b	do_undefinstr
24315ac49b6SRussell KingENDPROC(__und_fault)
24415ac49b6SRussell King
2451da177e4SLinus Torvalds	.align	5
2461da177e4SLinus Torvalds__und_svc:
247d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
248d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
249d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
250d30a0c8bSNicolas Pitre	@ the saved context.
251a0266c21SWang Nan	svc_entry MAX_STACK_SIZE
252d30a0c8bSNicolas Pitre#else
253ccea7a19SRussell King	svc_entry
254d30a0c8bSNicolas Pitre#endif
2551da177e4SLinus Torvalds
25615ac49b6SRussell King	mov	r1, #4				@ PC correction to apply
257*f77ac2e3SArd Biesheuvel THUMB(	tst	r5, #PSR_T_BIT		)	@ exception taken in Thumb mode?
258*f77ac2e3SArd Biesheuvel THUMB(	movne	r1, #2			)	@ if so, fix up PC correction
2591da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
26015ac49b6SRussell King	bl	__und_fault
2611da177e4SLinus Torvalds
26215ac49b6SRussell King__und_svc_finish:
26387eed3c7SRussell King	get_thread_info tsk
264b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr
265b059bdc3SRussell King	svc_exit r5				@ return from exception
266c4c5716eSCatalin Marinas UNWIND(.fnend		)
26793ed3970SCatalin MarinasENDPROC(__und_svc)
2681da177e4SLinus Torvalds
2691da177e4SLinus Torvalds	.align	5
2701da177e4SLinus Torvalds__pabt_svc:
271ccea7a19SRussell King	svc_entry
2724fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
2738dfe7ac9SRussell King	pabt_helper
274b059bdc3SRussell King	svc_exit r5				@ return from exception
275c4c5716eSCatalin Marinas UNWIND(.fnend		)
27693ed3970SCatalin MarinasENDPROC(__pabt_svc)
2771da177e4SLinus Torvalds
2781da177e4SLinus Torvalds	.align	5
279c0e7f7eeSDaniel Thompson__fiq_svc:
280c0e7f7eeSDaniel Thompson	svc_entry trace=0
281c0e7f7eeSDaniel Thompson	mov	r0, sp				@ struct pt_regs *regs
282c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
283c0e7f7eeSDaniel Thompson	svc_exit_via_fiq
284c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
285c0e7f7eeSDaniel ThompsonENDPROC(__fiq_svc)
286c0e7f7eeSDaniel Thompson
287c0e7f7eeSDaniel Thompson	.align	5
28849f680eaSRussell King.LCcralign:
28949f680eaSRussell King	.word	cr_alignment
29048d7927bSPaul Brook#ifdef MULTI_DABORT
2911da177e4SLinus Torvalds.LCprocfns:
2921da177e4SLinus Torvalds	.word	processor
2931da177e4SLinus Torvalds#endif
2941da177e4SLinus Torvalds.LCfp:
2951da177e4SLinus Torvalds	.word	fp_enter
2961da177e4SLinus Torvalds
2971da177e4SLinus Torvalds/*
298c0e7f7eeSDaniel Thompson * Abort mode handlers
299c0e7f7eeSDaniel Thompson */
300c0e7f7eeSDaniel Thompson
301c0e7f7eeSDaniel Thompson@
302c0e7f7eeSDaniel Thompson@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode
303c0e7f7eeSDaniel Thompson@ and reuses the same macros. However in abort mode we must also
304c0e7f7eeSDaniel Thompson@ save/restore lr_abt and spsr_abt to make nested aborts safe.
305c0e7f7eeSDaniel Thompson@
306c0e7f7eeSDaniel Thompson	.align 5
307c0e7f7eeSDaniel Thompson__fiq_abt:
308c0e7f7eeSDaniel Thompson	svc_entry trace=0
309c0e7f7eeSDaniel Thompson
310c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
311c0e7f7eeSDaniel Thompson THUMB( mov	r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
312c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
313c0e7f7eeSDaniel Thompson	mov	r1, lr		@ Save lr_abt
314c0e7f7eeSDaniel Thompson	mrs	r2, spsr	@ Save spsr_abt, abort is now safe
315c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
316c0e7f7eeSDaniel Thompson THUMB( mov	r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
317c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
318c0e7f7eeSDaniel Thompson	stmfd	sp!, {r1 - r2}
319c0e7f7eeSDaniel Thompson
320c0e7f7eeSDaniel Thompson	add	r0, sp, #8			@ struct pt_regs *regs
321c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
322c0e7f7eeSDaniel Thompson
323c0e7f7eeSDaniel Thompson	ldmfd	sp!, {r1 - r2}
324c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
325c0e7f7eeSDaniel Thompson THUMB( mov	r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
326c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
327c0e7f7eeSDaniel Thompson	mov	lr, r1		@ Restore lr_abt, abort is unsafe
328c0e7f7eeSDaniel Thompson	msr	spsr_cxsf, r2	@ Restore spsr_abt
329c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
330c0e7f7eeSDaniel Thompson THUMB( mov	r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
331c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
332c0e7f7eeSDaniel Thompson
333c0e7f7eeSDaniel Thompson	svc_exit_via_fiq
334c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
335c0e7f7eeSDaniel ThompsonENDPROC(__fiq_abt)
336c0e7f7eeSDaniel Thompson
337c0e7f7eeSDaniel Thompson/*
3381da177e4SLinus Torvalds * User mode handlers
3392dede2d8SNicolas Pitre *
3405745eef6SRussell King * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE
3411da177e4SLinus Torvalds */
3422dede2d8SNicolas Pitre
3435745eef6SRussell King#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7)
3442dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3452dede2d8SNicolas Pitre#endif
3462dede2d8SNicolas Pitre
3472190fed6SRussell King	.macro	usr_entry, trace=1, uaccess=1
348c4c5716eSCatalin Marinas UNWIND(.fnstart	)
349c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
3505745eef6SRussell King	sub	sp, sp, #PT_REGS_SIZE
351b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
352b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
353ccea7a19SRussell King
354195b58adSRussell King ATRAP(	mrc	p15, 0, r7, c1, c0, 0)
355195b58adSRussell King ATRAP(	ldr	r8, .LCcralign)
356195b58adSRussell King
357b059bdc3SRussell King	ldmia	r0, {r3 - r5}
358ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
359b059bdc3SRussell King	mov	r6, #-1			@  ""  ""     ""        ""
360ccea7a19SRussell King
361b059bdc3SRussell King	str	r3, [sp]		@ save the "real" r0 copied
362ccea7a19SRussell King					@ from the exception stack
3631da177e4SLinus Torvalds
364195b58adSRussell King ATRAP(	ldr	r8, [r8, #0])
365195b58adSRussell King
3661da177e4SLinus Torvalds	@
3671da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3681da177e4SLinus Torvalds	@
369b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
370b059bdc3SRussell King	@  r5 - spsr_<exception>
371b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
3721da177e4SLinus Torvalds	@
3731da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3741da177e4SLinus Torvalds	@
375b059bdc3SRussell King	stmia	r0, {r4 - r6}
376b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
377b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3781da177e4SLinus Torvalds
3792190fed6SRussell King	.if \uaccess
3802190fed6SRussell King	uaccess_disable ip
3812190fed6SRussell King	.endif
3822190fed6SRussell King
3831da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
384195b58adSRussell King ATRAP(	teq	r8, r7)
385195b58adSRussell King ATRAP( mcrne	p15, 0, r8, c1, c0, 0)
3861da177e4SLinus Torvalds
3871da177e4SLinus Torvalds	@
3881da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3891da177e4SLinus Torvalds	@
3901da177e4SLinus Torvalds	zero_fp
391f2741b78SRussell King
392c0e7f7eeSDaniel Thompson	.if	\trace
39311b8b25cSRussell King#ifdef CONFIG_TRACE_IRQFLAGS
394f2741b78SRussell King	bl	trace_hardirqs_off
395f2741b78SRussell King#endif
396b0088480SKevin Hilman	ct_user_exit save = 0
397c0e7f7eeSDaniel Thompson	.endif
3981da177e4SLinus Torvalds	.endm
3991da177e4SLinus Torvalds
400b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
401db695c05SRussell King#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS)
402b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
403b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
404b49c0f24SNicolas Pitre#else
405b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
406b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
407b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
408b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
409c12366baSLinus Walleij	ldr	r0, =TASK_SIZE
410c12366baSLinus Walleij	cmp	r4, r0
41140fb79c8SNicolas Pitre	blhs	kuser_cmpxchg64_fixup
412b49c0f24SNicolas Pitre#endif
413b49c0f24SNicolas Pitre#endif
414b49c0f24SNicolas Pitre	.endm
415b49c0f24SNicolas Pitre
4161da177e4SLinus Torvalds	.align	5
4171da177e4SLinus Torvalds__dabt_usr:
4182190fed6SRussell King	usr_entry uaccess=0
419b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4201da177e4SLinus Torvalds	mov	r2, sp
421da740472SRussell King	dabt_helper
422da740472SRussell King	b	ret_from_exception
423c4c5716eSCatalin Marinas UNWIND(.fnend		)
42493ed3970SCatalin MarinasENDPROC(__dabt_usr)
4251da177e4SLinus Torvalds
4261da177e4SLinus Torvalds	.align	5
4271da177e4SLinus Torvalds__irq_usr:
428ccea7a19SRussell King	usr_entry
429bc089602SRussell King	kuser_cmpxchg_check
430187a51adSRussell King	irq_handler
4311613cc11SRussell King	get_thread_info tsk
4321da177e4SLinus Torvalds	mov	why, #0
4339fc2552aSMing Lei	b	ret_to_user_from_irq
434c4c5716eSCatalin Marinas UNWIND(.fnend		)
43593ed3970SCatalin MarinasENDPROC(__irq_usr)
4361da177e4SLinus Torvalds
4371da177e4SLinus Torvalds	.ltorg
4381da177e4SLinus Torvalds
4391da177e4SLinus Torvalds	.align	5
4401da177e4SLinus Torvalds__und_usr:
4412190fed6SRussell King	usr_entry uaccess=0
442bc089602SRussell King
443b059bdc3SRussell King	mov	r2, r4
444b059bdc3SRussell King	mov	r3, r5
4451da177e4SLinus Torvalds
44615ac49b6SRussell King	@ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
44715ac49b6SRussell King	@      faulting instruction depending on Thumb mode.
44815ac49b6SRussell King	@ r3 = regs->ARM_cpsr
4491da177e4SLinus Torvalds	@
45015ac49b6SRussell King	@ The emulation code returns using r9 if it has emulated the
45115ac49b6SRussell King	@ instruction, or the more conventional lr if we are to treat
45215ac49b6SRussell King	@ this as a real undefined instruction
4531da177e4SLinus Torvalds	@
45414327c66SRussell King	badr	r9, ret_from_exception
45515ac49b6SRussell King
4561417a6b8SCatalin Marinas	@ IRQs must be enabled before attempting to read the instruction from
4571417a6b8SCatalin Marinas	@ user space since that could cause a page/translation fault if the
4581417a6b8SCatalin Marinas	@ page table was modified by another CPU.
4591417a6b8SCatalin Marinas	enable_irq
4601417a6b8SCatalin Marinas
461cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
46215ac49b6SRussell King	bne	__und_usr_thumb
46315ac49b6SRussell King	sub	r4, r2, #4			@ ARM instr at LR - 4
46415ac49b6SRussell King1:	ldrt	r0, [r4]
465457c2403SBen Dooks ARM_BE8(rev	r0, r0)				@ little endian instruction
466457c2403SBen Dooks
4672190fed6SRussell King	uaccess_disable ip
4682190fed6SRussell King
46915ac49b6SRussell King	@ r0 = 32-bit ARM instruction which caused the exception
47015ac49b6SRussell King	@ r2 = PC value for the following instruction (:= regs->ARM_pc)
47115ac49b6SRussell King	@ r4 = PC value for the faulting instruction
47215ac49b6SRussell King	@ lr = 32-bit undefined instruction function
47314327c66SRussell King	badr	lr, __und_usr_fault_32
47415ac49b6SRussell King	b	call_fpe
47515ac49b6SRussell King
47615ac49b6SRussell King__und_usr_thumb:
477cb170a45SPaul Brook	@ Thumb instruction
47815ac49b6SRussell King	sub	r4, r2, #2			@ First half of thumb instr at LR - 2
479ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
480ef4c5368SDave Martin/*
481ef4c5368SDave Martin * Thumb-2 instruction handling.  Note that because pre-v6 and >= v6 platforms
482ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at
483ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6.  This allows simplifying assumptions to be
484ef4c5368SDave Martin * made about .arch directives.
485ef4c5368SDave Martin */
486ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
487ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
488ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE
489ef4c5368SDave Martin	ldr	r5, .LCcpu_architecture
490ef4c5368SDave Martin	ldr	r5, [r5]
491ef4c5368SDave Martin	cmp	r5, #CPU_ARCH_ARMv7
49215ac49b6SRussell King	blo	__und_usr_fault_16		@ 16bit undefined instruction
493ef4c5368SDave Martin/*
494ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so
495ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless.  Temporarily
496ef4c5368SDave Martin * override the assembler target arch with the minimum required instead:
497ef4c5368SDave Martin */
498ef4c5368SDave Martin	.arch	armv6t2
499ef4c5368SDave Martin#endif
50015ac49b6SRussell King2:	ldrht	r5, [r4]
501f8fe23ecSVictor KamenskyARM_BE8(rev16	r5, r5)				@ little endian instruction
50285519189SDave Martin	cmp	r5, #0xe800			@ 32bit instruction if xx != 0
5032190fed6SRussell King	blo	__und_usr_fault_16_pan		@ 16bit undefined instruction
50415ac49b6SRussell King3:	ldrht	r0, [r2]
505f8fe23ecSVictor KamenskyARM_BE8(rev16	r0, r0)				@ little endian instruction
5062190fed6SRussell King	uaccess_disable ip
507cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
50815ac49b6SRussell King	str	r2, [sp, #S_PC]			@ it's a 2x16bit instr, update
509cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
51014327c66SRussell King	badr	lr, __und_usr_fault_32
51115ac49b6SRussell King	@ r0 = the two 16-bit Thumb instructions which caused the exception
51215ac49b6SRussell King	@ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
51315ac49b6SRussell King	@ r4 = PC value for the first 16-bit Thumb instruction
51415ac49b6SRussell King	@ lr = 32bit undefined instruction function
515ef4c5368SDave Martin
516ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
517ef4c5368SDave Martin/* If the target arch was overridden, change it back: */
518ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K
519ef4c5368SDave Martin	.arch	armv6k
520cb170a45SPaul Brook#else
521ef4c5368SDave Martin	.arch	armv6
522ef4c5368SDave Martin#endif
523ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */
524ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
52515ac49b6SRussell King	b	__und_usr_fault_16
526cb170a45SPaul Brook#endif
527c4c5716eSCatalin Marinas UNWIND(.fnend)
52893ed3970SCatalin MarinasENDPROC(__und_usr)
529cb170a45SPaul Brook
5301da177e4SLinus Torvalds/*
53115ac49b6SRussell King * The out of line fixup for the ldrt instructions above.
5321da177e4SLinus Torvalds */
533c4a84ae3SArd Biesheuvel	.pushsection .text.fixup, "ax"
534667d1b48SWill Deacon	.align	2
5353780f7abSArun K S4:	str     r4, [sp, #S_PC]			@ retry current instruction
5366ebbf2ceSRussell King	ret	r9
5374260415fSRussell King	.popsection
5384260415fSRussell King	.pushsection __ex_table,"a"
539cb170a45SPaul Brook	.long	1b, 4b
540c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
541cb170a45SPaul Brook	.long	2b, 4b
542cb170a45SPaul Brook	.long	3b, 4b
543cb170a45SPaul Brook#endif
5444260415fSRussell King	.popsection
5451da177e4SLinus Torvalds
5461da177e4SLinus Torvalds/*
5471da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5481da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5491da177e4SLinus Torvalds *
5501da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5511da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5521da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5531da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5541da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5551da177e4SLinus Torvalds *
556b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
557b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
558b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
559b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
560b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
561b5872db4SCatalin Marinas * NEON handler code.
562b5872db4SCatalin Marinas *
5631da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
56415ac49b6SRussell King *  r0  = instruction opcode (32-bit ARM or two 16-bit Thumb)
56515ac49b6SRussell King *  r2  = PC value to resume execution after successful emulation
566db6ccbb6SRussell King *  r9  = normal "successful" return address
56715ac49b6SRussell King *  r10 = this threads thread_info structure
568db6ccbb6SRussell King *  lr  = unrecognised instruction return address
5691417a6b8SCatalin Marinas * IRQs enabled, FIQs enabled.
5701da177e4SLinus Torvalds */
571cb170a45SPaul Brook	@
572cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
573cb170a45SPaul Brook	@
574cb170a45SPaul Brook#ifdef CONFIG_NEON
575d3f79584SRussell King	get_thread_info r10			@ get current thread
576cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
577cb170a45SPaul Brook	b	2f
578cb170a45SPaul Brook#endif
5791da177e4SLinus Torvaldscall_fpe:
580d3f79584SRussell King	get_thread_info r10			@ get current thread
581b5872db4SCatalin Marinas#ifdef CONFIG_NEON
582cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
583d3f79584SRussell King2:	ldr	r5, [r6], #4			@ mask value
584b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
585d3f79584SRussell King	cmp	r5, #0				@ end mask?
586d3f79584SRussell King	beq	1f
587d3f79584SRussell King	and	r8, r0, r5
588b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
589b5872db4SCatalin Marinas	bne	2b
590b5872db4SCatalin Marinas	mov	r7, #1
591b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
592b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
593b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
594b5872db4SCatalin Marinas1:
595b5872db4SCatalin Marinas#endif
5961da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
597cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5986ebbf2ceSRussell King	reteq	lr
5991da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
600b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
6011da177e4SLinus Torvalds	mov	r7, #1
6021da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
603b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
604b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
6051da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
6061da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
6071da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
6081da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
609e44fc388SStefan Agner	movscs	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
6101da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
6111da177e4SLinus Torvalds#endif
612b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
613b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
614b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
615b86040a5SCatalin Marinas	nop
6161da177e4SLinus Torvalds
6176ebbf2ceSRussell King	ret.w	lr				@ CP#0
618b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
619b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
6206ebbf2ceSRussell King	ret.w	lr				@ CP#3
621c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
622c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
623c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
624c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
625c17fad11SLennert Buytenhek#else
6266ebbf2ceSRussell King	ret.w	lr				@ CP#4
6276ebbf2ceSRussell King	ret.w	lr				@ CP#5
6286ebbf2ceSRussell King	ret.w	lr				@ CP#6
629c17fad11SLennert Buytenhek#endif
6306ebbf2ceSRussell King	ret.w	lr				@ CP#7
6316ebbf2ceSRussell King	ret.w	lr				@ CP#8
6326ebbf2ceSRussell King	ret.w	lr				@ CP#9
6331da177e4SLinus Torvalds#ifdef CONFIG_VFP
634b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
635b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
6361da177e4SLinus Torvalds#else
6376ebbf2ceSRussell King	ret.w	lr				@ CP#10 (VFP)
6386ebbf2ceSRussell King	ret.w	lr				@ CP#11 (VFP)
6391da177e4SLinus Torvalds#endif
6406ebbf2ceSRussell King	ret.w	lr				@ CP#12
6416ebbf2ceSRussell King	ret.w	lr				@ CP#13
6426ebbf2ceSRussell King	ret.w	lr				@ CP#14 (Debug)
6436ebbf2ceSRussell King	ret.w	lr				@ CP#15 (Control)
6441da177e4SLinus Torvalds
645ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE
646ef4c5368SDave Martin	.align	2
647ef4c5368SDave Martin.LCcpu_architecture:
648ef4c5368SDave Martin	.word	__cpu_architecture
649ef4c5368SDave Martin#endif
650ef4c5368SDave Martin
651b5872db4SCatalin Marinas#ifdef CONFIG_NEON
652b5872db4SCatalin Marinas	.align	6
653b5872db4SCatalin Marinas
654cb170a45SPaul Brook.LCneon_arm_opcodes:
655b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
656b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
657b5872db4SCatalin Marinas
658b5872db4SCatalin Marinas	.word	0xff100000			@ mask
659b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
660b5872db4SCatalin Marinas
661b5872db4SCatalin Marinas	.word	0x00000000			@ mask
662b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
663cb170a45SPaul Brook
664cb170a45SPaul Brook.LCneon_thumb_opcodes:
665cb170a45SPaul Brook	.word	0xef000000			@ mask
666cb170a45SPaul Brook	.word	0xef000000			@ opcode
667cb170a45SPaul Brook
668cb170a45SPaul Brook	.word	0xff100000			@ mask
669cb170a45SPaul Brook	.word	0xf9000000			@ opcode
670cb170a45SPaul Brook
671cb170a45SPaul Brook	.word	0x00000000			@ mask
672cb170a45SPaul Brook	.word	0x00000000			@ opcode
673b5872db4SCatalin Marinas#endif
674b5872db4SCatalin Marinas
6751da177e4SLinus Torvaldsdo_fpe:
6761da177e4SLinus Torvalds	ldr	r4, .LCfp
6771da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6781da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6791da177e4SLinus Torvalds
6801da177e4SLinus Torvalds/*
6811da177e4SLinus Torvalds * The FP module is called with these registers set:
6821da177e4SLinus Torvalds *  r0  = instruction
6831da177e4SLinus Torvalds *  r2  = PC+4
6841da177e4SLinus Torvalds *  r9  = normal "successful" return address
6851da177e4SLinus Torvalds *  r10 = FP workspace
6861da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6871da177e4SLinus Torvalds */
6881da177e4SLinus Torvalds
689124efc27SSantosh Shilimkar	.pushsection .data
6901abd3502SRussell King	.align	2
6911da177e4SLinus TorvaldsENTRY(fp_enter)
692db6ccbb6SRussell King	.word	no_fp
693124efc27SSantosh Shilimkar	.popsection
6941da177e4SLinus Torvalds
69583e686eaSCatalin MarinasENTRY(no_fp)
6966ebbf2ceSRussell King	ret	lr
69783e686eaSCatalin MarinasENDPROC(no_fp)
698db6ccbb6SRussell King
69915ac49b6SRussell King__und_usr_fault_32:
70015ac49b6SRussell King	mov	r1, #4
70115ac49b6SRussell King	b	1f
7022190fed6SRussell King__und_usr_fault_16_pan:
7032190fed6SRussell King	uaccess_disable ip
70415ac49b6SRussell King__und_usr_fault_16:
70515ac49b6SRussell King	mov	r1, #2
7061417a6b8SCatalin Marinas1:	mov	r0, sp
70714327c66SRussell King	badr	lr, ret_from_exception
70815ac49b6SRussell King	b	__und_fault
70915ac49b6SRussell KingENDPROC(__und_usr_fault_32)
71015ac49b6SRussell KingENDPROC(__und_usr_fault_16)
7111da177e4SLinus Torvalds
7121da177e4SLinus Torvalds	.align	5
7131da177e4SLinus Torvalds__pabt_usr:
714ccea7a19SRussell King	usr_entry
7154fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
7168dfe7ac9SRussell King	pabt_helper
717c4c5716eSCatalin Marinas UNWIND(.fnend		)
7181da177e4SLinus Torvalds	/* fall through */
7191da177e4SLinus Torvalds/*
7201da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
7211da177e4SLinus Torvalds */
7221da177e4SLinus TorvaldsENTRY(ret_from_exception)
723c4c5716eSCatalin Marinas UNWIND(.fnstart	)
724c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7251da177e4SLinus Torvalds	get_thread_info tsk
7261da177e4SLinus Torvalds	mov	why, #0
7271da177e4SLinus Torvalds	b	ret_to_user
728c4c5716eSCatalin Marinas UNWIND(.fnend		)
72993ed3970SCatalin MarinasENDPROC(__pabt_usr)
73093ed3970SCatalin MarinasENDPROC(ret_from_exception)
7311da177e4SLinus Torvalds
732c0e7f7eeSDaniel Thompson	.align	5
733c0e7f7eeSDaniel Thompson__fiq_usr:
734c0e7f7eeSDaniel Thompson	usr_entry trace=0
735c0e7f7eeSDaniel Thompson	kuser_cmpxchg_check
736c0e7f7eeSDaniel Thompson	mov	r0, sp				@ struct pt_regs *regs
737c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
738c0e7f7eeSDaniel Thompson	get_thread_info tsk
739c0e7f7eeSDaniel Thompson	restore_user_regs fast = 0, offset = 0
740c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
741c0e7f7eeSDaniel ThompsonENDPROC(__fiq_usr)
742c0e7f7eeSDaniel Thompson
7431da177e4SLinus Torvalds/*
7441da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
7451da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
7461da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
7471da177e4SLinus Torvalds */
7481da177e4SLinus TorvaldsENTRY(__switch_to)
749c4c5716eSCatalin Marinas UNWIND(.fnstart	)
750c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7511da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
752b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
753b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
754b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
755b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
756a4780adeSAndré Hentschel	ldr	r4, [r2, #TI_TP_VALUE]
757a4780adeSAndré Hentschel	ldr	r5, [r2, #TI_TP_VALUE + 4]
758247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
7591eef5d2fSRussell King	mrc	p15, 0, r6, c3, c0, 0		@ Get domain register
7601eef5d2fSRussell King	str	r6, [r1, #TI_CPU_DOMAIN]	@ Save old domain register
761d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
762afeb90caSHyok S. Choi#endif
763a4780adeSAndré Hentschel	switch_tls r1, r4, r5, r3, r7
764050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
765df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
766df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
767ffa47aa6SArnd Bergmann	.if (TSK_STACK_CANARY > IMM12_MASK)
768ffa47aa6SArnd Bergmann	add	r7, r7, #TSK_STACK_CANARY & ~IMM12_MASK
769ffa47aa6SArnd Bergmann	.endif
770ffa47aa6SArnd Bergmann	ldr	r7, [r7, #TSK_STACK_CANARY & IMM12_MASK]
771df0698beSNicolas Pitre#endif
772247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
7731da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
774afeb90caSHyok S. Choi#endif
775d6551e88SRussell King	mov	r5, r0
776d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
777d6551e88SRussell King	ldr	r0, =thread_notify_head
778d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
779d6551e88SRussell King	bl	atomic_notifier_call_chain
780050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
781df0698beSNicolas Pitre	str	r7, [r8]
782df0698beSNicolas Pitre#endif
783b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
784d6551e88SRussell King	mov	r0, r5
785b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
786b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
787b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
788b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
789c4c5716eSCatalin Marinas UNWIND(.fnend		)
79093ed3970SCatalin MarinasENDPROC(__switch_to)
7911da177e4SLinus Torvalds
7921da177e4SLinus Torvalds	__INIT
7932d2669b6SNicolas Pitre
7942d2669b6SNicolas Pitre/*
7952d2669b6SNicolas Pitre * User helpers.
7962d2669b6SNicolas Pitre *
7972d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7982d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7992d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
8002d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
8012d2669b6SNicolas Pitre *
802dc7a12bdSMauro Carvalho Chehab * See Documentation/arm/kernel_user_helpers.rst for formal definitions.
8032d2669b6SNicolas Pitre */
804b86040a5SCatalin Marinas THUMB(	.arm	)
8052d2669b6SNicolas Pitre
806ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
807ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
808ba9b5d76SNicolas Pitre	bx	\reg
809ba9b5d76SNicolas Pitre#else
8106ebbf2ceSRussell King	ret	\reg
811ba9b5d76SNicolas Pitre#endif
812ba9b5d76SNicolas Pitre	.endm
813ba9b5d76SNicolas Pitre
8145b43e7a3SRussell King	.macro	kuser_pad, sym, size
8155b43e7a3SRussell King	.if	(. - \sym) & 3
8165b43e7a3SRussell King	.rept	4 - (. - \sym) & 3
8175b43e7a3SRussell King	.byte	0
8185b43e7a3SRussell King	.endr
8195b43e7a3SRussell King	.endif
8205b43e7a3SRussell King	.rept	(\size - (. - \sym)) / 4
8215b43e7a3SRussell King	.word	0xe7fddef1
8225b43e7a3SRussell King	.endr
8235b43e7a3SRussell King	.endm
8245b43e7a3SRussell King
825f6f91b0dSRussell King#ifdef CONFIG_KUSER_HELPERS
8262d2669b6SNicolas Pitre	.align	5
8272d2669b6SNicolas Pitre	.globl	__kuser_helper_start
8282d2669b6SNicolas Pitre__kuser_helper_start:
8292d2669b6SNicolas Pitre
8302d2669b6SNicolas Pitre/*
83140fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
83240fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
8337c612bfdSNicolas Pitre */
8347c612bfdSNicolas Pitre
83540fb79c8SNicolas Pitre__kuser_cmpxchg64:				@ 0xffff0f60
83640fb79c8SNicolas Pitre
837db695c05SRussell King#if defined(CONFIG_CPU_32v6K)
83840fb79c8SNicolas Pitre
83940fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, r7}
84040fb79c8SNicolas Pitre	ldrd	r4, r5, [r0]			@ load old val
84140fb79c8SNicolas Pitre	ldrd	r6, r7, [r1]			@ load new val
84240fb79c8SNicolas Pitre	smp_dmb	arm
84340fb79c8SNicolas Pitre1:	ldrexd	r0, r1, [r2]			@ load current val
84440fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
845e44fc388SStefan Agner	eorseq	r3, r1, r5			@ compare with oldval (2)
84640fb79c8SNicolas Pitre	strexdeq r3, r6, r7, [r2]		@ store newval if eq
84740fb79c8SNicolas Pitre	teqeq	r3, #1				@ success?
84840fb79c8SNicolas Pitre	beq	1b				@ if no then retry
84940fb79c8SNicolas Pitre	smp_dmb	arm
85040fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set returned val and C flag
85140fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, r7}
8525a97d0aeSWill Deacon	usr_ret	lr
85340fb79c8SNicolas Pitre
85440fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP)
85540fb79c8SNicolas Pitre
85640fb79c8SNicolas Pitre#ifdef CONFIG_MMU
85740fb79c8SNicolas Pitre
85840fb79c8SNicolas Pitre	/*
85940fb79c8SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg64
86040fb79c8SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
86140fb79c8SNicolas Pitre	 * causing another process/thread to be scheduled in the middle of
86240fb79c8SNicolas Pitre	 * the critical sequence.  The same strategy as for cmpxchg is used.
86340fb79c8SNicolas Pitre	 */
86440fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, lr}
86540fb79c8SNicolas Pitre	ldmia	r0, {r4, r5}			@ load old val
86640fb79c8SNicolas Pitre	ldmia	r1, {r6, lr}			@ load new val
86740fb79c8SNicolas Pitre1:	ldmia	r2, {r0, r1}			@ load current val
86840fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
869e44fc388SStefan Agner	eorseq	r3, r1, r5			@ compare with oldval (2)
870e44fc388SStefan Agner2:	stmiaeq	r2, {r6, lr}			@ store newval if eq
87140fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
87240fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, pc}
87340fb79c8SNicolas Pitre
87440fb79c8SNicolas Pitre	.text
87540fb79c8SNicolas Pitrekuser_cmpxchg64_fixup:
87640fb79c8SNicolas Pitre	@ Called from kuser_cmpxchg_fixup.
8773ad55155SRussell King	@ r4 = address of interrupted insn (must be preserved).
87840fb79c8SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
87940fb79c8SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
8803ad55155SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
88140fb79c8SNicolas Pitre	mov	r7, #0xffff0fff
88240fb79c8SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
8833ad55155SRussell King	subs	r8, r4, r7
884e44fc388SStefan Agner	rsbscs	r8, r8, #(2b - 1b)
88540fb79c8SNicolas Pitre	strcs	r7, [sp, #S_PC]
88640fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6
88740fb79c8SNicolas Pitre	bcc	kuser_cmpxchg32_fixup
88840fb79c8SNicolas Pitre#endif
8896ebbf2ceSRussell King	ret	lr
89040fb79c8SNicolas Pitre	.previous
89140fb79c8SNicolas Pitre
89240fb79c8SNicolas Pitre#else
89340fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing"
89440fb79c8SNicolas Pitre	mov	r0, #-1
89540fb79c8SNicolas Pitre	adds	r0, r0, #0
89640fb79c8SNicolas Pitre	usr_ret	lr
89740fb79c8SNicolas Pitre#endif
89840fb79c8SNicolas Pitre
89940fb79c8SNicolas Pitre#else
90040fb79c8SNicolas Pitre#error "incoherent kernel configuration"
90140fb79c8SNicolas Pitre#endif
90240fb79c8SNicolas Pitre
9035b43e7a3SRussell King	kuser_pad __kuser_cmpxchg64, 64
90440fb79c8SNicolas Pitre
9057c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
906ed3768a8SDave Martin	smp_dmb	arm
907ba9b5d76SNicolas Pitre	usr_ret	lr
9087c612bfdSNicolas Pitre
9095b43e7a3SRussell King	kuser_pad __kuser_memory_barrier, 32
9107c612bfdSNicolas Pitre
9112d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
9122d2669b6SNicolas Pitre
913db695c05SRussell King#if __LINUX_ARM_ARCH__ < 6
9142d2669b6SNicolas Pitre
91549bca4c2SNicolas Pitre#ifdef CONFIG_MMU
916b49c0f24SNicolas Pitre
917b49c0f24SNicolas Pitre	/*
918b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
919b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
920b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
921b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
922b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
923b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
924b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
925b49c0f24SNicolas Pitre	 */
926b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
927b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
928b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
929b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
930b49c0f24SNicolas Pitre	usr_ret	lr
931b49c0f24SNicolas Pitre
932b49c0f24SNicolas Pitre	.text
93340fb79c8SNicolas Pitrekuser_cmpxchg32_fixup:
934b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
935b059bdc3SRussell King	@ r4 = address of interrupted insn (must be preserved).
936b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
937b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
938b059bdc3SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
939b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
940b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
941b059bdc3SRussell King	subs	r8, r4, r7
942e44fc388SStefan Agner	rsbscs	r8, r8, #(2b - 1b)
943b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
9446ebbf2ceSRussell King	ret	lr
945b49c0f24SNicolas Pitre	.previous
946b49c0f24SNicolas Pitre
94749bca4c2SNicolas Pitre#else
94849bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
94949bca4c2SNicolas Pitre	mov	r0, #-1
95049bca4c2SNicolas Pitre	adds	r0, r0, #0
951ba9b5d76SNicolas Pitre	usr_ret	lr
952b49c0f24SNicolas Pitre#endif
9532d2669b6SNicolas Pitre
9542d2669b6SNicolas Pitre#else
9552d2669b6SNicolas Pitre
956ed3768a8SDave Martin	smp_dmb	arm
957b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9582d2669b6SNicolas Pitre	subs	r3, r3, r0
9592d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
960b49c0f24SNicolas Pitre	teqeq	r3, #1
961b49c0f24SNicolas Pitre	beq	1b
9622d2669b6SNicolas Pitre	rsbs	r0, r3, #0
963b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
964f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
965f00ec48fSRussell King	ALT_UP(usr_ret	lr)
9662d2669b6SNicolas Pitre
9672d2669b6SNicolas Pitre#endif
9682d2669b6SNicolas Pitre
9695b43e7a3SRussell King	kuser_pad __kuser_cmpxchg, 32
9702d2669b6SNicolas Pitre
9712d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
972f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
973ba9b5d76SNicolas Pitre	usr_ret	lr
974f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
9755b43e7a3SRussell King	kuser_pad __kuser_get_tls, 16
9765b43e7a3SRussell King	.rep	3
977f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
978f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
9792d2669b6SNicolas Pitre
9802d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
9812d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
9822d2669b6SNicolas Pitre
9832d2669b6SNicolas Pitre	.globl	__kuser_helper_end
9842d2669b6SNicolas Pitre__kuser_helper_end:
9852d2669b6SNicolas Pitre
986f6f91b0dSRussell King#endif
987f6f91b0dSRussell King
988b86040a5SCatalin Marinas THUMB(	.thumb	)
9892d2669b6SNicolas Pitre
9901da177e4SLinus Torvalds/*
9911da177e4SLinus Torvalds * Vector stubs.
9921da177e4SLinus Torvalds *
99319accfd3SRussell King * This code is copied to 0xffff1000 so we can use branches in the
99419accfd3SRussell King * vectors, rather than ldr's.  Note that this code must not exceed
99519accfd3SRussell King * a page size.
9961da177e4SLinus Torvalds *
9971da177e4SLinus Torvalds * Common stub entry macro:
9981da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
999ccea7a19SRussell King *
1000ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
1001ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
10021da177e4SLinus Torvalds */
1003b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10041da177e4SLinus Torvalds	.align	5
10051da177e4SLinus Torvalds
10061da177e4SLinus Torvaldsvector_\name:
10071da177e4SLinus Torvalds	.if \correction
10081da177e4SLinus Torvalds	sub	lr, lr, #\correction
10091da177e4SLinus Torvalds	.endif
10101da177e4SLinus Torvalds
1011ccea7a19SRussell King	@
1012ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1013ccea7a19SRussell King	@ (parent CPSR)
1014ccea7a19SRussell King	@
1015ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1016ccea7a19SRussell King	mrs	lr, spsr
1017ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1018ccea7a19SRussell King
1019ccea7a19SRussell King	@
1020ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1021ccea7a19SRussell King	@
1022ccea7a19SRussell King	mrs	r0, cpsr
1023b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1024ccea7a19SRussell King	msr	spsr_cxsf, r0
1025ccea7a19SRussell King
1026ccea7a19SRussell King	@
1027ccea7a19SRussell King	@ the branch table must immediately follow this code
1028ccea7a19SRussell King	@
1029ccea7a19SRussell King	and	lr, lr, #0x0f
1030b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1031b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1032b7ec4795SNicolas Pitre	mov	r0, sp
1033b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1034ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
103593ed3970SCatalin MarinasENDPROC(vector_\name)
103688987ef9SCatalin Marinas
103788987ef9SCatalin Marinas	.align	2
103888987ef9SCatalin Marinas	@ handler addresses follow this label
103988987ef9SCatalin Marinas1:
10401da177e4SLinus Torvalds	.endm
10411da177e4SLinus Torvalds
1042b9b32bf7SRussell King	.section .stubs, "ax", %progbits
104319accfd3SRussell King	@ This must be the first word
104419accfd3SRussell King	.word	vector_swi
104519accfd3SRussell King
104619accfd3SRussell Kingvector_rst:
104719accfd3SRussell King ARM(	swi	SYS_ERROR0	)
104819accfd3SRussell King THUMB(	svc	#0		)
104919accfd3SRussell King THUMB(	nop			)
105019accfd3SRussell King	b	vector_und
105119accfd3SRussell King
10521da177e4SLinus Torvalds/*
10531da177e4SLinus Torvalds * Interrupt dispatcher
10541da177e4SLinus Torvalds */
1055b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
10561da177e4SLinus Torvalds
10571da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
10581da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
10591da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
10601da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
10611da177e4SLinus Torvalds	.long	__irq_invalid			@  4
10621da177e4SLinus Torvalds	.long	__irq_invalid			@  5
10631da177e4SLinus Torvalds	.long	__irq_invalid			@  6
10641da177e4SLinus Torvalds	.long	__irq_invalid			@  7
10651da177e4SLinus Torvalds	.long	__irq_invalid			@  8
10661da177e4SLinus Torvalds	.long	__irq_invalid			@  9
10671da177e4SLinus Torvalds	.long	__irq_invalid			@  a
10681da177e4SLinus Torvalds	.long	__irq_invalid			@  b
10691da177e4SLinus Torvalds	.long	__irq_invalid			@  c
10701da177e4SLinus Torvalds	.long	__irq_invalid			@  d
10711da177e4SLinus Torvalds	.long	__irq_invalid			@  e
10721da177e4SLinus Torvalds	.long	__irq_invalid			@  f
10731da177e4SLinus Torvalds
10741da177e4SLinus Torvalds/*
10751da177e4SLinus Torvalds * Data abort dispatcher
10761da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10771da177e4SLinus Torvalds */
1078b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
10791da177e4SLinus Torvalds
10801da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
10811da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
10821da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
10831da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
10841da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
10851da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
10861da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
10871da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
10881da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
10891da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
10901da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
10911da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
10921da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
10931da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
10941da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
10951da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
10961da177e4SLinus Torvalds
10971da177e4SLinus Torvalds/*
10981da177e4SLinus Torvalds * Prefetch abort dispatcher
10991da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11001da177e4SLinus Torvalds */
1101b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
11021da177e4SLinus Torvalds
11031da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
11041da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
11051da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
11061da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
11071da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
11081da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
11091da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
11101da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11111da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11121da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11131da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11141da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11151da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11161da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11171da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11181da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11191da177e4SLinus Torvalds
11201da177e4SLinus Torvalds/*
11211da177e4SLinus Torvalds * Undef instr entry dispatcher
11221da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11231da177e4SLinus Torvalds */
1124b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11251da177e4SLinus Torvalds
11261da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11271da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11281da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11291da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11301da177e4SLinus Torvalds	.long	__und_invalid			@  4
11311da177e4SLinus Torvalds	.long	__und_invalid			@  5
11321da177e4SLinus Torvalds	.long	__und_invalid			@  6
11331da177e4SLinus Torvalds	.long	__und_invalid			@  7
11341da177e4SLinus Torvalds	.long	__und_invalid			@  8
11351da177e4SLinus Torvalds	.long	__und_invalid			@  9
11361da177e4SLinus Torvalds	.long	__und_invalid			@  a
11371da177e4SLinus Torvalds	.long	__und_invalid			@  b
11381da177e4SLinus Torvalds	.long	__und_invalid			@  c
11391da177e4SLinus Torvalds	.long	__und_invalid			@  d
11401da177e4SLinus Torvalds	.long	__und_invalid			@  e
11411da177e4SLinus Torvalds	.long	__und_invalid			@  f
11421da177e4SLinus Torvalds
11431da177e4SLinus Torvalds	.align	5
11441da177e4SLinus Torvalds
11451da177e4SLinus Torvalds/*=============================================================================
114619accfd3SRussell King * Address exception handler
114719accfd3SRussell King *-----------------------------------------------------------------------------
114819accfd3SRussell King * These aren't too critical.
114919accfd3SRussell King * (they're not supposed to happen, and won't happen in 32-bit data mode).
115019accfd3SRussell King */
115119accfd3SRussell King
115219accfd3SRussell Kingvector_addrexcptn:
115319accfd3SRussell King	b	vector_addrexcptn
115419accfd3SRussell King
115519accfd3SRussell King/*=============================================================================
1156c0e7f7eeSDaniel Thompson * FIQ "NMI" handler
11571da177e4SLinus Torvalds *-----------------------------------------------------------------------------
1158c0e7f7eeSDaniel Thompson * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86
1159c0e7f7eeSDaniel Thompson * systems.
11601da177e4SLinus Torvalds */
1161c0e7f7eeSDaniel Thompson	vector_stub	fiq, FIQ_MODE, 4
1162c0e7f7eeSDaniel Thompson
1163c0e7f7eeSDaniel Thompson	.long	__fiq_usr			@  0  (USR_26 / USR_32)
1164c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  1  (FIQ_26 / FIQ_32)
1165c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  2  (IRQ_26 / IRQ_32)
1166c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  3  (SVC_26 / SVC_32)
1167c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  4
1168c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  5
1169c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  6
1170c0e7f7eeSDaniel Thompson	.long	__fiq_abt			@  7
1171c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  8
1172c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  9
1173c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  a
1174c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  b
1175c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  c
1176c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  d
1177c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  e
1178c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  f
11791da177e4SLinus Torvalds
118031b96caeSArd Biesheuvel	.globl	vector_fiq
1181e39e3f3eSRussell King
1182b9b32bf7SRussell King	.section .vectors, "ax", %progbits
1183b48da558SArd Biesheuvel.L__vectors_start:
1184b9b32bf7SRussell King	W(b)	vector_rst
1185b9b32bf7SRussell King	W(b)	vector_und
1186b48da558SArd Biesheuvel	W(ldr)	pc, .L__vectors_start + 0x1000
1187b9b32bf7SRussell King	W(b)	vector_pabt
1188b9b32bf7SRussell King	W(b)	vector_dabt
1189b9b32bf7SRussell King	W(b)	vector_addrexcptn
1190b9b32bf7SRussell King	W(b)	vector_irq
1191b9b32bf7SRussell King	W(b)	vector_fiq
11921da177e4SLinus Torvalds
11931da177e4SLinus Torvalds	.data
11941abd3502SRussell King	.align	2
11951da177e4SLinus Torvalds
11961da177e4SLinus Torvalds	.globl	cr_alignment
11971da177e4SLinus Torvaldscr_alignment:
11981da177e4SLinus Torvalds	.space	4
1199