xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision f159f4ed55bb0fa5470800641e03a13a7e0eae6e)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
18f09b9979SNicolas Pitre#include <asm/memory.h>
191da177e4SLinus Torvalds#include <asm/glue.h>
201da177e4SLinus Torvalds#include <asm/vfpmacros.h>
21a09e64fbSRussell King#include <mach/entry-macro.S>
22d6551e88SRussell King#include <asm/thread_notify.h>
23c4c5716eSCatalin Marinas#include <asm/unwind.h>
24cc20d429SRussell King#include <asm/unistd.h>
25*f159f4edSTony Lindgren#include <asm/tls.h>
261da177e4SLinus Torvalds
271da177e4SLinus Torvalds#include "entry-header.S"
281da177e4SLinus Torvalds
291da177e4SLinus Torvalds/*
30187a51adSRussell King * Interrupt handling.  Preserves r7, r8, r9
31187a51adSRussell King */
32187a51adSRussell King	.macro	irq_handler
33f80dff9dSDan Williams	get_irqnr_preamble r5, lr
34187a51adSRussell King1:	get_irqnr_and_base r0, r6, r5, lr
35187a51adSRussell King	movne	r1, sp
36187a51adSRussell King	@
37187a51adSRussell King	@ routine called with r0 = irq number, r1 = struct pt_regs *
38187a51adSRussell King	@
39b86040a5SCatalin Marinas	adrne	lr, BSYM(1b)
40187a51adSRussell King	bne	asm_do_IRQ
41791be9b9SRussell King
42791be9b9SRussell King#ifdef CONFIG_SMP
43791be9b9SRussell King	/*
44791be9b9SRussell King	 * XXX
45791be9b9SRussell King	 *
46791be9b9SRussell King	 * this macro assumes that irqstat (r6) and base (r5) are
47791be9b9SRussell King	 * preserved from get_irqnr_and_base above
48791be9b9SRussell King	 */
49791be9b9SRussell King	test_for_ipi r0, r6, r5, lr
50791be9b9SRussell King	movne	r0, sp
51b86040a5SCatalin Marinas	adrne	lr, BSYM(1b)
52791be9b9SRussell King	bne	do_IPI
5337ee16aeSRussell King
5437ee16aeSRussell King#ifdef CONFIG_LOCAL_TIMERS
5537ee16aeSRussell King	test_for_ltirq r0, r6, r5, lr
5637ee16aeSRussell King	movne	r0, sp
57b86040a5SCatalin Marinas	adrne	lr, BSYM(1b)
5837ee16aeSRussell King	bne	do_local_timer
5937ee16aeSRussell King#endif
60791be9b9SRussell King#endif
61791be9b9SRussell King
62187a51adSRussell King	.endm
63187a51adSRussell King
64785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES
65785d3cd2SNicolas Pitre	.section	.kprobes.text,"ax",%progbits
66785d3cd2SNicolas Pitre#else
67785d3cd2SNicolas Pitre	.text
68785d3cd2SNicolas Pitre#endif
69785d3cd2SNicolas Pitre
70187a51adSRussell King/*
711da177e4SLinus Torvalds * Invalid mode handlers
721da177e4SLinus Torvalds */
73ccea7a19SRussell King	.macro	inv_entry, reason
74ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
75b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
76b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
77b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
78b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
791da177e4SLinus Torvalds	mov	r1, #\reason
801da177e4SLinus Torvalds	.endm
811da177e4SLinus Torvalds
821da177e4SLinus Torvalds__pabt_invalid:
83ccea7a19SRussell King	inv_entry BAD_PREFETCH
84ccea7a19SRussell King	b	common_invalid
8593ed3970SCatalin MarinasENDPROC(__pabt_invalid)
861da177e4SLinus Torvalds
871da177e4SLinus Torvalds__dabt_invalid:
88ccea7a19SRussell King	inv_entry BAD_DATA
89ccea7a19SRussell King	b	common_invalid
9093ed3970SCatalin MarinasENDPROC(__dabt_invalid)
911da177e4SLinus Torvalds
921da177e4SLinus Torvalds__irq_invalid:
93ccea7a19SRussell King	inv_entry BAD_IRQ
94ccea7a19SRussell King	b	common_invalid
9593ed3970SCatalin MarinasENDPROC(__irq_invalid)
961da177e4SLinus Torvalds
971da177e4SLinus Torvalds__und_invalid:
98ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
991da177e4SLinus Torvalds
100ccea7a19SRussell King	@
101ccea7a19SRussell King	@ XXX fall through to common_invalid
102ccea7a19SRussell King	@
103ccea7a19SRussell King
104ccea7a19SRussell King@
105ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
106ccea7a19SRussell King@
107ccea7a19SRussell Kingcommon_invalid:
108ccea7a19SRussell King	zero_fp
109ccea7a19SRussell King
110ccea7a19SRussell King	ldmia	r0, {r4 - r6}
111ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
112ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
113ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
114ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
115ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
116ccea7a19SRussell King
1171da177e4SLinus Torvalds	mov	r0, sp
1181da177e4SLinus Torvalds	b	bad_mode
11993ed3970SCatalin MarinasENDPROC(__und_invalid)
1201da177e4SLinus Torvalds
1211da177e4SLinus Torvalds/*
1221da177e4SLinus Torvalds * SVC mode handlers
1231da177e4SLinus Torvalds */
1242dede2d8SNicolas Pitre
1252dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1262dede2d8SNicolas Pitre#define SPFIX(code...) code
1272dede2d8SNicolas Pitre#else
1282dede2d8SNicolas Pitre#define SPFIX(code...)
1292dede2d8SNicolas Pitre#endif
1302dede2d8SNicolas Pitre
131d30a0c8bSNicolas Pitre	.macro	svc_entry, stack_hole=0
132c4c5716eSCatalin Marinas UNWIND(.fnstart		)
133c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
134b86040a5SCatalin Marinas	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
135b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
136b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
137b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
138b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
139b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
140b86040a5SCatalin Marinas#else
1412dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
142b86040a5SCatalin Marinas#endif
143b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
144b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
145ccea7a19SRussell King
146ccea7a19SRussell King	ldmia	r0, {r1 - r3}
147b86040a5SCatalin Marinas	add	r5, sp, #S_SP - 4	@ here for interlock avoidance
148ccea7a19SRussell King	mov	r4, #-1			@  ""  ""      ""       ""
149b86040a5SCatalin Marinas	add	r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
150b86040a5SCatalin Marinas SPFIX(	addeq	r0, r0, #4	)
151b86040a5SCatalin Marinas	str	r1, [sp, #-4]!		@ save the "real" r0 copied
152ccea7a19SRussell King					@ from the exception stack
153ccea7a19SRussell King
1541da177e4SLinus Torvalds	mov	r1, lr
1551da177e4SLinus Torvalds
1561da177e4SLinus Torvalds	@
1571da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1581da177e4SLinus Torvalds	@
1591da177e4SLinus Torvalds	@  r0 - sp_svc
1601da177e4SLinus Torvalds	@  r1 - lr_svc
1611da177e4SLinus Torvalds	@  r2 - lr_<exception>, already fixed up for correct return/restart
1621da177e4SLinus Torvalds	@  r3 - spsr_<exception>
1631da177e4SLinus Torvalds	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
1641da177e4SLinus Torvalds	@
1651da177e4SLinus Torvalds	stmia	r5, {r0 - r4}
1660d928b0bSUwe Kleine-König
1670d928b0bSUwe Kleine-König	asm_trace_hardirqs_off
1681da177e4SLinus Torvalds	.endm
1691da177e4SLinus Torvalds
1701da177e4SLinus Torvalds	.align	5
1711da177e4SLinus Torvalds__dabt_svc:
172ccea7a19SRussell King	svc_entry
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvalds	@
1751da177e4SLinus Torvalds	@ get ready to re-enable interrupts if appropriate
1761da177e4SLinus Torvalds	@
1771da177e4SLinus Torvalds	mrs	r9, cpsr
1781da177e4SLinus Torvalds	tst	r3, #PSR_I_BIT
1791da177e4SLinus Torvalds	biceq	r9, r9, #PSR_I_BIT
1801da177e4SLinus Torvalds
1811da177e4SLinus Torvalds	@
1821da177e4SLinus Torvalds	@ Call the processor-specific abort handler:
1831da177e4SLinus Torvalds	@
1841da177e4SLinus Torvalds	@  r2 - aborted context pc
1851da177e4SLinus Torvalds	@  r3 - aborted context cpsr
1861da177e4SLinus Torvalds	@
1871da177e4SLinus Torvalds	@ The abort handler must return the aborted address in r0, and
1881da177e4SLinus Torvalds	@ the fault status register in r1.  r9 must be preserved.
1891da177e4SLinus Torvalds	@
19048d7927bSPaul Brook#ifdef MULTI_DABORT
1911da177e4SLinus Torvalds	ldr	r4, .LCprocfns
1921da177e4SLinus Torvalds	mov	lr, pc
19348d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_DABT_FUNC]
1941da177e4SLinus Torvalds#else
19548d7927bSPaul Brook	bl	CPU_DABORT_HANDLER
1961da177e4SLinus Torvalds#endif
1971da177e4SLinus Torvalds
1981da177e4SLinus Torvalds	@
1991da177e4SLinus Torvalds	@ set desired IRQ state, then call main handler
2001da177e4SLinus Torvalds	@
2011da177e4SLinus Torvalds	msr	cpsr_c, r9
2021da177e4SLinus Torvalds	mov	r2, sp
2031da177e4SLinus Torvalds	bl	do_DataAbort
2041da177e4SLinus Torvalds
2051da177e4SLinus Torvalds	@
2061da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2071da177e4SLinus Torvalds	@
2081ec42c0cSRussell King	disable_irq
2091da177e4SLinus Torvalds
2101da177e4SLinus Torvalds	@
2111da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2121da177e4SLinus Torvalds	@
213b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]
214b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
215c4c5716eSCatalin Marinas UNWIND(.fnend		)
21693ed3970SCatalin MarinasENDPROC(__dabt_svc)
2171da177e4SLinus Torvalds
2181da177e4SLinus Torvalds	.align	5
2191da177e4SLinus Torvalds__irq_svc:
220ccea7a19SRussell King	svc_entry
221ccea7a19SRussell King
2221da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
223706fdd9fSRussell King	get_thread_info tsk
224706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
225706fdd9fSRussell King	add	r7, r8, #1			@ increment it
226706fdd9fSRussell King	str	r7, [tsk, #TI_PREEMPT]
2271da177e4SLinus Torvalds#endif
228ccea7a19SRussell King
229187a51adSRussell King	irq_handler
2301da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
23128fab1a2SRussell King	str	r8, [tsk, #TI_PREEMPT]		@ restore preempt count
232706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
23328fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
23428fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2351da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2361da177e4SLinus Torvalds	blne	svc_preempt
2371da177e4SLinus Torvalds#endif
238b86040a5SCatalin Marinas	ldr	r4, [sp, #S_PSR]		@ irqs are already disabled
2397ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
240b86040a5SCatalin Marinas	tst	r4, #PSR_I_BIT
2417ad1bcb2SRussell King	bleq	trace_hardirqs_on
2427ad1bcb2SRussell King#endif
243b86040a5SCatalin Marinas	svc_exit r4				@ return from exception
244c4c5716eSCatalin Marinas UNWIND(.fnend		)
24593ed3970SCatalin MarinasENDPROC(__irq_svc)
2461da177e4SLinus Torvalds
2471da177e4SLinus Torvalds	.ltorg
2481da177e4SLinus Torvalds
2491da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2501da177e4SLinus Torvaldssvc_preempt:
25128fab1a2SRussell King	mov	r8, lr
2521da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
253706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2541da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
25528fab1a2SRussell King	moveq	pc, r8				@ go again
2561da177e4SLinus Torvalds	b	1b
2571da177e4SLinus Torvalds#endif
2581da177e4SLinus Torvalds
2591da177e4SLinus Torvalds	.align	5
2601da177e4SLinus Torvalds__und_svc:
261d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
262d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
263d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
264d30a0c8bSNicolas Pitre	@ the saved context.
265d30a0c8bSNicolas Pitre	svc_entry 64
266d30a0c8bSNicolas Pitre#else
267ccea7a19SRussell King	svc_entry
268d30a0c8bSNicolas Pitre#endif
2691da177e4SLinus Torvalds
2701da177e4SLinus Torvalds	@
2711da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2721da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2731da177e4SLinus Torvalds	@ this as a real undefined instruction
2741da177e4SLinus Torvalds	@
2751da177e4SLinus Torvalds	@  r0 - instruction
2761da177e4SLinus Torvalds	@
27783e686eaSCatalin Marinas#ifndef	CONFIG_THUMB2_KERNEL
2781da177e4SLinus Torvalds	ldr	r0, [r2, #-4]
27983e686eaSCatalin Marinas#else
28083e686eaSCatalin Marinas	ldrh	r0, [r2, #-2]			@ Thumb instruction at LR - 2
28183e686eaSCatalin Marinas	and	r9, r0, #0xf800
28283e686eaSCatalin Marinas	cmp	r9, #0xe800			@ 32-bit instruction if xx >= 0
28383e686eaSCatalin Marinas	ldrhhs	r9, [r2]			@ bottom 16 bits
28483e686eaSCatalin Marinas	orrhs	r0, r9, r0, lsl #16
28583e686eaSCatalin Marinas#endif
286b86040a5SCatalin Marinas	adr	r9, BSYM(1f)
2871da177e4SLinus Torvalds	bl	call_fpe
2881da177e4SLinus Torvalds
2891da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
2901da177e4SLinus Torvalds	bl	do_undefinstr
2911da177e4SLinus Torvalds
2921da177e4SLinus Torvalds	@
2931da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2941da177e4SLinus Torvalds	@
2951ec42c0cSRussell King1:	disable_irq
2961da177e4SLinus Torvalds
2971da177e4SLinus Torvalds	@
2981da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2991da177e4SLinus Torvalds	@
300b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]		@ Get SVC cpsr
301b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
302c4c5716eSCatalin Marinas UNWIND(.fnend		)
30393ed3970SCatalin MarinasENDPROC(__und_svc)
3041da177e4SLinus Torvalds
3051da177e4SLinus Torvalds	.align	5
3061da177e4SLinus Torvalds__pabt_svc:
307ccea7a19SRussell King	svc_entry
3081da177e4SLinus Torvalds
3091da177e4SLinus Torvalds	@
3101da177e4SLinus Torvalds	@ re-enable interrupts if appropriate
3111da177e4SLinus Torvalds	@
3121da177e4SLinus Torvalds	mrs	r9, cpsr
3131da177e4SLinus Torvalds	tst	r3, #PSR_I_BIT
3141da177e4SLinus Torvalds	biceq	r9, r9, #PSR_I_BIT
3151da177e4SLinus Torvalds
31648d7927bSPaul Brook	mov	r0, r2			@ pass address of aborted instruction.
3174fb28474SKirill A. Shutemov#ifdef MULTI_PABORT
31848d7927bSPaul Brook	ldr	r4, .LCprocfns
31948d7927bSPaul Brook	mov	lr, pc
32048d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_PABT_FUNC]
32148d7927bSPaul Brook#else
3224fb28474SKirill A. Shutemov	bl	CPU_PABORT_HANDLER
32348d7927bSPaul Brook#endif
32448d7927bSPaul Brook	msr	cpsr_c, r9			@ Maybe enable interrupts
3254fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
3261da177e4SLinus Torvalds	bl	do_PrefetchAbort		@ call abort handler
3271da177e4SLinus Torvalds
3281da177e4SLinus Torvalds	@
3291da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
3301da177e4SLinus Torvalds	@
3311ec42c0cSRussell King	disable_irq
3321da177e4SLinus Torvalds
3331da177e4SLinus Torvalds	@
3341da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
3351da177e4SLinus Torvalds	@
336b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]
337b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
338c4c5716eSCatalin Marinas UNWIND(.fnend		)
33993ed3970SCatalin MarinasENDPROC(__pabt_svc)
3401da177e4SLinus Torvalds
3411da177e4SLinus Torvalds	.align	5
34249f680eaSRussell King.LCcralign:
34349f680eaSRussell King	.word	cr_alignment
34448d7927bSPaul Brook#ifdef MULTI_DABORT
3451da177e4SLinus Torvalds.LCprocfns:
3461da177e4SLinus Torvalds	.word	processor
3471da177e4SLinus Torvalds#endif
3481da177e4SLinus Torvalds.LCfp:
3491da177e4SLinus Torvalds	.word	fp_enter
3501da177e4SLinus Torvalds
3511da177e4SLinus Torvalds/*
3521da177e4SLinus Torvalds * User mode handlers
3532dede2d8SNicolas Pitre *
3542dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
3551da177e4SLinus Torvalds */
3562dede2d8SNicolas Pitre
3572dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
3582dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3592dede2d8SNicolas Pitre#endif
3602dede2d8SNicolas Pitre
361ccea7a19SRussell King	.macro	usr_entry
362c4c5716eSCatalin Marinas UNWIND(.fnstart	)
363c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
364ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
365b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
366b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
367ccea7a19SRussell King
368ccea7a19SRussell King	ldmia	r0, {r1 - r3}
369ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
370ccea7a19SRussell King	mov	r4, #-1			@  ""  ""     ""        ""
371ccea7a19SRussell King
372ccea7a19SRussell King	str	r1, [sp]		@ save the "real" r0 copied
373ccea7a19SRussell King					@ from the exception stack
3741da177e4SLinus Torvalds
3751da177e4SLinus Torvalds	@
3761da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3771da177e4SLinus Torvalds	@
3781da177e4SLinus Torvalds	@  r2 - lr_<exception>, already fixed up for correct return/restart
3791da177e4SLinus Torvalds	@  r3 - spsr_<exception>
3801da177e4SLinus Torvalds	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
3811da177e4SLinus Torvalds	@
3821da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3831da177e4SLinus Torvalds	@
384ccea7a19SRussell King	stmia	r0, {r2 - r4}
385b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
386b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3871da177e4SLinus Torvalds
3881da177e4SLinus Torvalds	@
3891da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
3901da177e4SLinus Torvalds	@
39149f680eaSRussell King	alignment_trap r0
3921da177e4SLinus Torvalds
3931da177e4SLinus Torvalds	@
3941da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3951da177e4SLinus Torvalds	@
3961da177e4SLinus Torvalds	zero_fp
3970d928b0bSUwe Kleine-König
3980d928b0bSUwe Kleine-König	asm_trace_hardirqs_off
3991da177e4SLinus Torvalds	.endm
4001da177e4SLinus Torvalds
401b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
402b49c0f24SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
403b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
404b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
405b49c0f24SNicolas Pitre#else
406b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
407b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
408b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
409b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
410b49c0f24SNicolas Pitre	cmp	r2, #TASK_SIZE
411b49c0f24SNicolas Pitre	blhs	kuser_cmpxchg_fixup
412b49c0f24SNicolas Pitre#endif
413b49c0f24SNicolas Pitre#endif
414b49c0f24SNicolas Pitre	.endm
415b49c0f24SNicolas Pitre
4161da177e4SLinus Torvalds	.align	5
4171da177e4SLinus Torvalds__dabt_usr:
418ccea7a19SRussell King	usr_entry
419b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4201da177e4SLinus Torvalds
4211da177e4SLinus Torvalds	@
4221da177e4SLinus Torvalds	@ Call the processor-specific abort handler:
4231da177e4SLinus Torvalds	@
4241da177e4SLinus Torvalds	@  r2 - aborted context pc
4251da177e4SLinus Torvalds	@  r3 - aborted context cpsr
4261da177e4SLinus Torvalds	@
4271da177e4SLinus Torvalds	@ The abort handler must return the aborted address in r0, and
4281da177e4SLinus Torvalds	@ the fault status register in r1.
4291da177e4SLinus Torvalds	@
43048d7927bSPaul Brook#ifdef MULTI_DABORT
4311da177e4SLinus Torvalds	ldr	r4, .LCprocfns
4321da177e4SLinus Torvalds	mov	lr, pc
43348d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_DABT_FUNC]
4341da177e4SLinus Torvalds#else
43548d7927bSPaul Brook	bl	CPU_DABORT_HANDLER
4361da177e4SLinus Torvalds#endif
4371da177e4SLinus Torvalds
4381da177e4SLinus Torvalds	@
4391da177e4SLinus Torvalds	@ IRQs on, then call the main handler
4401da177e4SLinus Torvalds	@
4411ec42c0cSRussell King	enable_irq
4421da177e4SLinus Torvalds	mov	r2, sp
443b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
4441da177e4SLinus Torvalds	b	do_DataAbort
445c4c5716eSCatalin Marinas UNWIND(.fnend		)
44693ed3970SCatalin MarinasENDPROC(__dabt_usr)
4471da177e4SLinus Torvalds
4481da177e4SLinus Torvalds	.align	5
4491da177e4SLinus Torvalds__irq_usr:
450ccea7a19SRussell King	usr_entry
451b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4521da177e4SLinus Torvalds
4531da177e4SLinus Torvalds	get_thread_info tsk
4541da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
455706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
456706fdd9fSRussell King	add	r7, r8, #1			@ increment it
457706fdd9fSRussell King	str	r7, [tsk, #TI_PREEMPT]
4581da177e4SLinus Torvalds#endif
459ccea7a19SRussell King
460187a51adSRussell King	irq_handler
4611da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
462706fdd9fSRussell King	ldr	r0, [tsk, #TI_PREEMPT]
463706fdd9fSRussell King	str	r8, [tsk, #TI_PREEMPT]
4641da177e4SLinus Torvalds	teq	r0, r7
465b86040a5SCatalin Marinas ARM(	strne	r0, [r0, -r0]	)
466b86040a5SCatalin Marinas THUMB(	movne	r0, #0		)
467b86040a5SCatalin Marinas THUMB(	strne	r0, [r0]	)
4681da177e4SLinus Torvalds#endif
4697ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
4707ad1bcb2SRussell King	bl	trace_hardirqs_on
4717ad1bcb2SRussell King#endif
472ccea7a19SRussell King
4731da177e4SLinus Torvalds	mov	why, #0
4741da177e4SLinus Torvalds	b	ret_to_user
475c4c5716eSCatalin Marinas UNWIND(.fnend		)
47693ed3970SCatalin MarinasENDPROC(__irq_usr)
4771da177e4SLinus Torvalds
4781da177e4SLinus Torvalds	.ltorg
4791da177e4SLinus Torvalds
4801da177e4SLinus Torvalds	.align	5
4811da177e4SLinus Torvalds__und_usr:
482ccea7a19SRussell King	usr_entry
4831da177e4SLinus Torvalds
4841da177e4SLinus Torvalds	@
4851da177e4SLinus Torvalds	@ fall through to the emulation code, which returns using r9 if
4861da177e4SLinus Torvalds	@ it has emulated the instruction, or the more conventional lr
4871da177e4SLinus Torvalds	@ if we are to treat this as a real undefined instruction
4881da177e4SLinus Torvalds	@
4891da177e4SLinus Torvalds	@  r0 - instruction
4901da177e4SLinus Torvalds	@
491b86040a5SCatalin Marinas	adr	r9, BSYM(ret_from_exception)
492b86040a5SCatalin Marinas	adr	lr, BSYM(__und_usr_unknown)
493cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
494b86040a5SCatalin Marinas	itet	eq				@ explicit IT needed for the 1f label
495cb170a45SPaul Brook	subeq	r4, r2, #4			@ ARM instr at LR - 4
496cb170a45SPaul Brook	subne	r4, r2, #2			@ Thumb instr at LR - 2
497cb170a45SPaul Brook1:	ldreqt	r0, [r4]
49826584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8
49926584853SCatalin Marinas	reveq	r0, r0				@ little endian instruction
50026584853SCatalin Marinas#endif
501cb170a45SPaul Brook	beq	call_fpe
502cb170a45SPaul Brook	@ Thumb instruction
503cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
504b86040a5SCatalin Marinas2:
505b86040a5SCatalin Marinas ARM(	ldrht	r5, [r4], #2	)
506b86040a5SCatalin Marinas THUMB(	ldrht	r5, [r4]	)
507b86040a5SCatalin Marinas THUMB(	add	r4, r4, #2	)
508cb170a45SPaul Brook	and	r0, r5, #0xf800			@ mask bits 111x x... .... ....
509cb170a45SPaul Brook	cmp	r0, #0xe800			@ 32bit instruction if xx != 0
510cb170a45SPaul Brook	blo	__und_usr_unknown
511cb170a45SPaul Brook3:	ldrht	r0, [r4]
512cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
513cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
514cb170a45SPaul Brook#else
515cb170a45SPaul Brook	b	__und_usr_unknown
516cb170a45SPaul Brook#endif
517c4c5716eSCatalin Marinas UNWIND(.fnend		)
51893ed3970SCatalin MarinasENDPROC(__und_usr)
519cb170a45SPaul Brook
5201da177e4SLinus Torvalds	@
5211da177e4SLinus Torvalds	@ fallthrough to call_fpe
5221da177e4SLinus Torvalds	@
5231da177e4SLinus Torvalds
5241da177e4SLinus Torvalds/*
5251da177e4SLinus Torvalds * The out of line fixup for the ldrt above.
5261da177e4SLinus Torvalds */
5274260415fSRussell King	.pushsection .fixup, "ax"
528cb170a45SPaul Brook4:	mov	pc, r9
5294260415fSRussell King	.popsection
5304260415fSRussell King	.pushsection __ex_table,"a"
531cb170a45SPaul Brook	.long	1b, 4b
532cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
533cb170a45SPaul Brook	.long	2b, 4b
534cb170a45SPaul Brook	.long	3b, 4b
535cb170a45SPaul Brook#endif
5364260415fSRussell King	.popsection
5371da177e4SLinus Torvalds
5381da177e4SLinus Torvalds/*
5391da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5401da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5411da177e4SLinus Torvalds *
5421da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5431da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5441da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5451da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5461da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5471da177e4SLinus Torvalds *
548b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
549b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
550b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
551b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
552b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
553b5872db4SCatalin Marinas * NEON handler code.
554b5872db4SCatalin Marinas *
5551da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
5561da177e4SLinus Torvalds *  r0  = instruction opcode.
5571da177e4SLinus Torvalds *  r2  = PC+4
558db6ccbb6SRussell King *  r9  = normal "successful" return address
5591da177e4SLinus Torvalds *  r10 = this threads thread_info structure.
560db6ccbb6SRussell King *  lr  = unrecognised instruction return address
5611da177e4SLinus Torvalds */
562cb170a45SPaul Brook	@
563cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
564cb170a45SPaul Brook	@
565cb170a45SPaul Brook#ifdef CONFIG_NEON
566cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
567cb170a45SPaul Brook	b	2f
568cb170a45SPaul Brook#endif
5691da177e4SLinus Torvaldscall_fpe:
570b5872db4SCatalin Marinas#ifdef CONFIG_NEON
571cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
572b5872db4SCatalin Marinas2:
573b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ mask value
574b5872db4SCatalin Marinas	cmp	r7, #0				@ end mask?
575b5872db4SCatalin Marinas	beq	1f
576b5872db4SCatalin Marinas	and	r8, r0, r7
577b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
578b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
579b5872db4SCatalin Marinas	bne	2b
580b5872db4SCatalin Marinas	get_thread_info r10
581b5872db4SCatalin Marinas	mov	r7, #1
582b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
583b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
584b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
585b5872db4SCatalin Marinas1:
586b5872db4SCatalin Marinas#endif
5871da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
588cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5891da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
5901da177e4SLinus Torvalds	and	r8, r0, #0x0f000000		@ mask out op-code bits
5911da177e4SLinus Torvalds	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)?
5921da177e4SLinus Torvalds#endif
5931da177e4SLinus Torvalds	moveq	pc, lr
5941da177e4SLinus Torvalds	get_thread_info r10			@ get current thread
5951da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
596b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
5971da177e4SLinus Torvalds	mov	r7, #1
5981da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
599b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
600b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
6011da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
6021da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
6031da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
6041da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
6051da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
6061da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
6071da177e4SLinus Torvalds#endif
608b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
609b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
610b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
611b86040a5SCatalin Marinas	nop
6121da177e4SLinus Torvalds
613a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#0
614b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
615b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
616a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#3
617c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
618c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
619c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
620c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
621c17fad11SLennert Buytenhek#else
622a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#4
623a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#5
624a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#6
625c17fad11SLennert Buytenhek#endif
626a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#7
627a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#8
628a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#9
6291da177e4SLinus Torvalds#ifdef CONFIG_VFP
630b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
631b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
6321da177e4SLinus Torvalds#else
633a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#10 (VFP)
634a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#11 (VFP)
6351da177e4SLinus Torvalds#endif
636a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#12
637a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#13
638a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#14 (Debug)
639a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#15 (Control)
6401da177e4SLinus Torvalds
641b5872db4SCatalin Marinas#ifdef CONFIG_NEON
642b5872db4SCatalin Marinas	.align	6
643b5872db4SCatalin Marinas
644cb170a45SPaul Brook.LCneon_arm_opcodes:
645b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
646b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
647b5872db4SCatalin Marinas
648b5872db4SCatalin Marinas	.word	0xff100000			@ mask
649b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
650b5872db4SCatalin Marinas
651b5872db4SCatalin Marinas	.word	0x00000000			@ mask
652b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
653cb170a45SPaul Brook
654cb170a45SPaul Brook.LCneon_thumb_opcodes:
655cb170a45SPaul Brook	.word	0xef000000			@ mask
656cb170a45SPaul Brook	.word	0xef000000			@ opcode
657cb170a45SPaul Brook
658cb170a45SPaul Brook	.word	0xff100000			@ mask
659cb170a45SPaul Brook	.word	0xf9000000			@ opcode
660cb170a45SPaul Brook
661cb170a45SPaul Brook	.word	0x00000000			@ mask
662cb170a45SPaul Brook	.word	0x00000000			@ opcode
663b5872db4SCatalin Marinas#endif
664b5872db4SCatalin Marinas
6651da177e4SLinus Torvaldsdo_fpe:
6665d25ac03SRussell King	enable_irq
6671da177e4SLinus Torvalds	ldr	r4, .LCfp
6681da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6691da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6701da177e4SLinus Torvalds
6711da177e4SLinus Torvalds/*
6721da177e4SLinus Torvalds * The FP module is called with these registers set:
6731da177e4SLinus Torvalds *  r0  = instruction
6741da177e4SLinus Torvalds *  r2  = PC+4
6751da177e4SLinus Torvalds *  r9  = normal "successful" return address
6761da177e4SLinus Torvalds *  r10 = FP workspace
6771da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6781da177e4SLinus Torvalds */
6791da177e4SLinus Torvalds
680124efc27SSantosh Shilimkar	.pushsection .data
6811da177e4SLinus TorvaldsENTRY(fp_enter)
682db6ccbb6SRussell King	.word	no_fp
683124efc27SSantosh Shilimkar	.popsection
6841da177e4SLinus Torvalds
68583e686eaSCatalin MarinasENTRY(no_fp)
68683e686eaSCatalin Marinas	mov	pc, lr
68783e686eaSCatalin MarinasENDPROC(no_fp)
688db6ccbb6SRussell King
689db6ccbb6SRussell King__und_usr_unknown:
690ecbab71cSRussell King	enable_irq
6911da177e4SLinus Torvalds	mov	r0, sp
692b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
6931da177e4SLinus Torvalds	b	do_undefinstr
69493ed3970SCatalin MarinasENDPROC(__und_usr_unknown)
6951da177e4SLinus Torvalds
6961da177e4SLinus Torvalds	.align	5
6971da177e4SLinus Torvalds__pabt_usr:
698ccea7a19SRussell King	usr_entry
6991da177e4SLinus Torvalds
70048d7927bSPaul Brook	mov	r0, r2			@ pass address of aborted instruction.
7014fb28474SKirill A. Shutemov#ifdef MULTI_PABORT
70248d7927bSPaul Brook	ldr	r4, .LCprocfns
70348d7927bSPaul Brook	mov	lr, pc
70448d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_PABT_FUNC]
70548d7927bSPaul Brook#else
7064fb28474SKirill A. Shutemov	bl	CPU_PABORT_HANDLER
70748d7927bSPaul Brook#endif
7081ec42c0cSRussell King	enable_irq				@ Enable interrupts
7094fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
7101da177e4SLinus Torvalds	bl	do_PrefetchAbort		@ call abort handler
711c4c5716eSCatalin Marinas UNWIND(.fnend		)
7121da177e4SLinus Torvalds	/* fall through */
7131da177e4SLinus Torvalds/*
7141da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
7151da177e4SLinus Torvalds */
7161da177e4SLinus TorvaldsENTRY(ret_from_exception)
717c4c5716eSCatalin Marinas UNWIND(.fnstart	)
718c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7191da177e4SLinus Torvalds	get_thread_info tsk
7201da177e4SLinus Torvalds	mov	why, #0
7211da177e4SLinus Torvalds	b	ret_to_user
722c4c5716eSCatalin Marinas UNWIND(.fnend		)
72393ed3970SCatalin MarinasENDPROC(__pabt_usr)
72493ed3970SCatalin MarinasENDPROC(ret_from_exception)
7251da177e4SLinus Torvalds
7261da177e4SLinus Torvalds/*
7271da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
7281da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
7291da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
7301da177e4SLinus Torvalds */
7311da177e4SLinus TorvaldsENTRY(__switch_to)
732c4c5716eSCatalin Marinas UNWIND(.fnstart	)
733c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7341da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
7351da177e4SLinus Torvalds	ldr	r3, [r2, #TI_TP_VALUE]
736b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
737b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
738b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
739b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
740d6551e88SRussell King#ifdef CONFIG_MMU
741d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
742afeb90caSHyok S. Choi#endif
743*f159f4edSTony Lindgren	set_tls	r3, r4, r5
744afeb90caSHyok S. Choi#ifdef CONFIG_MMU
7451da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
746afeb90caSHyok S. Choi#endif
747d6551e88SRussell King	mov	r5, r0
748d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
749d6551e88SRussell King	ldr	r0, =thread_notify_head
750d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
751d6551e88SRussell King	bl	atomic_notifier_call_chain
752b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
753d6551e88SRussell King	mov	r0, r5
754b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
755b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
756b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
757b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
758c4c5716eSCatalin Marinas UNWIND(.fnend		)
75993ed3970SCatalin MarinasENDPROC(__switch_to)
7601da177e4SLinus Torvalds
7611da177e4SLinus Torvalds	__INIT
7622d2669b6SNicolas Pitre
7632d2669b6SNicolas Pitre/*
7642d2669b6SNicolas Pitre * User helpers.
7652d2669b6SNicolas Pitre *
7662d2669b6SNicolas Pitre * These are segment of kernel provided user code reachable from user space
7672d2669b6SNicolas Pitre * at a fixed address in kernel memory.  This is used to provide user space
7682d2669b6SNicolas Pitre * with some operations which require kernel help because of unimplemented
7692d2669b6SNicolas Pitre * native feature and/or instructions in many ARM CPUs. The idea is for
7702d2669b6SNicolas Pitre * this code to be executed directly in user mode for best efficiency but
7712d2669b6SNicolas Pitre * which is too intimate with the kernel counter part to be left to user
7722d2669b6SNicolas Pitre * libraries.  In fact this code might even differ from one CPU to another
7732d2669b6SNicolas Pitre * depending on the available  instruction set and restrictions like on
7742d2669b6SNicolas Pitre * SMP systems.  In other words, the kernel reserves the right to change
7752d2669b6SNicolas Pitre * this code as needed without warning. Only the entry points and their
7762d2669b6SNicolas Pitre * results are guaranteed to be stable.
7772d2669b6SNicolas Pitre *
7782d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7792d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7802d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
7812d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
7822d2669b6SNicolas Pitre *
7832d2669b6SNicolas Pitre * User space is expected to implement those things inline when optimizing
7842d2669b6SNicolas Pitre * for a processor that has the necessary native support, but only if such
7852d2669b6SNicolas Pitre * resulting binaries are already to be incompatible with earlier ARM
7862d2669b6SNicolas Pitre * processors due to the use of unsupported instructions other than what
7872d2669b6SNicolas Pitre * is provided here.  In other words don't make binaries unable to run on
7882d2669b6SNicolas Pitre * earlier processors just for the sake of not using these kernel helpers
7892d2669b6SNicolas Pitre * if your compiled code is not going to use the new instructions for other
7902d2669b6SNicolas Pitre * purpose.
7912d2669b6SNicolas Pitre */
792b86040a5SCatalin Marinas THUMB(	.arm	)
7932d2669b6SNicolas Pitre
794ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
795ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
796ba9b5d76SNicolas Pitre	bx	\reg
797ba9b5d76SNicolas Pitre#else
798ba9b5d76SNicolas Pitre	mov	pc, \reg
799ba9b5d76SNicolas Pitre#endif
800ba9b5d76SNicolas Pitre	.endm
801ba9b5d76SNicolas Pitre
8022d2669b6SNicolas Pitre	.align	5
8032d2669b6SNicolas Pitre	.globl	__kuser_helper_start
8042d2669b6SNicolas Pitre__kuser_helper_start:
8052d2669b6SNicolas Pitre
8062d2669b6SNicolas Pitre/*
8072d2669b6SNicolas Pitre * Reference prototype:
8082d2669b6SNicolas Pitre *
8097c612bfdSNicolas Pitre *	void __kernel_memory_barrier(void)
8107c612bfdSNicolas Pitre *
8117c612bfdSNicolas Pitre * Input:
8127c612bfdSNicolas Pitre *
8137c612bfdSNicolas Pitre *	lr = return address
8147c612bfdSNicolas Pitre *
8157c612bfdSNicolas Pitre * Output:
8167c612bfdSNicolas Pitre *
8177c612bfdSNicolas Pitre *	none
8187c612bfdSNicolas Pitre *
8197c612bfdSNicolas Pitre * Clobbered:
8207c612bfdSNicolas Pitre *
821b49c0f24SNicolas Pitre *	none
8227c612bfdSNicolas Pitre *
8237c612bfdSNicolas Pitre * Definition and user space usage example:
8247c612bfdSNicolas Pitre *
8257c612bfdSNicolas Pitre *	typedef void (__kernel_dmb_t)(void);
8267c612bfdSNicolas Pitre *	#define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
8277c612bfdSNicolas Pitre *
8287c612bfdSNicolas Pitre * Apply any needed memory barrier to preserve consistency with data modified
8297c612bfdSNicolas Pitre * manually and __kuser_cmpxchg usage.
8307c612bfdSNicolas Pitre *
8317c612bfdSNicolas Pitre * This could be used as follows:
8327c612bfdSNicolas Pitre *
8337c612bfdSNicolas Pitre * #define __kernel_dmb() \
8347c612bfdSNicolas Pitre *         asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
8356896eec0SPaul Brook *	        : : : "r0", "lr","cc" )
8367c612bfdSNicolas Pitre */
8377c612bfdSNicolas Pitre
8387c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
839bac4e960SRussell King	smp_dmb
840ba9b5d76SNicolas Pitre	usr_ret	lr
8417c612bfdSNicolas Pitre
8427c612bfdSNicolas Pitre	.align	5
8437c612bfdSNicolas Pitre
8447c612bfdSNicolas Pitre/*
8457c612bfdSNicolas Pitre * Reference prototype:
8467c612bfdSNicolas Pitre *
8472d2669b6SNicolas Pitre *	int __kernel_cmpxchg(int oldval, int newval, int *ptr)
8482d2669b6SNicolas Pitre *
8492d2669b6SNicolas Pitre * Input:
8502d2669b6SNicolas Pitre *
8512d2669b6SNicolas Pitre *	r0 = oldval
8522d2669b6SNicolas Pitre *	r1 = newval
8532d2669b6SNicolas Pitre *	r2 = ptr
8542d2669b6SNicolas Pitre *	lr = return address
8552d2669b6SNicolas Pitre *
8562d2669b6SNicolas Pitre * Output:
8572d2669b6SNicolas Pitre *
8582d2669b6SNicolas Pitre *	r0 = returned value (zero or non-zero)
8592d2669b6SNicolas Pitre *	C flag = set if r0 == 0, clear if r0 != 0
8602d2669b6SNicolas Pitre *
8612d2669b6SNicolas Pitre * Clobbered:
8622d2669b6SNicolas Pitre *
8632d2669b6SNicolas Pitre *	r3, ip, flags
8642d2669b6SNicolas Pitre *
8652d2669b6SNicolas Pitre * Definition and user space usage example:
8662d2669b6SNicolas Pitre *
8672d2669b6SNicolas Pitre *	typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
8682d2669b6SNicolas Pitre *	#define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
8692d2669b6SNicolas Pitre *
8702d2669b6SNicolas Pitre * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
8712d2669b6SNicolas Pitre * Return zero if *ptr was changed or non-zero if no exchange happened.
8722d2669b6SNicolas Pitre * The C flag is also set if *ptr was changed to allow for assembly
8732d2669b6SNicolas Pitre * optimization in the calling code.
8742d2669b6SNicolas Pitre *
8755964eae8SNicolas Pitre * Notes:
8765964eae8SNicolas Pitre *
8775964eae8SNicolas Pitre *    - This routine already includes memory barriers as needed.
8785964eae8SNicolas Pitre *
8792d2669b6SNicolas Pitre * For example, a user space atomic_add implementation could look like this:
8802d2669b6SNicolas Pitre *
8812d2669b6SNicolas Pitre * #define atomic_add(ptr, val) \
8822d2669b6SNicolas Pitre *	({ register unsigned int *__ptr asm("r2") = (ptr); \
8832d2669b6SNicolas Pitre *	   register unsigned int __result asm("r1"); \
8842d2669b6SNicolas Pitre *	   asm volatile ( \
8852d2669b6SNicolas Pitre *	       "1: @ atomic_add\n\t" \
8862d2669b6SNicolas Pitre *	       "ldr	r0, [r2]\n\t" \
8872d2669b6SNicolas Pitre *	       "mov	r3, #0xffff0fff\n\t" \
8882d2669b6SNicolas Pitre *	       "add	lr, pc, #4\n\t" \
8892d2669b6SNicolas Pitre *	       "add	r1, r0, %2\n\t" \
8902d2669b6SNicolas Pitre *	       "add	pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
8912d2669b6SNicolas Pitre *	       "bcc	1b" \
8922d2669b6SNicolas Pitre *	       : "=&r" (__result) \
8932d2669b6SNicolas Pitre *	       : "r" (__ptr), "rIL" (val) \
8942d2669b6SNicolas Pitre *	       : "r0","r3","ip","lr","cc","memory" ); \
8952d2669b6SNicolas Pitre *	   __result; })
8962d2669b6SNicolas Pitre */
8972d2669b6SNicolas Pitre
8982d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
8992d2669b6SNicolas Pitre
900dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
9012d2669b6SNicolas Pitre
902dcef1f63SNicolas Pitre	/*
903dcef1f63SNicolas Pitre	 * Poor you.  No fast solution possible...
904dcef1f63SNicolas Pitre	 * The kernel itself must perform the operation.
905dcef1f63SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
906dcef1f63SNicolas Pitre	 */
9075e097445SNicolas Pitre	stmfd	sp!, {r7, lr}
908cc20d429SRussell King	ldr	r7, =1f			@ it's 20 bits
909cc20d429SRussell King	swi	__ARM_NR_cmpxchg
9105e097445SNicolas Pitre	ldmfd	sp!, {r7, pc}
911cc20d429SRussell King1:	.word	__ARM_NR_cmpxchg
912dcef1f63SNicolas Pitre
913dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6
9142d2669b6SNicolas Pitre
91549bca4c2SNicolas Pitre#ifdef CONFIG_MMU
916b49c0f24SNicolas Pitre
917b49c0f24SNicolas Pitre	/*
918b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
919b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
920b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
921b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
922b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
923b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
924b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
925b49c0f24SNicolas Pitre	 */
926b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
927b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
928b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
929b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
930b49c0f24SNicolas Pitre	usr_ret	lr
931b49c0f24SNicolas Pitre
932b49c0f24SNicolas Pitre	.text
933b49c0f24SNicolas Pitrekuser_cmpxchg_fixup:
934b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
935b49c0f24SNicolas Pitre	@ r2 = address of interrupted insn (must be preserved).
936b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
937b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
938b49c0f24SNicolas Pitre	@ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
939b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
940b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
941b49c0f24SNicolas Pitre	subs	r8, r2, r7
942b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
943b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
944b49c0f24SNicolas Pitre	mov	pc, lr
945b49c0f24SNicolas Pitre	.previous
946b49c0f24SNicolas Pitre
94749bca4c2SNicolas Pitre#else
94849bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
94949bca4c2SNicolas Pitre	mov	r0, #-1
95049bca4c2SNicolas Pitre	adds	r0, r0, #0
951ba9b5d76SNicolas Pitre	usr_ret	lr
952b49c0f24SNicolas Pitre#endif
9532d2669b6SNicolas Pitre
9542d2669b6SNicolas Pitre#else
9552d2669b6SNicolas Pitre
9567511bce4SRussell King	smp_dmb
957b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9582d2669b6SNicolas Pitre	subs	r3, r3, r0
9592d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
960b49c0f24SNicolas Pitre	teqeq	r3, #1
961b49c0f24SNicolas Pitre	beq	1b
9622d2669b6SNicolas Pitre	rsbs	r0, r3, #0
963b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
9647c612bfdSNicolas Pitre#ifdef CONFIG_SMP
965b49c0f24SNicolas Pitre	b	__kuser_memory_barrier
966b49c0f24SNicolas Pitre#else
967ba9b5d76SNicolas Pitre	usr_ret	lr
968b49c0f24SNicolas Pitre#endif
9692d2669b6SNicolas Pitre
9702d2669b6SNicolas Pitre#endif
9712d2669b6SNicolas Pitre
9722d2669b6SNicolas Pitre	.align	5
9732d2669b6SNicolas Pitre
9742d2669b6SNicolas Pitre/*
9752d2669b6SNicolas Pitre * Reference prototype:
9762d2669b6SNicolas Pitre *
9772d2669b6SNicolas Pitre *	int __kernel_get_tls(void)
9782d2669b6SNicolas Pitre *
9792d2669b6SNicolas Pitre * Input:
9802d2669b6SNicolas Pitre *
9812d2669b6SNicolas Pitre *	lr = return address
9822d2669b6SNicolas Pitre *
9832d2669b6SNicolas Pitre * Output:
9842d2669b6SNicolas Pitre *
9852d2669b6SNicolas Pitre *	r0 = TLS value
9862d2669b6SNicolas Pitre *
9872d2669b6SNicolas Pitre * Clobbered:
9882d2669b6SNicolas Pitre *
989b49c0f24SNicolas Pitre *	none
9902d2669b6SNicolas Pitre *
9912d2669b6SNicolas Pitre * Definition and user space usage example:
9922d2669b6SNicolas Pitre *
9932d2669b6SNicolas Pitre *	typedef int (__kernel_get_tls_t)(void);
9942d2669b6SNicolas Pitre *	#define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
9952d2669b6SNicolas Pitre *
9962d2669b6SNicolas Pitre * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
9972d2669b6SNicolas Pitre *
9982d2669b6SNicolas Pitre * This could be used as follows:
9992d2669b6SNicolas Pitre *
10002d2669b6SNicolas Pitre * #define __kernel_get_tls() \
10012d2669b6SNicolas Pitre *	({ register unsigned int __val asm("r0"); \
10022d2669b6SNicolas Pitre *         asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
10032d2669b6SNicolas Pitre *	        : "=r" (__val) : : "lr","cc" ); \
10042d2669b6SNicolas Pitre *	   __val; })
10052d2669b6SNicolas Pitre */
10062d2669b6SNicolas Pitre
10072d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
1008*f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
1009ba9b5d76SNicolas Pitre	usr_ret	lr
1010*f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
1011*f159f4edSTony Lindgren	.rep	4
1012*f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
1013*f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
10142d2669b6SNicolas Pitre
10152d2669b6SNicolas Pitre/*
10162d2669b6SNicolas Pitre * Reference declaration:
10172d2669b6SNicolas Pitre *
10182d2669b6SNicolas Pitre *	extern unsigned int __kernel_helper_version;
10192d2669b6SNicolas Pitre *
10202d2669b6SNicolas Pitre * Definition and user space usage example:
10212d2669b6SNicolas Pitre *
10222d2669b6SNicolas Pitre *	#define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
10232d2669b6SNicolas Pitre *
10242d2669b6SNicolas Pitre * User space may read this to determine the curent number of helpers
10252d2669b6SNicolas Pitre * available.
10262d2669b6SNicolas Pitre */
10272d2669b6SNicolas Pitre
10282d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
10292d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
10302d2669b6SNicolas Pitre
10312d2669b6SNicolas Pitre	.globl	__kuser_helper_end
10322d2669b6SNicolas Pitre__kuser_helper_end:
10332d2669b6SNicolas Pitre
1034b86040a5SCatalin Marinas THUMB(	.thumb	)
10352d2669b6SNicolas Pitre
10361da177e4SLinus Torvalds/*
10371da177e4SLinus Torvalds * Vector stubs.
10381da177e4SLinus Torvalds *
10397933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the
10407933523dSRussell King * vectors, rather than ldr's.  Note that this code must not
10417933523dSRussell King * exceed 0x300 bytes.
10421da177e4SLinus Torvalds *
10431da177e4SLinus Torvalds * Common stub entry macro:
10441da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1045ccea7a19SRussell King *
1046ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
1047ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
10481da177e4SLinus Torvalds */
1049b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10501da177e4SLinus Torvalds	.align	5
10511da177e4SLinus Torvalds
10521da177e4SLinus Torvaldsvector_\name:
10531da177e4SLinus Torvalds	.if \correction
10541da177e4SLinus Torvalds	sub	lr, lr, #\correction
10551da177e4SLinus Torvalds	.endif
10561da177e4SLinus Torvalds
1057ccea7a19SRussell King	@
1058ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1059ccea7a19SRussell King	@ (parent CPSR)
1060ccea7a19SRussell King	@
1061ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1062ccea7a19SRussell King	mrs	lr, spsr
1063ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1064ccea7a19SRussell King
1065ccea7a19SRussell King	@
1066ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1067ccea7a19SRussell King	@
1068ccea7a19SRussell King	mrs	r0, cpsr
1069b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1070ccea7a19SRussell King	msr	spsr_cxsf, r0
1071ccea7a19SRussell King
1072ccea7a19SRussell King	@
1073ccea7a19SRussell King	@ the branch table must immediately follow this code
1074ccea7a19SRussell King	@
1075ccea7a19SRussell King	and	lr, lr, #0x0f
1076b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1077b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1078b7ec4795SNicolas Pitre	mov	r0, sp
1079b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1080ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
108193ed3970SCatalin MarinasENDPROC(vector_\name)
108288987ef9SCatalin Marinas
108388987ef9SCatalin Marinas	.align	2
108488987ef9SCatalin Marinas	@ handler addresses follow this label
108588987ef9SCatalin Marinas1:
10861da177e4SLinus Torvalds	.endm
10871da177e4SLinus Torvalds
10887933523dSRussell King	.globl	__stubs_start
10891da177e4SLinus Torvalds__stubs_start:
10901da177e4SLinus Torvalds/*
10911da177e4SLinus Torvalds * Interrupt dispatcher
10921da177e4SLinus Torvalds */
1093b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
10941da177e4SLinus Torvalds
10951da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
10961da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
10971da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
10981da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
10991da177e4SLinus Torvalds	.long	__irq_invalid			@  4
11001da177e4SLinus Torvalds	.long	__irq_invalid			@  5
11011da177e4SLinus Torvalds	.long	__irq_invalid			@  6
11021da177e4SLinus Torvalds	.long	__irq_invalid			@  7
11031da177e4SLinus Torvalds	.long	__irq_invalid			@  8
11041da177e4SLinus Torvalds	.long	__irq_invalid			@  9
11051da177e4SLinus Torvalds	.long	__irq_invalid			@  a
11061da177e4SLinus Torvalds	.long	__irq_invalid			@  b
11071da177e4SLinus Torvalds	.long	__irq_invalid			@  c
11081da177e4SLinus Torvalds	.long	__irq_invalid			@  d
11091da177e4SLinus Torvalds	.long	__irq_invalid			@  e
11101da177e4SLinus Torvalds	.long	__irq_invalid			@  f
11111da177e4SLinus Torvalds
11121da177e4SLinus Torvalds/*
11131da177e4SLinus Torvalds * Data abort dispatcher
11141da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11151da177e4SLinus Torvalds */
1116b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
11171da177e4SLinus Torvalds
11181da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
11191da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
11201da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
11211da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
11221da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
11231da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
11241da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
11251da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
11261da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
11271da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
11281da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
11291da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
11301da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
11311da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
11321da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
11331da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
11341da177e4SLinus Torvalds
11351da177e4SLinus Torvalds/*
11361da177e4SLinus Torvalds * Prefetch abort dispatcher
11371da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11381da177e4SLinus Torvalds */
1139b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
11401da177e4SLinus Torvalds
11411da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
11421da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
11431da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
11441da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
11451da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
11461da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
11471da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
11481da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11491da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11501da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11511da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11521da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11531da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11541da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11551da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11561da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11571da177e4SLinus Torvalds
11581da177e4SLinus Torvalds/*
11591da177e4SLinus Torvalds * Undef instr entry dispatcher
11601da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11611da177e4SLinus Torvalds */
1162b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11631da177e4SLinus Torvalds
11641da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11651da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11661da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11671da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11681da177e4SLinus Torvalds	.long	__und_invalid			@  4
11691da177e4SLinus Torvalds	.long	__und_invalid			@  5
11701da177e4SLinus Torvalds	.long	__und_invalid			@  6
11711da177e4SLinus Torvalds	.long	__und_invalid			@  7
11721da177e4SLinus Torvalds	.long	__und_invalid			@  8
11731da177e4SLinus Torvalds	.long	__und_invalid			@  9
11741da177e4SLinus Torvalds	.long	__und_invalid			@  a
11751da177e4SLinus Torvalds	.long	__und_invalid			@  b
11761da177e4SLinus Torvalds	.long	__und_invalid			@  c
11771da177e4SLinus Torvalds	.long	__und_invalid			@  d
11781da177e4SLinus Torvalds	.long	__und_invalid			@  e
11791da177e4SLinus Torvalds	.long	__und_invalid			@  f
11801da177e4SLinus Torvalds
11811da177e4SLinus Torvalds	.align	5
11821da177e4SLinus Torvalds
11831da177e4SLinus Torvalds/*=============================================================================
11841da177e4SLinus Torvalds * Undefined FIQs
11851da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11861da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
11871da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
11881da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register...  brain
11891da177e4SLinus Torvalds * damage alert!  I don't think that we can execute any code in here in any
11901da177e4SLinus Torvalds * other mode than FIQ...  Ok you can switch to another mode, but you can't
11911da177e4SLinus Torvalds * get out of that mode without clobbering one register.
11921da177e4SLinus Torvalds */
11931da177e4SLinus Torvaldsvector_fiq:
11941da177e4SLinus Torvalds	disable_fiq
11951da177e4SLinus Torvalds	subs	pc, lr, #4
11961da177e4SLinus Torvalds
11971da177e4SLinus Torvalds/*=============================================================================
11981da177e4SLinus Torvalds * Address exception handler
11991da177e4SLinus Torvalds *-----------------------------------------------------------------------------
12001da177e4SLinus Torvalds * These aren't too critical.
12011da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode).
12021da177e4SLinus Torvalds */
12031da177e4SLinus Torvalds
12041da177e4SLinus Torvaldsvector_addrexcptn:
12051da177e4SLinus Torvalds	b	vector_addrexcptn
12061da177e4SLinus Torvalds
12071da177e4SLinus Torvalds/*
12081da177e4SLinus Torvalds * We group all the following data together to optimise
12091da177e4SLinus Torvalds * for CPUs with separate I & D caches.
12101da177e4SLinus Torvalds */
12111da177e4SLinus Torvalds	.align	5
12121da177e4SLinus Torvalds
12131da177e4SLinus Torvalds.LCvswi:
12141da177e4SLinus Torvalds	.word	vector_swi
12151da177e4SLinus Torvalds
12167933523dSRussell King	.globl	__stubs_end
12171da177e4SLinus Torvalds__stubs_end:
12181da177e4SLinus Torvalds
12197933523dSRussell King	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start
12201da177e4SLinus Torvalds
12217933523dSRussell King	.globl	__vectors_start
12227933523dSRussell King__vectors_start:
1223b86040a5SCatalin Marinas ARM(	swi	SYS_ERROR0	)
1224b86040a5SCatalin Marinas THUMB(	svc	#0		)
1225b86040a5SCatalin Marinas THUMB(	nop			)
1226b86040a5SCatalin Marinas	W(b)	vector_und + stubs_offset
1227b86040a5SCatalin Marinas	W(ldr)	pc, .LCvswi + stubs_offset
1228b86040a5SCatalin Marinas	W(b)	vector_pabt + stubs_offset
1229b86040a5SCatalin Marinas	W(b)	vector_dabt + stubs_offset
1230b86040a5SCatalin Marinas	W(b)	vector_addrexcptn + stubs_offset
1231b86040a5SCatalin Marinas	W(b)	vector_irq + stubs_offset
1232b86040a5SCatalin Marinas	W(b)	vector_fiq + stubs_offset
12331da177e4SLinus Torvalds
12347933523dSRussell King	.globl	__vectors_end
12357933523dSRussell King__vectors_end:
12361da177e4SLinus Torvalds
12371da177e4SLinus Torvalds	.data
12381da177e4SLinus Torvalds
12391da177e4SLinus Torvalds	.globl	cr_alignment
12401da177e4SLinus Torvalds	.globl	cr_no_alignment
12411da177e4SLinus Torvaldscr_alignment:
12421da177e4SLinus Torvalds	.space	4
12431da177e4SLinus Torvaldscr_no_alignment:
12441da177e4SLinus Torvalds	.space	4
1245