11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * linux/arch/arm/kernel/entry-armv.S 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (C) 1996,1997,1998 Russell King. 51da177e4SLinus Torvalds * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) 6afeb90caSHyok S. Choi * nommu support by Hyok S. Choi (hyok.choi@samsung.com) 71da177e4SLinus Torvalds * 81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as 101da177e4SLinus Torvalds * published by the Free Software Foundation. 111da177e4SLinus Torvalds * 121da177e4SLinus Torvalds * Low-level vector interface routines 131da177e4SLinus Torvalds * 1470b6f2b4SNicolas Pitre * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction 1570b6f2b4SNicolas Pitre * that causes it to save wrong values... Be aware! 161da177e4SLinus Torvalds */ 171da177e4SLinus Torvalds 189b9cf81aSPaul Gortmaker#include <linux/init.h> 199b9cf81aSPaul Gortmaker 206f6f6a70SRob Herring#include <asm/assembler.h> 21f09b9979SNicolas Pitre#include <asm/memory.h> 22753790e7SRussell King#include <asm/glue-df.h> 23753790e7SRussell King#include <asm/glue-pf.h> 241da177e4SLinus Torvalds#include <asm/vfpmacros.h> 25243c8654SRob Herring#ifndef CONFIG_MULTI_IRQ_HANDLER 26a09e64fbSRussell King#include <mach/entry-macro.S> 27243c8654SRob Herring#endif 28d6551e88SRussell King#include <asm/thread_notify.h> 29c4c5716eSCatalin Marinas#include <asm/unwind.h> 30cc20d429SRussell King#include <asm/unistd.h> 31f159f4edSTony Lindgren#include <asm/tls.h> 329f97da78SDavid Howells#include <asm/system_info.h> 331da177e4SLinus Torvalds 341da177e4SLinus Torvalds#include "entry-header.S" 35cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S> 36a0266c21SWang Nan#include <asm/probes.h> 371da177e4SLinus Torvalds 381da177e4SLinus Torvalds/* 39d9600c99SRussell King * Interrupt handling. 40187a51adSRussell King */ 41187a51adSRussell King .macro irq_handler 4252108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 43d9600c99SRussell King ldr r1, =handle_arch_irq 4452108641Seric miao mov r0, sp 4514327c66SRussell King badr lr, 9997f 46abeb24aeSMarc Zyngier ldr pc, [r1] 47abeb24aeSMarc Zyngier#else 48cd544ce7SMagnus Damm arch_irq_handler_default 49abeb24aeSMarc Zyngier#endif 50f00ec48fSRussell King9997: 51187a51adSRussell King .endm 52187a51adSRussell King 53ac8b9c1cSRussell King .macro pabt_helper 548dfe7ac9SRussell King @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5 55ac8b9c1cSRussell King#ifdef MULTI_PABORT 560402beceSRussell King ldr ip, .LCprocfns 57ac8b9c1cSRussell King mov lr, pc 580402beceSRussell King ldr pc, [ip, #PROCESSOR_PABT_FUNC] 59ac8b9c1cSRussell King#else 60ac8b9c1cSRussell King bl CPU_PABORT_HANDLER 61ac8b9c1cSRussell King#endif 62ac8b9c1cSRussell King .endm 63ac8b9c1cSRussell King 64ac8b9c1cSRussell King .macro dabt_helper 65ac8b9c1cSRussell King 66ac8b9c1cSRussell King @ 67ac8b9c1cSRussell King @ Call the processor-specific abort handler: 68ac8b9c1cSRussell King @ 69da740472SRussell King @ r2 - pt_regs 703e287becSRussell King @ r4 - aborted context pc 713e287becSRussell King @ r5 - aborted context psr 72ac8b9c1cSRussell King @ 73ac8b9c1cSRussell King @ The abort handler must return the aborted address in r0, and 74ac8b9c1cSRussell King @ the fault status register in r1. r9 must be preserved. 75ac8b9c1cSRussell King @ 76ac8b9c1cSRussell King#ifdef MULTI_DABORT 770402beceSRussell King ldr ip, .LCprocfns 78ac8b9c1cSRussell King mov lr, pc 790402beceSRussell King ldr pc, [ip, #PROCESSOR_DABT_FUNC] 80ac8b9c1cSRussell King#else 81ac8b9c1cSRussell King bl CPU_DABORT_HANDLER 82ac8b9c1cSRussell King#endif 83ac8b9c1cSRussell King .endm 84ac8b9c1cSRussell King 85785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES 86785d3cd2SNicolas Pitre .section .kprobes.text,"ax",%progbits 87785d3cd2SNicolas Pitre#else 88785d3cd2SNicolas Pitre .text 89785d3cd2SNicolas Pitre#endif 90785d3cd2SNicolas Pitre 91187a51adSRussell King/* 921da177e4SLinus Torvalds * Invalid mode handlers 931da177e4SLinus Torvalds */ 94ccea7a19SRussell King .macro inv_entry, reason 955745eef6SRussell King sub sp, sp, #PT_REGS_SIZE 96b86040a5SCatalin Marinas ARM( stmib sp, {r1 - lr} ) 97b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 98b86040a5SCatalin Marinas THUMB( str sp, [sp, #S_SP] ) 99b86040a5SCatalin Marinas THUMB( str lr, [sp, #S_LR] ) 1001da177e4SLinus Torvalds mov r1, #\reason 1011da177e4SLinus Torvalds .endm 1021da177e4SLinus Torvalds 1031da177e4SLinus Torvalds__pabt_invalid: 104ccea7a19SRussell King inv_entry BAD_PREFETCH 105ccea7a19SRussell King b common_invalid 10693ed3970SCatalin MarinasENDPROC(__pabt_invalid) 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds__dabt_invalid: 109ccea7a19SRussell King inv_entry BAD_DATA 110ccea7a19SRussell King b common_invalid 11193ed3970SCatalin MarinasENDPROC(__dabt_invalid) 1121da177e4SLinus Torvalds 1131da177e4SLinus Torvalds__irq_invalid: 114ccea7a19SRussell King inv_entry BAD_IRQ 115ccea7a19SRussell King b common_invalid 11693ed3970SCatalin MarinasENDPROC(__irq_invalid) 1171da177e4SLinus Torvalds 1181da177e4SLinus Torvalds__und_invalid: 119ccea7a19SRussell King inv_entry BAD_UNDEFINSTR 1201da177e4SLinus Torvalds 121ccea7a19SRussell King @ 122ccea7a19SRussell King @ XXX fall through to common_invalid 123ccea7a19SRussell King @ 124ccea7a19SRussell King 125ccea7a19SRussell King@ 126ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers) 127ccea7a19SRussell King@ 128ccea7a19SRussell Kingcommon_invalid: 129ccea7a19SRussell King zero_fp 130ccea7a19SRussell King 131ccea7a19SRussell King ldmia r0, {r4 - r6} 132ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 133ccea7a19SRussell King mov r7, #-1 @ "" "" "" "" 134ccea7a19SRussell King str r4, [sp] @ save preserved r0 135ccea7a19SRussell King stmia r0, {r5 - r7} @ lr_<exception>, 136ccea7a19SRussell King @ cpsr_<exception>, "old_r0" 137ccea7a19SRussell King 1381da177e4SLinus Torvalds mov r0, sp 1391da177e4SLinus Torvalds b bad_mode 14093ed3970SCatalin MarinasENDPROC(__und_invalid) 1411da177e4SLinus Torvalds 1421da177e4SLinus Torvalds/* 1431da177e4SLinus Torvalds * SVC mode handlers 1441da177e4SLinus Torvalds */ 1452dede2d8SNicolas Pitre 1462dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 1472dede2d8SNicolas Pitre#define SPFIX(code...) code 1482dede2d8SNicolas Pitre#else 1492dede2d8SNicolas Pitre#define SPFIX(code...) 1502dede2d8SNicolas Pitre#endif 1512dede2d8SNicolas Pitre 1522190fed6SRussell King .macro svc_entry, stack_hole=0, trace=1, uaccess=1 153c4c5716eSCatalin Marinas UNWIND(.fnstart ) 154c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc} ) 155e6a9dc61SRussell King sub sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4) 156b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL 157b86040a5SCatalin Marinas SPFIX( str r0, [sp] ) @ temporarily saved 158b86040a5SCatalin Marinas SPFIX( mov r0, sp ) 159b86040a5SCatalin Marinas SPFIX( tst r0, #4 ) @ test original stack alignment 160b86040a5SCatalin Marinas SPFIX( ldr r0, [sp] ) @ restored 161b86040a5SCatalin Marinas#else 1622dede2d8SNicolas Pitre SPFIX( tst sp, #4 ) 163b86040a5SCatalin Marinas#endif 164b86040a5SCatalin Marinas SPFIX( subeq sp, sp, #4 ) 165b86040a5SCatalin Marinas stmia sp, {r1 - r12} 166ccea7a19SRussell King 167b059bdc3SRussell King ldmia r0, {r3 - r5} 168b059bdc3SRussell King add r7, sp, #S_SP - 4 @ here for interlock avoidance 169b059bdc3SRussell King mov r6, #-1 @ "" "" "" "" 170e6a9dc61SRussell King add r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4) 171b059bdc3SRussell King SPFIX( addeq r2, r2, #4 ) 172b059bdc3SRussell King str r3, [sp, #-4]! @ save the "real" r0 copied 173ccea7a19SRussell King @ from the exception stack 174ccea7a19SRussell King 175b059bdc3SRussell King mov r3, lr 1761da177e4SLinus Torvalds 1771da177e4SLinus Torvalds @ 1781da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 1791da177e4SLinus Torvalds @ 180b059bdc3SRussell King @ r2 - sp_svc 181b059bdc3SRussell King @ r3 - lr_svc 182b059bdc3SRussell King @ r4 - lr_<exception>, already fixed up for correct return/restart 183b059bdc3SRussell King @ r5 - spsr_<exception> 184b059bdc3SRussell King @ r6 - orig_r0 (see pt_regs definition in ptrace.h) 1851da177e4SLinus Torvalds @ 186b059bdc3SRussell King stmia r7, {r2 - r6} 187f2741b78SRussell King 188*e6978e4bSRussell King get_thread_info tsk 189*e6978e4bSRussell King ldr r0, [tsk, #TI_ADDR_LIMIT] 190*e6978e4bSRussell King mov r1, #TASK_SIZE 191*e6978e4bSRussell King str r1, [tsk, #TI_ADDR_LIMIT] 192*e6978e4bSRussell King str r0, [sp, #SVC_ADDR_LIMIT] 193*e6978e4bSRussell King 1942190fed6SRussell King uaccess_save r0 1952190fed6SRussell King .if \uaccess 1962190fed6SRussell King uaccess_disable r0 1972190fed6SRussell King .endif 1982190fed6SRussell King 199c0e7f7eeSDaniel Thompson .if \trace 200f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 201f2741b78SRussell King bl trace_hardirqs_off 202f2741b78SRussell King#endif 203c0e7f7eeSDaniel Thompson .endif 2041da177e4SLinus Torvalds .endm 2051da177e4SLinus Torvalds 2061da177e4SLinus Torvalds .align 5 2071da177e4SLinus Torvalds__dabt_svc: 2082190fed6SRussell King svc_entry uaccess=0 2091da177e4SLinus Torvalds mov r2, sp 210da740472SRussell King dabt_helper 211e16b31bfSMarc Zyngier THUMB( ldr r5, [sp, #S_PSR] ) @ potentially updated CPSR 212b059bdc3SRussell King svc_exit r5 @ return from exception 213c4c5716eSCatalin Marinas UNWIND(.fnend ) 21493ed3970SCatalin MarinasENDPROC(__dabt_svc) 2151da177e4SLinus Torvalds 2161da177e4SLinus Torvalds .align 5 2171da177e4SLinus Torvalds__irq_svc: 218ccea7a19SRussell King svc_entry 2191613cc11SRussell King irq_handler 2201613cc11SRussell King 2211da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 222706fdd9fSRussell King ldr r8, [tsk, #TI_PREEMPT] @ get preempt count 223706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get flags 22428fab1a2SRussell King teq r8, #0 @ if preempt count != 0 22528fab1a2SRussell King movne r0, #0 @ force flags to 0 2261da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2271da177e4SLinus Torvalds blne svc_preempt 2281da177e4SLinus Torvalds#endif 22930891c90SRussell King 2309b56febeSRussell King svc_exit r5, irq = 1 @ return from exception 231c4c5716eSCatalin Marinas UNWIND(.fnend ) 23293ed3970SCatalin MarinasENDPROC(__irq_svc) 2331da177e4SLinus Torvalds 2341da177e4SLinus Torvalds .ltorg 2351da177e4SLinus Torvalds 2361da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 2371da177e4SLinus Torvaldssvc_preempt: 23828fab1a2SRussell King mov r8, lr 2391da177e4SLinus Torvalds1: bl preempt_schedule_irq @ irq en/disable is done inside 240706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS 2411da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2426ebbf2ceSRussell King reteq r8 @ go again 2431da177e4SLinus Torvalds b 1b 2441da177e4SLinus Torvalds#endif 2451da177e4SLinus Torvalds 24615ac49b6SRussell King__und_fault: 24715ac49b6SRussell King @ Correct the PC such that it is pointing at the instruction 24815ac49b6SRussell King @ which caused the fault. If the faulting instruction was ARM 24915ac49b6SRussell King @ the PC will be pointing at the next instruction, and have to 25015ac49b6SRussell King @ subtract 4. Otherwise, it is Thumb, and the PC will be 25115ac49b6SRussell King @ pointing at the second half of the Thumb instruction. We 25215ac49b6SRussell King @ have to subtract 2. 25315ac49b6SRussell King ldr r2, [r0, #S_PC] 25415ac49b6SRussell King sub r2, r2, r1 25515ac49b6SRussell King str r2, [r0, #S_PC] 25615ac49b6SRussell King b do_undefinstr 25715ac49b6SRussell KingENDPROC(__und_fault) 25815ac49b6SRussell King 2591da177e4SLinus Torvalds .align 5 2601da177e4SLinus Torvalds__und_svc: 261d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES 262d30a0c8bSNicolas Pitre @ If a kprobe is about to simulate a "stmdb sp..." instruction, 263d30a0c8bSNicolas Pitre @ it obviously needs free stack space which then will belong to 264d30a0c8bSNicolas Pitre @ the saved context. 265a0266c21SWang Nan svc_entry MAX_STACK_SIZE 266d30a0c8bSNicolas Pitre#else 267ccea7a19SRussell King svc_entry 268d30a0c8bSNicolas Pitre#endif 2691da177e4SLinus Torvalds @ 2701da177e4SLinus Torvalds @ call emulation code, which returns using r9 if it has emulated 2711da177e4SLinus Torvalds @ the instruction, or the more conventional lr if we are to treat 2721da177e4SLinus Torvalds @ this as a real undefined instruction 2731da177e4SLinus Torvalds @ 2741da177e4SLinus Torvalds @ r0 - instruction 2751da177e4SLinus Torvalds @ 27683e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL 277b059bdc3SRussell King ldr r0, [r4, #-4] 27883e686eaSCatalin Marinas#else 27915ac49b6SRussell King mov r1, #2 280b059bdc3SRussell King ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2 28185519189SDave Martin cmp r0, #0xe800 @ 32-bit instruction if xx >= 0 28215ac49b6SRussell King blo __und_svc_fault 28315ac49b6SRussell King ldrh r9, [r4] @ bottom 16 bits 28415ac49b6SRussell King add r4, r4, #2 28515ac49b6SRussell King str r4, [sp, #S_PC] 28615ac49b6SRussell King orr r0, r9, r0, lsl #16 28783e686eaSCatalin Marinas#endif 28814327c66SRussell King badr r9, __und_svc_finish 289b059bdc3SRussell King mov r2, r4 2901da177e4SLinus Torvalds bl call_fpe 2911da177e4SLinus Torvalds 29215ac49b6SRussell King mov r1, #4 @ PC correction to apply 29315ac49b6SRussell King__und_svc_fault: 2941da177e4SLinus Torvalds mov r0, sp @ struct pt_regs *regs 29515ac49b6SRussell King bl __und_fault 2961da177e4SLinus Torvalds 29715ac49b6SRussell King__und_svc_finish: 298b059bdc3SRussell King ldr r5, [sp, #S_PSR] @ Get SVC cpsr 299b059bdc3SRussell King svc_exit r5 @ return from exception 300c4c5716eSCatalin Marinas UNWIND(.fnend ) 30193ed3970SCatalin MarinasENDPROC(__und_svc) 3021da177e4SLinus Torvalds 3031da177e4SLinus Torvalds .align 5 3041da177e4SLinus Torvalds__pabt_svc: 305ccea7a19SRussell King svc_entry 3064fb28474SKirill A. Shutemov mov r2, sp @ regs 3078dfe7ac9SRussell King pabt_helper 308b059bdc3SRussell King svc_exit r5 @ return from exception 309c4c5716eSCatalin Marinas UNWIND(.fnend ) 31093ed3970SCatalin MarinasENDPROC(__pabt_svc) 3111da177e4SLinus Torvalds 3121da177e4SLinus Torvalds .align 5 313c0e7f7eeSDaniel Thompson__fiq_svc: 314c0e7f7eeSDaniel Thompson svc_entry trace=0 315c0e7f7eeSDaniel Thompson mov r0, sp @ struct pt_regs *regs 316c0e7f7eeSDaniel Thompson bl handle_fiq_as_nmi 317c0e7f7eeSDaniel Thompson svc_exit_via_fiq 318c0e7f7eeSDaniel Thompson UNWIND(.fnend ) 319c0e7f7eeSDaniel ThompsonENDPROC(__fiq_svc) 320c0e7f7eeSDaniel Thompson 321c0e7f7eeSDaniel Thompson .align 5 32249f680eaSRussell King.LCcralign: 32349f680eaSRussell King .word cr_alignment 32448d7927bSPaul Brook#ifdef MULTI_DABORT 3251da177e4SLinus Torvalds.LCprocfns: 3261da177e4SLinus Torvalds .word processor 3271da177e4SLinus Torvalds#endif 3281da177e4SLinus Torvalds.LCfp: 3291da177e4SLinus Torvalds .word fp_enter 3301da177e4SLinus Torvalds 3311da177e4SLinus Torvalds/* 332c0e7f7eeSDaniel Thompson * Abort mode handlers 333c0e7f7eeSDaniel Thompson */ 334c0e7f7eeSDaniel Thompson 335c0e7f7eeSDaniel Thompson@ 336c0e7f7eeSDaniel Thompson@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode 337c0e7f7eeSDaniel Thompson@ and reuses the same macros. However in abort mode we must also 338c0e7f7eeSDaniel Thompson@ save/restore lr_abt and spsr_abt to make nested aborts safe. 339c0e7f7eeSDaniel Thompson@ 340c0e7f7eeSDaniel Thompson .align 5 341c0e7f7eeSDaniel Thompson__fiq_abt: 342c0e7f7eeSDaniel Thompson svc_entry trace=0 343c0e7f7eeSDaniel Thompson 344c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 345c0e7f7eeSDaniel Thompson THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 346c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 347c0e7f7eeSDaniel Thompson mov r1, lr @ Save lr_abt 348c0e7f7eeSDaniel Thompson mrs r2, spsr @ Save spsr_abt, abort is now safe 349c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 350c0e7f7eeSDaniel Thompson THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 351c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 352c0e7f7eeSDaniel Thompson stmfd sp!, {r1 - r2} 353c0e7f7eeSDaniel Thompson 354c0e7f7eeSDaniel Thompson add r0, sp, #8 @ struct pt_regs *regs 355c0e7f7eeSDaniel Thompson bl handle_fiq_as_nmi 356c0e7f7eeSDaniel Thompson 357c0e7f7eeSDaniel Thompson ldmfd sp!, {r1 - r2} 358c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 359c0e7f7eeSDaniel Thompson THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 360c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 361c0e7f7eeSDaniel Thompson mov lr, r1 @ Restore lr_abt, abort is unsafe 362c0e7f7eeSDaniel Thompson msr spsr_cxsf, r2 @ Restore spsr_abt 363c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 364c0e7f7eeSDaniel Thompson THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 365c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 366c0e7f7eeSDaniel Thompson 367c0e7f7eeSDaniel Thompson svc_exit_via_fiq 368c0e7f7eeSDaniel Thompson UNWIND(.fnend ) 369c0e7f7eeSDaniel ThompsonENDPROC(__fiq_abt) 370c0e7f7eeSDaniel Thompson 371c0e7f7eeSDaniel Thompson/* 3721da177e4SLinus Torvalds * User mode handlers 3732dede2d8SNicolas Pitre * 3745745eef6SRussell King * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE 3751da177e4SLinus Torvalds */ 3762dede2d8SNicolas Pitre 3775745eef6SRussell King#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7) 3782dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8" 3792dede2d8SNicolas Pitre#endif 3802dede2d8SNicolas Pitre 3812190fed6SRussell King .macro usr_entry, trace=1, uaccess=1 382c4c5716eSCatalin Marinas UNWIND(.fnstart ) 383c4c5716eSCatalin Marinas UNWIND(.cantunwind ) @ don't unwind the user space 3845745eef6SRussell King sub sp, sp, #PT_REGS_SIZE 385b86040a5SCatalin Marinas ARM( stmib sp, {r1 - r12} ) 386b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 387ccea7a19SRussell King 388195b58adSRussell King ATRAP( mrc p15, 0, r7, c1, c0, 0) 389195b58adSRussell King ATRAP( ldr r8, .LCcralign) 390195b58adSRussell King 391b059bdc3SRussell King ldmia r0, {r3 - r5} 392ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 393b059bdc3SRussell King mov r6, #-1 @ "" "" "" "" 394ccea7a19SRussell King 395b059bdc3SRussell King str r3, [sp] @ save the "real" r0 copied 396ccea7a19SRussell King @ from the exception stack 3971da177e4SLinus Torvalds 398195b58adSRussell King ATRAP( ldr r8, [r8, #0]) 399195b58adSRussell King 4001da177e4SLinus Torvalds @ 4011da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 4021da177e4SLinus Torvalds @ 403b059bdc3SRussell King @ r4 - lr_<exception>, already fixed up for correct return/restart 404b059bdc3SRussell King @ r5 - spsr_<exception> 405b059bdc3SRussell King @ r6 - orig_r0 (see pt_regs definition in ptrace.h) 4061da177e4SLinus Torvalds @ 4071da177e4SLinus Torvalds @ Also, separately save sp_usr and lr_usr 4081da177e4SLinus Torvalds @ 409b059bdc3SRussell King stmia r0, {r4 - r6} 410b86040a5SCatalin Marinas ARM( stmdb r0, {sp, lr}^ ) 411b86040a5SCatalin Marinas THUMB( store_user_sp_lr r0, r1, S_SP - S_PC ) 4121da177e4SLinus Torvalds 4132190fed6SRussell King .if \uaccess 4142190fed6SRussell King uaccess_disable ip 4152190fed6SRussell King .endif 4162190fed6SRussell King 4171da177e4SLinus Torvalds @ Enable the alignment trap while in kernel mode 418195b58adSRussell King ATRAP( teq r8, r7) 419195b58adSRussell King ATRAP( mcrne p15, 0, r8, c1, c0, 0) 4201da177e4SLinus Torvalds 4211da177e4SLinus Torvalds @ 4221da177e4SLinus Torvalds @ Clear FP to mark the first stack frame 4231da177e4SLinus Torvalds @ 4241da177e4SLinus Torvalds zero_fp 425f2741b78SRussell King 426c0e7f7eeSDaniel Thompson .if \trace 42711b8b25cSRussell King#ifdef CONFIG_TRACE_IRQFLAGS 428f2741b78SRussell King bl trace_hardirqs_off 429f2741b78SRussell King#endif 430b0088480SKevin Hilman ct_user_exit save = 0 431c0e7f7eeSDaniel Thompson .endif 4321da177e4SLinus Torvalds .endm 4331da177e4SLinus Torvalds 434b49c0f24SNicolas Pitre .macro kuser_cmpxchg_check 435db695c05SRussell King#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS) 436b49c0f24SNicolas Pitre#ifndef CONFIG_MMU 437b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing" 438b49c0f24SNicolas Pitre#else 439b49c0f24SNicolas Pitre @ Make sure our user space atomic helper is restarted 440b49c0f24SNicolas Pitre @ if it was interrupted in a critical region. Here we 441b49c0f24SNicolas Pitre @ perform a quick test inline since it should be false 442b49c0f24SNicolas Pitre @ 99.9999% of the time. The rest is done out of line. 443b059bdc3SRussell King cmp r4, #TASK_SIZE 44440fb79c8SNicolas Pitre blhs kuser_cmpxchg64_fixup 445b49c0f24SNicolas Pitre#endif 446b49c0f24SNicolas Pitre#endif 447b49c0f24SNicolas Pitre .endm 448b49c0f24SNicolas Pitre 4491da177e4SLinus Torvalds .align 5 4501da177e4SLinus Torvalds__dabt_usr: 4512190fed6SRussell King usr_entry uaccess=0 452b49c0f24SNicolas Pitre kuser_cmpxchg_check 4531da177e4SLinus Torvalds mov r2, sp 454da740472SRussell King dabt_helper 455da740472SRussell King b ret_from_exception 456c4c5716eSCatalin Marinas UNWIND(.fnend ) 45793ed3970SCatalin MarinasENDPROC(__dabt_usr) 4581da177e4SLinus Torvalds 4591da177e4SLinus Torvalds .align 5 4601da177e4SLinus Torvalds__irq_usr: 461ccea7a19SRussell King usr_entry 462bc089602SRussell King kuser_cmpxchg_check 463187a51adSRussell King irq_handler 4641613cc11SRussell King get_thread_info tsk 4651da177e4SLinus Torvalds mov why, #0 4669fc2552aSMing Lei b ret_to_user_from_irq 467c4c5716eSCatalin Marinas UNWIND(.fnend ) 46893ed3970SCatalin MarinasENDPROC(__irq_usr) 4691da177e4SLinus Torvalds 4701da177e4SLinus Torvalds .ltorg 4711da177e4SLinus Torvalds 4721da177e4SLinus Torvalds .align 5 4731da177e4SLinus Torvalds__und_usr: 4742190fed6SRussell King usr_entry uaccess=0 475bc089602SRussell King 476b059bdc3SRussell King mov r2, r4 477b059bdc3SRussell King mov r3, r5 4781da177e4SLinus Torvalds 47915ac49b6SRussell King @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the 48015ac49b6SRussell King @ faulting instruction depending on Thumb mode. 48115ac49b6SRussell King @ r3 = regs->ARM_cpsr 4821da177e4SLinus Torvalds @ 48315ac49b6SRussell King @ The emulation code returns using r9 if it has emulated the 48415ac49b6SRussell King @ instruction, or the more conventional lr if we are to treat 48515ac49b6SRussell King @ this as a real undefined instruction 4861da177e4SLinus Torvalds @ 48714327c66SRussell King badr r9, ret_from_exception 48815ac49b6SRussell King 4891417a6b8SCatalin Marinas @ IRQs must be enabled before attempting to read the instruction from 4901417a6b8SCatalin Marinas @ user space since that could cause a page/translation fault if the 4911417a6b8SCatalin Marinas @ page table was modified by another CPU. 4921417a6b8SCatalin Marinas enable_irq 4931417a6b8SCatalin Marinas 494cb170a45SPaul Brook tst r3, #PSR_T_BIT @ Thumb mode? 49515ac49b6SRussell King bne __und_usr_thumb 49615ac49b6SRussell King sub r4, r2, #4 @ ARM instr at LR - 4 49715ac49b6SRussell King1: ldrt r0, [r4] 498457c2403SBen Dooks ARM_BE8(rev r0, r0) @ little endian instruction 499457c2403SBen Dooks 5002190fed6SRussell King uaccess_disable ip 5012190fed6SRussell King 50215ac49b6SRussell King @ r0 = 32-bit ARM instruction which caused the exception 50315ac49b6SRussell King @ r2 = PC value for the following instruction (:= regs->ARM_pc) 50415ac49b6SRussell King @ r4 = PC value for the faulting instruction 50515ac49b6SRussell King @ lr = 32-bit undefined instruction function 50614327c66SRussell King badr lr, __und_usr_fault_32 50715ac49b6SRussell King b call_fpe 50815ac49b6SRussell King 50915ac49b6SRussell King__und_usr_thumb: 510cb170a45SPaul Brook @ Thumb instruction 51115ac49b6SRussell King sub r4, r2, #2 @ First half of thumb instr at LR - 2 512ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 513ef4c5368SDave Martin/* 514ef4c5368SDave Martin * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms 515ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at 516ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be 517ef4c5368SDave Martin * made about .arch directives. 518ef4c5368SDave Martin */ 519ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7 520ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */ 521ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE 522ef4c5368SDave Martin ldr r5, .LCcpu_architecture 523ef4c5368SDave Martin ldr r5, [r5] 524ef4c5368SDave Martin cmp r5, #CPU_ARCH_ARMv7 52515ac49b6SRussell King blo __und_usr_fault_16 @ 16bit undefined instruction 526ef4c5368SDave Martin/* 527ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so 528ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless. Temporarily 529ef4c5368SDave Martin * override the assembler target arch with the minimum required instead: 530ef4c5368SDave Martin */ 531ef4c5368SDave Martin .arch armv6t2 532ef4c5368SDave Martin#endif 53315ac49b6SRussell King2: ldrht r5, [r4] 534f8fe23ecSVictor KamenskyARM_BE8(rev16 r5, r5) @ little endian instruction 53585519189SDave Martin cmp r5, #0xe800 @ 32bit instruction if xx != 0 5362190fed6SRussell King blo __und_usr_fault_16_pan @ 16bit undefined instruction 53715ac49b6SRussell King3: ldrht r0, [r2] 538f8fe23ecSVictor KamenskyARM_BE8(rev16 r0, r0) @ little endian instruction 5392190fed6SRussell King uaccess_disable ip 540cb170a45SPaul Brook add r2, r2, #2 @ r2 is PC + 2, make it PC + 4 54115ac49b6SRussell King str r2, [sp, #S_PC] @ it's a 2x16bit instr, update 542cb170a45SPaul Brook orr r0, r0, r5, lsl #16 54314327c66SRussell King badr lr, __und_usr_fault_32 54415ac49b6SRussell King @ r0 = the two 16-bit Thumb instructions which caused the exception 54515ac49b6SRussell King @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc) 54615ac49b6SRussell King @ r4 = PC value for the first 16-bit Thumb instruction 54715ac49b6SRussell King @ lr = 32bit undefined instruction function 548ef4c5368SDave Martin 549ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7 550ef4c5368SDave Martin/* If the target arch was overridden, change it back: */ 551ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K 552ef4c5368SDave Martin .arch armv6k 553cb170a45SPaul Brook#else 554ef4c5368SDave Martin .arch armv6 555ef4c5368SDave Martin#endif 556ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */ 557ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */ 55815ac49b6SRussell King b __und_usr_fault_16 559cb170a45SPaul Brook#endif 560c4c5716eSCatalin Marinas UNWIND(.fnend) 56193ed3970SCatalin MarinasENDPROC(__und_usr) 562cb170a45SPaul Brook 5631da177e4SLinus Torvalds/* 56415ac49b6SRussell King * The out of line fixup for the ldrt instructions above. 5651da177e4SLinus Torvalds */ 566c4a84ae3SArd Biesheuvel .pushsection .text.fixup, "ax" 567667d1b48SWill Deacon .align 2 5683780f7abSArun K S4: str r4, [sp, #S_PC] @ retry current instruction 5696ebbf2ceSRussell King ret r9 5704260415fSRussell King .popsection 5714260415fSRussell King .pushsection __ex_table,"a" 572cb170a45SPaul Brook .long 1b, 4b 573c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 574cb170a45SPaul Brook .long 2b, 4b 575cb170a45SPaul Brook .long 3b, 4b 576cb170a45SPaul Brook#endif 5774260415fSRussell King .popsection 5781da177e4SLinus Torvalds 5791da177e4SLinus Torvalds/* 5801da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction. 5811da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler. 5821da177e4SLinus Torvalds * 5831da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor 5841da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well 5851da177e4SLinus Torvalds * defined. The only instructions that should fault are the 5861da177e4SLinus Torvalds * co-processor instructions. However, we have to watch out 5871da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug. 5881da177e4SLinus Torvalds * 589b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all 590b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have 591b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's 592b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs 593b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the 594b5872db4SCatalin Marinas * NEON handler code. 595b5872db4SCatalin Marinas * 5961da177e4SLinus Torvalds * Emulators may wish to make use of the following registers: 59715ac49b6SRussell King * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb) 59815ac49b6SRussell King * r2 = PC value to resume execution after successful emulation 599db6ccbb6SRussell King * r9 = normal "successful" return address 60015ac49b6SRussell King * r10 = this threads thread_info structure 601db6ccbb6SRussell King * lr = unrecognised instruction return address 6021417a6b8SCatalin Marinas * IRQs enabled, FIQs enabled. 6031da177e4SLinus Torvalds */ 604cb170a45SPaul Brook @ 605cb170a45SPaul Brook @ Fall-through from Thumb-2 __und_usr 606cb170a45SPaul Brook @ 607cb170a45SPaul Brook#ifdef CONFIG_NEON 608d3f79584SRussell King get_thread_info r10 @ get current thread 609cb170a45SPaul Brook adr r6, .LCneon_thumb_opcodes 610cb170a45SPaul Brook b 2f 611cb170a45SPaul Brook#endif 6121da177e4SLinus Torvaldscall_fpe: 613d3f79584SRussell King get_thread_info r10 @ get current thread 614b5872db4SCatalin Marinas#ifdef CONFIG_NEON 615cb170a45SPaul Brook adr r6, .LCneon_arm_opcodes 616d3f79584SRussell King2: ldr r5, [r6], #4 @ mask value 617b5872db4SCatalin Marinas ldr r7, [r6], #4 @ opcode bits matching in mask 618d3f79584SRussell King cmp r5, #0 @ end mask? 619d3f79584SRussell King beq 1f 620d3f79584SRussell King and r8, r0, r5 621b5872db4SCatalin Marinas cmp r8, r7 @ NEON instruction? 622b5872db4SCatalin Marinas bne 2b 623b5872db4SCatalin Marinas mov r7, #1 624b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used 625b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used 626b5872db4SCatalin Marinas b do_vfp @ let VFP handler handle this 627b5872db4SCatalin Marinas1: 628b5872db4SCatalin Marinas#endif 6291da177e4SLinus Torvalds tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 630cb170a45SPaul Brook tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2 6316ebbf2ceSRussell King reteq lr 6321da177e4SLinus Torvalds and r8, r0, #0x00000f00 @ mask out CP number 633b86040a5SCatalin Marinas THUMB( lsr r8, r8, #8 ) 6341da177e4SLinus Torvalds mov r7, #1 6351da177e4SLinus Torvalds add r6, r10, #TI_USED_CP 636b86040a5SCatalin Marinas ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[] 637b86040a5SCatalin Marinas THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[] 6381da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT 6391da177e4SLinus Torvalds @ Test if we need to give access to iWMMXt coprocessors 6401da177e4SLinus Torvalds ldr r5, [r10, #TI_FLAGS] 6411da177e4SLinus Torvalds rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only 6421da177e4SLinus Torvalds movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1) 6431da177e4SLinus Torvalds bcs iwmmxt_task_enable 6441da177e4SLinus Torvalds#endif 645b86040a5SCatalin Marinas ARM( add pc, pc, r8, lsr #6 ) 646b86040a5SCatalin Marinas THUMB( lsl r8, r8, #2 ) 647b86040a5SCatalin Marinas THUMB( add pc, r8 ) 648b86040a5SCatalin Marinas nop 6491da177e4SLinus Torvalds 6506ebbf2ceSRussell King ret.w lr @ CP#0 651b86040a5SCatalin Marinas W(b) do_fpe @ CP#1 (FPE) 652b86040a5SCatalin Marinas W(b) do_fpe @ CP#2 (FPE) 6536ebbf2ceSRussell King ret.w lr @ CP#3 654c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH 655c17fad11SLennert Buytenhek b crunch_task_enable @ CP#4 (MaverickCrunch) 656c17fad11SLennert Buytenhek b crunch_task_enable @ CP#5 (MaverickCrunch) 657c17fad11SLennert Buytenhek b crunch_task_enable @ CP#6 (MaverickCrunch) 658c17fad11SLennert Buytenhek#else 6596ebbf2ceSRussell King ret.w lr @ CP#4 6606ebbf2ceSRussell King ret.w lr @ CP#5 6616ebbf2ceSRussell King ret.w lr @ CP#6 662c17fad11SLennert Buytenhek#endif 6636ebbf2ceSRussell King ret.w lr @ CP#7 6646ebbf2ceSRussell King ret.w lr @ CP#8 6656ebbf2ceSRussell King ret.w lr @ CP#9 6661da177e4SLinus Torvalds#ifdef CONFIG_VFP 667b86040a5SCatalin Marinas W(b) do_vfp @ CP#10 (VFP) 668b86040a5SCatalin Marinas W(b) do_vfp @ CP#11 (VFP) 6691da177e4SLinus Torvalds#else 6706ebbf2ceSRussell King ret.w lr @ CP#10 (VFP) 6716ebbf2ceSRussell King ret.w lr @ CP#11 (VFP) 6721da177e4SLinus Torvalds#endif 6736ebbf2ceSRussell King ret.w lr @ CP#12 6746ebbf2ceSRussell King ret.w lr @ CP#13 6756ebbf2ceSRussell King ret.w lr @ CP#14 (Debug) 6766ebbf2ceSRussell King ret.w lr @ CP#15 (Control) 6771da177e4SLinus Torvalds 678ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE 679ef4c5368SDave Martin .align 2 680ef4c5368SDave Martin.LCcpu_architecture: 681ef4c5368SDave Martin .word __cpu_architecture 682ef4c5368SDave Martin#endif 683ef4c5368SDave Martin 684b5872db4SCatalin Marinas#ifdef CONFIG_NEON 685b5872db4SCatalin Marinas .align 6 686b5872db4SCatalin Marinas 687cb170a45SPaul Brook.LCneon_arm_opcodes: 688b5872db4SCatalin Marinas .word 0xfe000000 @ mask 689b5872db4SCatalin Marinas .word 0xf2000000 @ opcode 690b5872db4SCatalin Marinas 691b5872db4SCatalin Marinas .word 0xff100000 @ mask 692b5872db4SCatalin Marinas .word 0xf4000000 @ opcode 693b5872db4SCatalin Marinas 694b5872db4SCatalin Marinas .word 0x00000000 @ mask 695b5872db4SCatalin Marinas .word 0x00000000 @ opcode 696cb170a45SPaul Brook 697cb170a45SPaul Brook.LCneon_thumb_opcodes: 698cb170a45SPaul Brook .word 0xef000000 @ mask 699cb170a45SPaul Brook .word 0xef000000 @ opcode 700cb170a45SPaul Brook 701cb170a45SPaul Brook .word 0xff100000 @ mask 702cb170a45SPaul Brook .word 0xf9000000 @ opcode 703cb170a45SPaul Brook 704cb170a45SPaul Brook .word 0x00000000 @ mask 705cb170a45SPaul Brook .word 0x00000000 @ opcode 706b5872db4SCatalin Marinas#endif 707b5872db4SCatalin Marinas 7081da177e4SLinus Torvaldsdo_fpe: 7091da177e4SLinus Torvalds ldr r4, .LCfp 7101da177e4SLinus Torvalds add r10, r10, #TI_FPSTATE @ r10 = workspace 7111da177e4SLinus Torvalds ldr pc, [r4] @ Call FP module USR entry point 7121da177e4SLinus Torvalds 7131da177e4SLinus Torvalds/* 7141da177e4SLinus Torvalds * The FP module is called with these registers set: 7151da177e4SLinus Torvalds * r0 = instruction 7161da177e4SLinus Torvalds * r2 = PC+4 7171da177e4SLinus Torvalds * r9 = normal "successful" return address 7181da177e4SLinus Torvalds * r10 = FP workspace 7191da177e4SLinus Torvalds * lr = unrecognised FP instruction return address 7201da177e4SLinus Torvalds */ 7211da177e4SLinus Torvalds 722124efc27SSantosh Shilimkar .pushsection .data 7231da177e4SLinus TorvaldsENTRY(fp_enter) 724db6ccbb6SRussell King .word no_fp 725124efc27SSantosh Shilimkar .popsection 7261da177e4SLinus Torvalds 72783e686eaSCatalin MarinasENTRY(no_fp) 7286ebbf2ceSRussell King ret lr 72983e686eaSCatalin MarinasENDPROC(no_fp) 730db6ccbb6SRussell King 73115ac49b6SRussell King__und_usr_fault_32: 73215ac49b6SRussell King mov r1, #4 73315ac49b6SRussell King b 1f 7342190fed6SRussell King__und_usr_fault_16_pan: 7352190fed6SRussell King uaccess_disable ip 73615ac49b6SRussell King__und_usr_fault_16: 73715ac49b6SRussell King mov r1, #2 7381417a6b8SCatalin Marinas1: mov r0, sp 73914327c66SRussell King badr lr, ret_from_exception 74015ac49b6SRussell King b __und_fault 74115ac49b6SRussell KingENDPROC(__und_usr_fault_32) 74215ac49b6SRussell KingENDPROC(__und_usr_fault_16) 7431da177e4SLinus Torvalds 7441da177e4SLinus Torvalds .align 5 7451da177e4SLinus Torvalds__pabt_usr: 746ccea7a19SRussell King usr_entry 7474fb28474SKirill A. Shutemov mov r2, sp @ regs 7488dfe7ac9SRussell King pabt_helper 749c4c5716eSCatalin Marinas UNWIND(.fnend ) 7501da177e4SLinus Torvalds /* fall through */ 7511da177e4SLinus Torvalds/* 7521da177e4SLinus Torvalds * This is the return code to user mode for abort handlers 7531da177e4SLinus Torvalds */ 7541da177e4SLinus TorvaldsENTRY(ret_from_exception) 755c4c5716eSCatalin Marinas UNWIND(.fnstart ) 756c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 7571da177e4SLinus Torvalds get_thread_info tsk 7581da177e4SLinus Torvalds mov why, #0 7591da177e4SLinus Torvalds b ret_to_user 760c4c5716eSCatalin Marinas UNWIND(.fnend ) 76193ed3970SCatalin MarinasENDPROC(__pabt_usr) 76293ed3970SCatalin MarinasENDPROC(ret_from_exception) 7631da177e4SLinus Torvalds 764c0e7f7eeSDaniel Thompson .align 5 765c0e7f7eeSDaniel Thompson__fiq_usr: 766c0e7f7eeSDaniel Thompson usr_entry trace=0 767c0e7f7eeSDaniel Thompson kuser_cmpxchg_check 768c0e7f7eeSDaniel Thompson mov r0, sp @ struct pt_regs *regs 769c0e7f7eeSDaniel Thompson bl handle_fiq_as_nmi 770c0e7f7eeSDaniel Thompson get_thread_info tsk 771c0e7f7eeSDaniel Thompson restore_user_regs fast = 0, offset = 0 772c0e7f7eeSDaniel Thompson UNWIND(.fnend ) 773c0e7f7eeSDaniel ThompsonENDPROC(__fiq_usr) 774c0e7f7eeSDaniel Thompson 7751da177e4SLinus Torvalds/* 7761da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors 7771da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info 7781da177e4SLinus Torvalds * previous and next are guaranteed not to be the same. 7791da177e4SLinus Torvalds */ 7801da177e4SLinus TorvaldsENTRY(__switch_to) 781c4c5716eSCatalin Marinas UNWIND(.fnstart ) 782c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 7831da177e4SLinus Torvalds add ip, r1, #TI_CPU_SAVE 784b86040a5SCatalin Marinas ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack 785b86040a5SCatalin Marinas THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack 786b86040a5SCatalin Marinas THUMB( str sp, [ip], #4 ) 787b86040a5SCatalin Marinas THUMB( str lr, [ip], #4 ) 788a4780adeSAndré Hentschel ldr r4, [r2, #TI_TP_VALUE] 789a4780adeSAndré Hentschel ldr r5, [r2, #TI_TP_VALUE + 4] 790247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 7911eef5d2fSRussell King mrc p15, 0, r6, c3, c0, 0 @ Get domain register 7921eef5d2fSRussell King str r6, [r1, #TI_CPU_DOMAIN] @ Save old domain register 793d6551e88SRussell King ldr r6, [r2, #TI_CPU_DOMAIN] 794afeb90caSHyok S. Choi#endif 795a4780adeSAndré Hentschel switch_tls r1, r4, r5, r3, r7 796df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 797df0698beSNicolas Pitre ldr r7, [r2, #TI_TASK] 798df0698beSNicolas Pitre ldr r8, =__stack_chk_guard 799df0698beSNicolas Pitre ldr r7, [r7, #TSK_STACK_CANARY] 800df0698beSNicolas Pitre#endif 801247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 8021da177e4SLinus Torvalds mcr p15, 0, r6, c3, c0, 0 @ Set domain register 803afeb90caSHyok S. Choi#endif 804d6551e88SRussell King mov r5, r0 805d6551e88SRussell King add r4, r2, #TI_CPU_SAVE 806d6551e88SRussell King ldr r0, =thread_notify_head 807d6551e88SRussell King mov r1, #THREAD_NOTIFY_SWITCH 808d6551e88SRussell King bl atomic_notifier_call_chain 809df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 810df0698beSNicolas Pitre str r7, [r8] 811df0698beSNicolas Pitre#endif 812b86040a5SCatalin Marinas THUMB( mov ip, r4 ) 813d6551e88SRussell King mov r0, r5 814b86040a5SCatalin Marinas ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously 815b86040a5SCatalin Marinas THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously 816b86040a5SCatalin Marinas THUMB( ldr sp, [ip], #4 ) 817b86040a5SCatalin Marinas THUMB( ldr pc, [ip] ) 818c4c5716eSCatalin Marinas UNWIND(.fnend ) 81993ed3970SCatalin MarinasENDPROC(__switch_to) 8201da177e4SLinus Torvalds 8211da177e4SLinus Torvalds __INIT 8222d2669b6SNicolas Pitre 8232d2669b6SNicolas Pitre/* 8242d2669b6SNicolas Pitre * User helpers. 8252d2669b6SNicolas Pitre * 8262d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high 8272d2669b6SNicolas Pitre * vector page. New segments (if ever needed) must be added in front of 8282d2669b6SNicolas Pitre * existing ones. This mechanism should be used only for things that are 8292d2669b6SNicolas Pitre * really small and justified, and not be abused freely. 8302d2669b6SNicolas Pitre * 83137b83046SNicolas Pitre * See Documentation/arm/kernel_user_helpers.txt for formal definitions. 8322d2669b6SNicolas Pitre */ 833b86040a5SCatalin Marinas THUMB( .arm ) 8342d2669b6SNicolas Pitre 835ba9b5d76SNicolas Pitre .macro usr_ret, reg 836ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB 837ba9b5d76SNicolas Pitre bx \reg 838ba9b5d76SNicolas Pitre#else 8396ebbf2ceSRussell King ret \reg 840ba9b5d76SNicolas Pitre#endif 841ba9b5d76SNicolas Pitre .endm 842ba9b5d76SNicolas Pitre 8435b43e7a3SRussell King .macro kuser_pad, sym, size 8445b43e7a3SRussell King .if (. - \sym) & 3 8455b43e7a3SRussell King .rept 4 - (. - \sym) & 3 8465b43e7a3SRussell King .byte 0 8475b43e7a3SRussell King .endr 8485b43e7a3SRussell King .endif 8495b43e7a3SRussell King .rept (\size - (. - \sym)) / 4 8505b43e7a3SRussell King .word 0xe7fddef1 8515b43e7a3SRussell King .endr 8525b43e7a3SRussell King .endm 8535b43e7a3SRussell King 854f6f91b0dSRussell King#ifdef CONFIG_KUSER_HELPERS 8552d2669b6SNicolas Pitre .align 5 8562d2669b6SNicolas Pitre .globl __kuser_helper_start 8572d2669b6SNicolas Pitre__kuser_helper_start: 8582d2669b6SNicolas Pitre 8592d2669b6SNicolas Pitre/* 86040fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular 86140fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point. 8627c612bfdSNicolas Pitre */ 8637c612bfdSNicolas Pitre 86440fb79c8SNicolas Pitre__kuser_cmpxchg64: @ 0xffff0f60 86540fb79c8SNicolas Pitre 866db695c05SRussell King#if defined(CONFIG_CPU_32v6K) 86740fb79c8SNicolas Pitre 86840fb79c8SNicolas Pitre stmfd sp!, {r4, r5, r6, r7} 86940fb79c8SNicolas Pitre ldrd r4, r5, [r0] @ load old val 87040fb79c8SNicolas Pitre ldrd r6, r7, [r1] @ load new val 87140fb79c8SNicolas Pitre smp_dmb arm 87240fb79c8SNicolas Pitre1: ldrexd r0, r1, [r2] @ load current val 87340fb79c8SNicolas Pitre eors r3, r0, r4 @ compare with oldval (1) 87440fb79c8SNicolas Pitre eoreqs r3, r1, r5 @ compare with oldval (2) 87540fb79c8SNicolas Pitre strexdeq r3, r6, r7, [r2] @ store newval if eq 87640fb79c8SNicolas Pitre teqeq r3, #1 @ success? 87740fb79c8SNicolas Pitre beq 1b @ if no then retry 87840fb79c8SNicolas Pitre smp_dmb arm 87940fb79c8SNicolas Pitre rsbs r0, r3, #0 @ set returned val and C flag 88040fb79c8SNicolas Pitre ldmfd sp!, {r4, r5, r6, r7} 8815a97d0aeSWill Deacon usr_ret lr 88240fb79c8SNicolas Pitre 88340fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP) 88440fb79c8SNicolas Pitre 88540fb79c8SNicolas Pitre#ifdef CONFIG_MMU 88640fb79c8SNicolas Pitre 88740fb79c8SNicolas Pitre /* 88840fb79c8SNicolas Pitre * The only thing that can break atomicity in this cmpxchg64 88940fb79c8SNicolas Pitre * implementation is either an IRQ or a data abort exception 89040fb79c8SNicolas Pitre * causing another process/thread to be scheduled in the middle of 89140fb79c8SNicolas Pitre * the critical sequence. The same strategy as for cmpxchg is used. 89240fb79c8SNicolas Pitre */ 89340fb79c8SNicolas Pitre stmfd sp!, {r4, r5, r6, lr} 89440fb79c8SNicolas Pitre ldmia r0, {r4, r5} @ load old val 89540fb79c8SNicolas Pitre ldmia r1, {r6, lr} @ load new val 89640fb79c8SNicolas Pitre1: ldmia r2, {r0, r1} @ load current val 89740fb79c8SNicolas Pitre eors r3, r0, r4 @ compare with oldval (1) 89840fb79c8SNicolas Pitre eoreqs r3, r1, r5 @ compare with oldval (2) 89940fb79c8SNicolas Pitre2: stmeqia r2, {r6, lr} @ store newval if eq 90040fb79c8SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 90140fb79c8SNicolas Pitre ldmfd sp!, {r4, r5, r6, pc} 90240fb79c8SNicolas Pitre 90340fb79c8SNicolas Pitre .text 90440fb79c8SNicolas Pitrekuser_cmpxchg64_fixup: 90540fb79c8SNicolas Pitre @ Called from kuser_cmpxchg_fixup. 9063ad55155SRussell King @ r4 = address of interrupted insn (must be preserved). 90740fb79c8SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 90840fb79c8SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 9093ad55155SRussell King @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. 91040fb79c8SNicolas Pitre mov r7, #0xffff0fff 91140fb79c8SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64))) 9123ad55155SRussell King subs r8, r4, r7 91340fb79c8SNicolas Pitre rsbcss r8, r8, #(2b - 1b) 91440fb79c8SNicolas Pitre strcs r7, [sp, #S_PC] 91540fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 91640fb79c8SNicolas Pitre bcc kuser_cmpxchg32_fixup 91740fb79c8SNicolas Pitre#endif 9186ebbf2ceSRussell King ret lr 91940fb79c8SNicolas Pitre .previous 92040fb79c8SNicolas Pitre 92140fb79c8SNicolas Pitre#else 92240fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing" 92340fb79c8SNicolas Pitre mov r0, #-1 92440fb79c8SNicolas Pitre adds r0, r0, #0 92540fb79c8SNicolas Pitre usr_ret lr 92640fb79c8SNicolas Pitre#endif 92740fb79c8SNicolas Pitre 92840fb79c8SNicolas Pitre#else 92940fb79c8SNicolas Pitre#error "incoherent kernel configuration" 93040fb79c8SNicolas Pitre#endif 93140fb79c8SNicolas Pitre 9325b43e7a3SRussell King kuser_pad __kuser_cmpxchg64, 64 93340fb79c8SNicolas Pitre 9347c612bfdSNicolas Pitre__kuser_memory_barrier: @ 0xffff0fa0 935ed3768a8SDave Martin smp_dmb arm 936ba9b5d76SNicolas Pitre usr_ret lr 9377c612bfdSNicolas Pitre 9385b43e7a3SRussell King kuser_pad __kuser_memory_barrier, 32 9397c612bfdSNicolas Pitre 9402d2669b6SNicolas Pitre__kuser_cmpxchg: @ 0xffff0fc0 9412d2669b6SNicolas Pitre 942db695c05SRussell King#if __LINUX_ARM_ARCH__ < 6 9432d2669b6SNicolas Pitre 94449bca4c2SNicolas Pitre#ifdef CONFIG_MMU 945b49c0f24SNicolas Pitre 946b49c0f24SNicolas Pitre /* 947b49c0f24SNicolas Pitre * The only thing that can break atomicity in this cmpxchg 948b49c0f24SNicolas Pitre * implementation is either an IRQ or a data abort exception 949b49c0f24SNicolas Pitre * causing another process/thread to be scheduled in the middle 950b49c0f24SNicolas Pitre * of the critical sequence. To prevent this, code is added to 951b49c0f24SNicolas Pitre * the IRQ and data abort exception handlers to set the pc back 952b49c0f24SNicolas Pitre * to the beginning of the critical section if it is found to be 953b49c0f24SNicolas Pitre * within that critical section (see kuser_cmpxchg_fixup). 954b49c0f24SNicolas Pitre */ 955b49c0f24SNicolas Pitre1: ldr r3, [r2] @ load current val 956b49c0f24SNicolas Pitre subs r3, r3, r0 @ compare with oldval 957b49c0f24SNicolas Pitre2: streq r1, [r2] @ store newval if eq 958b49c0f24SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 959b49c0f24SNicolas Pitre usr_ret lr 960b49c0f24SNicolas Pitre 961b49c0f24SNicolas Pitre .text 96240fb79c8SNicolas Pitrekuser_cmpxchg32_fixup: 963b49c0f24SNicolas Pitre @ Called from kuser_cmpxchg_check macro. 964b059bdc3SRussell King @ r4 = address of interrupted insn (must be preserved). 965b49c0f24SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 966b49c0f24SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 967b059bdc3SRussell King @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. 968b49c0f24SNicolas Pitre mov r7, #0xffff0fff 969b49c0f24SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) 970b059bdc3SRussell King subs r8, r4, r7 971b49c0f24SNicolas Pitre rsbcss r8, r8, #(2b - 1b) 972b49c0f24SNicolas Pitre strcs r7, [sp, #S_PC] 9736ebbf2ceSRussell King ret lr 974b49c0f24SNicolas Pitre .previous 975b49c0f24SNicolas Pitre 97649bca4c2SNicolas Pitre#else 97749bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing" 97849bca4c2SNicolas Pitre mov r0, #-1 97949bca4c2SNicolas Pitre adds r0, r0, #0 980ba9b5d76SNicolas Pitre usr_ret lr 981b49c0f24SNicolas Pitre#endif 9822d2669b6SNicolas Pitre 9832d2669b6SNicolas Pitre#else 9842d2669b6SNicolas Pitre 985ed3768a8SDave Martin smp_dmb arm 986b49c0f24SNicolas Pitre1: ldrex r3, [r2] 9872d2669b6SNicolas Pitre subs r3, r3, r0 9882d2669b6SNicolas Pitre strexeq r3, r1, [r2] 989b49c0f24SNicolas Pitre teqeq r3, #1 990b49c0f24SNicolas Pitre beq 1b 9912d2669b6SNicolas Pitre rsbs r0, r3, #0 992b49c0f24SNicolas Pitre /* beware -- each __kuser slot must be 8 instructions max */ 993f00ec48fSRussell King ALT_SMP(b __kuser_memory_barrier) 994f00ec48fSRussell King ALT_UP(usr_ret lr) 9952d2669b6SNicolas Pitre 9962d2669b6SNicolas Pitre#endif 9972d2669b6SNicolas Pitre 9985b43e7a3SRussell King kuser_pad __kuser_cmpxchg, 32 9992d2669b6SNicolas Pitre 10002d2669b6SNicolas Pitre__kuser_get_tls: @ 0xffff0fe0 1001f159f4edSTony Lindgren ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init 1002ba9b5d76SNicolas Pitre usr_ret lr 1003f159f4edSTony Lindgren mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code 10045b43e7a3SRussell King kuser_pad __kuser_get_tls, 16 10055b43e7a3SRussell King .rep 3 1006f159f4edSTony Lindgren .word 0 @ 0xffff0ff0 software TLS value, then 1007f159f4edSTony Lindgren .endr @ pad up to __kuser_helper_version 10082d2669b6SNicolas Pitre 10092d2669b6SNicolas Pitre__kuser_helper_version: @ 0xffff0ffc 10102d2669b6SNicolas Pitre .word ((__kuser_helper_end - __kuser_helper_start) >> 5) 10112d2669b6SNicolas Pitre 10122d2669b6SNicolas Pitre .globl __kuser_helper_end 10132d2669b6SNicolas Pitre__kuser_helper_end: 10142d2669b6SNicolas Pitre 1015f6f91b0dSRussell King#endif 1016f6f91b0dSRussell King 1017b86040a5SCatalin Marinas THUMB( .thumb ) 10182d2669b6SNicolas Pitre 10191da177e4SLinus Torvalds/* 10201da177e4SLinus Torvalds * Vector stubs. 10211da177e4SLinus Torvalds * 102219accfd3SRussell King * This code is copied to 0xffff1000 so we can use branches in the 102319accfd3SRussell King * vectors, rather than ldr's. Note that this code must not exceed 102419accfd3SRussell King * a page size. 10251da177e4SLinus Torvalds * 10261da177e4SLinus Torvalds * Common stub entry macro: 10271da177e4SLinus Torvalds * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 1028ccea7a19SRussell King * 1029ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address 1030ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler. 10311da177e4SLinus Torvalds */ 1032b7ec4795SNicolas Pitre .macro vector_stub, name, mode, correction=0 10331da177e4SLinus Torvalds .align 5 10341da177e4SLinus Torvalds 10351da177e4SLinus Torvaldsvector_\name: 10361da177e4SLinus Torvalds .if \correction 10371da177e4SLinus Torvalds sub lr, lr, #\correction 10381da177e4SLinus Torvalds .endif 10391da177e4SLinus Torvalds 1040ccea7a19SRussell King @ 1041ccea7a19SRussell King @ Save r0, lr_<exception> (parent PC) and spsr_<exception> 1042ccea7a19SRussell King @ (parent CPSR) 1043ccea7a19SRussell King @ 1044ccea7a19SRussell King stmia sp, {r0, lr} @ save r0, lr 1045ccea7a19SRussell King mrs lr, spsr 1046ccea7a19SRussell King str lr, [sp, #8] @ save spsr 1047ccea7a19SRussell King 1048ccea7a19SRussell King @ 1049ccea7a19SRussell King @ Prepare for SVC32 mode. IRQs remain disabled. 1050ccea7a19SRussell King @ 1051ccea7a19SRussell King mrs r0, cpsr 1052b86040a5SCatalin Marinas eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) 1053ccea7a19SRussell King msr spsr_cxsf, r0 1054ccea7a19SRussell King 1055ccea7a19SRussell King @ 1056ccea7a19SRussell King @ the branch table must immediately follow this code 1057ccea7a19SRussell King @ 1058ccea7a19SRussell King and lr, lr, #0x0f 1059b86040a5SCatalin Marinas THUMB( adr r0, 1f ) 1060b86040a5SCatalin Marinas THUMB( ldr lr, [r0, lr, lsl #2] ) 1061b7ec4795SNicolas Pitre mov r0, sp 1062b86040a5SCatalin Marinas ARM( ldr lr, [pc, lr, lsl #2] ) 1063ccea7a19SRussell King movs pc, lr @ branch to handler in SVC mode 106493ed3970SCatalin MarinasENDPROC(vector_\name) 106588987ef9SCatalin Marinas 106688987ef9SCatalin Marinas .align 2 106788987ef9SCatalin Marinas @ handler addresses follow this label 106888987ef9SCatalin Marinas1: 10691da177e4SLinus Torvalds .endm 10701da177e4SLinus Torvalds 1071b9b32bf7SRussell King .section .stubs, "ax", %progbits 107219accfd3SRussell King @ This must be the first word 107319accfd3SRussell King .word vector_swi 107419accfd3SRussell King 107519accfd3SRussell Kingvector_rst: 107619accfd3SRussell King ARM( swi SYS_ERROR0 ) 107719accfd3SRussell King THUMB( svc #0 ) 107819accfd3SRussell King THUMB( nop ) 107919accfd3SRussell King b vector_und 108019accfd3SRussell King 10811da177e4SLinus Torvalds/* 10821da177e4SLinus Torvalds * Interrupt dispatcher 10831da177e4SLinus Torvalds */ 1084b7ec4795SNicolas Pitre vector_stub irq, IRQ_MODE, 4 10851da177e4SLinus Torvalds 10861da177e4SLinus Torvalds .long __irq_usr @ 0 (USR_26 / USR_32) 10871da177e4SLinus Torvalds .long __irq_invalid @ 1 (FIQ_26 / FIQ_32) 10881da177e4SLinus Torvalds .long __irq_invalid @ 2 (IRQ_26 / IRQ_32) 10891da177e4SLinus Torvalds .long __irq_svc @ 3 (SVC_26 / SVC_32) 10901da177e4SLinus Torvalds .long __irq_invalid @ 4 10911da177e4SLinus Torvalds .long __irq_invalid @ 5 10921da177e4SLinus Torvalds .long __irq_invalid @ 6 10931da177e4SLinus Torvalds .long __irq_invalid @ 7 10941da177e4SLinus Torvalds .long __irq_invalid @ 8 10951da177e4SLinus Torvalds .long __irq_invalid @ 9 10961da177e4SLinus Torvalds .long __irq_invalid @ a 10971da177e4SLinus Torvalds .long __irq_invalid @ b 10981da177e4SLinus Torvalds .long __irq_invalid @ c 10991da177e4SLinus Torvalds .long __irq_invalid @ d 11001da177e4SLinus Torvalds .long __irq_invalid @ e 11011da177e4SLinus Torvalds .long __irq_invalid @ f 11021da177e4SLinus Torvalds 11031da177e4SLinus Torvalds/* 11041da177e4SLinus Torvalds * Data abort dispatcher 11051da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 11061da177e4SLinus Torvalds */ 1107b7ec4795SNicolas Pitre vector_stub dabt, ABT_MODE, 8 11081da177e4SLinus Torvalds 11091da177e4SLinus Torvalds .long __dabt_usr @ 0 (USR_26 / USR_32) 11101da177e4SLinus Torvalds .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32) 11111da177e4SLinus Torvalds .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32) 11121da177e4SLinus Torvalds .long __dabt_svc @ 3 (SVC_26 / SVC_32) 11131da177e4SLinus Torvalds .long __dabt_invalid @ 4 11141da177e4SLinus Torvalds .long __dabt_invalid @ 5 11151da177e4SLinus Torvalds .long __dabt_invalid @ 6 11161da177e4SLinus Torvalds .long __dabt_invalid @ 7 11171da177e4SLinus Torvalds .long __dabt_invalid @ 8 11181da177e4SLinus Torvalds .long __dabt_invalid @ 9 11191da177e4SLinus Torvalds .long __dabt_invalid @ a 11201da177e4SLinus Torvalds .long __dabt_invalid @ b 11211da177e4SLinus Torvalds .long __dabt_invalid @ c 11221da177e4SLinus Torvalds .long __dabt_invalid @ d 11231da177e4SLinus Torvalds .long __dabt_invalid @ e 11241da177e4SLinus Torvalds .long __dabt_invalid @ f 11251da177e4SLinus Torvalds 11261da177e4SLinus Torvalds/* 11271da177e4SLinus Torvalds * Prefetch abort dispatcher 11281da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 11291da177e4SLinus Torvalds */ 1130b7ec4795SNicolas Pitre vector_stub pabt, ABT_MODE, 4 11311da177e4SLinus Torvalds 11321da177e4SLinus Torvalds .long __pabt_usr @ 0 (USR_26 / USR_32) 11331da177e4SLinus Torvalds .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32) 11341da177e4SLinus Torvalds .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32) 11351da177e4SLinus Torvalds .long __pabt_svc @ 3 (SVC_26 / SVC_32) 11361da177e4SLinus Torvalds .long __pabt_invalid @ 4 11371da177e4SLinus Torvalds .long __pabt_invalid @ 5 11381da177e4SLinus Torvalds .long __pabt_invalid @ 6 11391da177e4SLinus Torvalds .long __pabt_invalid @ 7 11401da177e4SLinus Torvalds .long __pabt_invalid @ 8 11411da177e4SLinus Torvalds .long __pabt_invalid @ 9 11421da177e4SLinus Torvalds .long __pabt_invalid @ a 11431da177e4SLinus Torvalds .long __pabt_invalid @ b 11441da177e4SLinus Torvalds .long __pabt_invalid @ c 11451da177e4SLinus Torvalds .long __pabt_invalid @ d 11461da177e4SLinus Torvalds .long __pabt_invalid @ e 11471da177e4SLinus Torvalds .long __pabt_invalid @ f 11481da177e4SLinus Torvalds 11491da177e4SLinus Torvalds/* 11501da177e4SLinus Torvalds * Undef instr entry dispatcher 11511da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 11521da177e4SLinus Torvalds */ 1153b7ec4795SNicolas Pitre vector_stub und, UND_MODE 11541da177e4SLinus Torvalds 11551da177e4SLinus Torvalds .long __und_usr @ 0 (USR_26 / USR_32) 11561da177e4SLinus Torvalds .long __und_invalid @ 1 (FIQ_26 / FIQ_32) 11571da177e4SLinus Torvalds .long __und_invalid @ 2 (IRQ_26 / IRQ_32) 11581da177e4SLinus Torvalds .long __und_svc @ 3 (SVC_26 / SVC_32) 11591da177e4SLinus Torvalds .long __und_invalid @ 4 11601da177e4SLinus Torvalds .long __und_invalid @ 5 11611da177e4SLinus Torvalds .long __und_invalid @ 6 11621da177e4SLinus Torvalds .long __und_invalid @ 7 11631da177e4SLinus Torvalds .long __und_invalid @ 8 11641da177e4SLinus Torvalds .long __und_invalid @ 9 11651da177e4SLinus Torvalds .long __und_invalid @ a 11661da177e4SLinus Torvalds .long __und_invalid @ b 11671da177e4SLinus Torvalds .long __und_invalid @ c 11681da177e4SLinus Torvalds .long __und_invalid @ d 11691da177e4SLinus Torvalds .long __und_invalid @ e 11701da177e4SLinus Torvalds .long __und_invalid @ f 11711da177e4SLinus Torvalds 11721da177e4SLinus Torvalds .align 5 11731da177e4SLinus Torvalds 11741da177e4SLinus Torvalds/*============================================================================= 117519accfd3SRussell King * Address exception handler 117619accfd3SRussell King *----------------------------------------------------------------------------- 117719accfd3SRussell King * These aren't too critical. 117819accfd3SRussell King * (they're not supposed to happen, and won't happen in 32-bit data mode). 117919accfd3SRussell King */ 118019accfd3SRussell King 118119accfd3SRussell Kingvector_addrexcptn: 118219accfd3SRussell King b vector_addrexcptn 118319accfd3SRussell King 118419accfd3SRussell King/*============================================================================= 1185c0e7f7eeSDaniel Thompson * FIQ "NMI" handler 11861da177e4SLinus Torvalds *----------------------------------------------------------------------------- 1187c0e7f7eeSDaniel Thompson * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86 1188c0e7f7eeSDaniel Thompson * systems. 11891da177e4SLinus Torvalds */ 1190c0e7f7eeSDaniel Thompson vector_stub fiq, FIQ_MODE, 4 1191c0e7f7eeSDaniel Thompson 1192c0e7f7eeSDaniel Thompson .long __fiq_usr @ 0 (USR_26 / USR_32) 1193c0e7f7eeSDaniel Thompson .long __fiq_svc @ 1 (FIQ_26 / FIQ_32) 1194c0e7f7eeSDaniel Thompson .long __fiq_svc @ 2 (IRQ_26 / IRQ_32) 1195c0e7f7eeSDaniel Thompson .long __fiq_svc @ 3 (SVC_26 / SVC_32) 1196c0e7f7eeSDaniel Thompson .long __fiq_svc @ 4 1197c0e7f7eeSDaniel Thompson .long __fiq_svc @ 5 1198c0e7f7eeSDaniel Thompson .long __fiq_svc @ 6 1199c0e7f7eeSDaniel Thompson .long __fiq_abt @ 7 1200c0e7f7eeSDaniel Thompson .long __fiq_svc @ 8 1201c0e7f7eeSDaniel Thompson .long __fiq_svc @ 9 1202c0e7f7eeSDaniel Thompson .long __fiq_svc @ a 1203c0e7f7eeSDaniel Thompson .long __fiq_svc @ b 1204c0e7f7eeSDaniel Thompson .long __fiq_svc @ c 1205c0e7f7eeSDaniel Thompson .long __fiq_svc @ d 1206c0e7f7eeSDaniel Thompson .long __fiq_svc @ e 1207c0e7f7eeSDaniel Thompson .long __fiq_svc @ f 12081da177e4SLinus Torvalds 120931b96caeSArd Biesheuvel .globl vector_fiq 1210e39e3f3eSRussell King 1211b9b32bf7SRussell King .section .vectors, "ax", %progbits 1212b48da558SArd Biesheuvel.L__vectors_start: 1213b9b32bf7SRussell King W(b) vector_rst 1214b9b32bf7SRussell King W(b) vector_und 1215b48da558SArd Biesheuvel W(ldr) pc, .L__vectors_start + 0x1000 1216b9b32bf7SRussell King W(b) vector_pabt 1217b9b32bf7SRussell King W(b) vector_dabt 1218b9b32bf7SRussell King W(b) vector_addrexcptn 1219b9b32bf7SRussell King W(b) vector_irq 1220b9b32bf7SRussell King W(b) vector_fiq 12211da177e4SLinus Torvalds 12221da177e4SLinus Torvalds .data 12231da177e4SLinus Torvalds 12241da177e4SLinus Torvalds .globl cr_alignment 12251da177e4SLinus Torvaldscr_alignment: 12261da177e4SLinus Torvalds .space 4 122752108641Seric miao 122852108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 122952108641Seric miao .globl handle_arch_irq 123052108641Seric miaohandle_arch_irq: 123152108641Seric miao .space 4 123252108641Seric miao#endif 1233