xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision d4664b6c987f80338407889c1e3f3abe7e16be94)
1d2912cb1SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-only */
21da177e4SLinus Torvalds/*
31da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
41da177e4SLinus Torvalds *
51da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
61da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
7afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
81da177e4SLinus Torvalds *
91da177e4SLinus Torvalds *  Low-level vector interface routines
101da177e4SLinus Torvalds *
1170b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1270b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
131da177e4SLinus Torvalds */
141da177e4SLinus Torvalds
159b9cf81aSPaul Gortmaker#include <linux/init.h>
169b9cf81aSPaul Gortmaker
176f6f6a70SRob Herring#include <asm/assembler.h>
18f09b9979SNicolas Pitre#include <asm/memory.h>
19753790e7SRussell King#include <asm/glue-df.h>
20753790e7SRussell King#include <asm/glue-pf.h>
211da177e4SLinus Torvalds#include <asm/vfpmacros.h>
224c301f9bSPalmer Dabbelt#ifndef CONFIG_GENERIC_IRQ_MULTI_HANDLER
23a09e64fbSRussell King#include <mach/entry-macro.S>
24243c8654SRob Herring#endif
25d6551e88SRussell King#include <asm/thread_notify.h>
26c4c5716eSCatalin Marinas#include <asm/unwind.h>
27cc20d429SRussell King#include <asm/unistd.h>
28f159f4edSTony Lindgren#include <asm/tls.h>
299f97da78SDavid Howells#include <asm/system_info.h>
30747ffc2fSRussell King#include <asm/uaccess-asm.h>
311da177e4SLinus Torvalds
321da177e4SLinus Torvalds#include "entry-header.S"
33cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
34a0266c21SWang Nan#include <asm/probes.h>
351da177e4SLinus Torvalds
361da177e4SLinus Torvalds/*
37d9600c99SRussell King * Interrupt handling.
38187a51adSRussell King */
39*d4664b6cSArd Biesheuvel	.macro	irq_handler, from_user:req
404c301f9bSPalmer Dabbelt#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
4152108641Seric miao	mov	r0, sp
42*d4664b6cSArd Biesheuvel#ifdef CONFIG_IRQSTACKS
43*d4664b6cSArd Biesheuvel	mov_l	r2, irq_stack_ptr	@ Take base address
44*d4664b6cSArd Biesheuvel	mrc	p15, 0, r3, c13, c0, 4	@ Get CPU offset
45*d4664b6cSArd Biesheuvel#ifdef CONFIG_UNWINDER_ARM
46*d4664b6cSArd Biesheuvel	mov	fpreg, sp		@ Preserve original SP
47*d4664b6cSArd Biesheuvel#else
48*d4664b6cSArd Biesheuvel	mov	r8, fp			@ Preserve original FP
49*d4664b6cSArd Biesheuvel	mov	r9, sp			@ Preserve original SP
50*d4664b6cSArd Biesheuvel#endif
51*d4664b6cSArd Biesheuvel	ldr	sp, [r2, r3]		@ Load SP from per-CPU var
52*d4664b6cSArd Biesheuvel	.if	\from_user == 0
53*d4664b6cSArd BiesheuvelUNWIND(	.setfp	fpreg, sp		)
54*d4664b6cSArd Biesheuvel	@
55*d4664b6cSArd Biesheuvel	@ If we took the interrupt while running in the kernel, we may already
56*d4664b6cSArd Biesheuvel	@ be using the IRQ stack, so revert to the original value in that case.
57*d4664b6cSArd Biesheuvel	@
58*d4664b6cSArd Biesheuvel	subs	r2, sp, r0		@ SP above bottom of IRQ stack?
59*d4664b6cSArd Biesheuvel	rsbscs	r2, r2, #THREAD_SIZE	@ ... and below the top?
60*d4664b6cSArd Biesheuvel	movcs	sp, r0			@ If so, revert to incoming SP
61*d4664b6cSArd Biesheuvel
62*d4664b6cSArd Biesheuvel#ifndef CONFIG_UNWINDER_ARM
63*d4664b6cSArd Biesheuvel	@
64*d4664b6cSArd Biesheuvel	@ Inform the frame pointer unwinder where the next frame lives
65*d4664b6cSArd Biesheuvel	@
66*d4664b6cSArd Biesheuvel	movcc	lr, pc			@ Make LR point into .entry.text so
67*d4664b6cSArd Biesheuvel					@ that we will get a dump of the
68*d4664b6cSArd Biesheuvel					@ exception stack for this frame.
69*d4664b6cSArd Biesheuvel#ifdef CONFIG_CC_IS_GCC
70*d4664b6cSArd Biesheuvel	movcc	ip, r0			@ Store the old SP in the frame record.
71*d4664b6cSArd Biesheuvel	stmdbcc	sp!, {fp, ip, lr, pc}	@ Push frame record
72*d4664b6cSArd Biesheuvel	addcc	fp, sp, #12
73*d4664b6cSArd Biesheuvel#else
74*d4664b6cSArd Biesheuvel	stmdbcc	sp!, {fp, lr}		@ Push frame record
75*d4664b6cSArd Biesheuvel	movcc	fp, sp
76*d4664b6cSArd Biesheuvel#endif // CONFIG_CC_IS_GCC
77*d4664b6cSArd Biesheuvel#endif // CONFIG_UNWINDER_ARM
78*d4664b6cSArd Biesheuvel	.endif
79*d4664b6cSArd Biesheuvel#endif // CONFIG_IRQSTACKS
80*d4664b6cSArd Biesheuvel
81a7b0872eSMark Rutland	bl	generic_handle_arch_irq
82*d4664b6cSArd Biesheuvel
83*d4664b6cSArd Biesheuvel#ifdef CONFIG_IRQSTACKS
84*d4664b6cSArd Biesheuvel#ifdef CONFIG_UNWINDER_ARM
85*d4664b6cSArd Biesheuvel	mov	sp, fpreg		@ Restore original SP
86*d4664b6cSArd Biesheuvel#else
87*d4664b6cSArd Biesheuvel	mov	fp, r8			@ Restore original FP
88*d4664b6cSArd Biesheuvel	mov	sp, r9			@ Restore original SP
89*d4664b6cSArd Biesheuvel#endif // CONFIG_UNWINDER_ARM
90*d4664b6cSArd Biesheuvel#endif // CONFIG_IRQSTACKS
91abeb24aeSMarc Zyngier#else
92cd544ce7SMagnus Damm	arch_irq_handler_default
93abeb24aeSMarc Zyngier#endif
94187a51adSRussell King	.endm
95187a51adSRussell King
96ac8b9c1cSRussell King	.macro	pabt_helper
978dfe7ac9SRussell King	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
98ac8b9c1cSRussell King#ifdef MULTI_PABORT
990402beceSRussell King	ldr	ip, .LCprocfns
100ac8b9c1cSRussell King	mov	lr, pc
1010402beceSRussell King	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
102ac8b9c1cSRussell King#else
103ac8b9c1cSRussell King	bl	CPU_PABORT_HANDLER
104ac8b9c1cSRussell King#endif
105ac8b9c1cSRussell King	.endm
106ac8b9c1cSRussell King
107ac8b9c1cSRussell King	.macro	dabt_helper
108ac8b9c1cSRussell King
109ac8b9c1cSRussell King	@
110ac8b9c1cSRussell King	@ Call the processor-specific abort handler:
111ac8b9c1cSRussell King	@
112da740472SRussell King	@  r2 - pt_regs
1133e287becSRussell King	@  r4 - aborted context pc
1143e287becSRussell King	@  r5 - aborted context psr
115ac8b9c1cSRussell King	@
116ac8b9c1cSRussell King	@ The abort handler must return the aborted address in r0, and
117ac8b9c1cSRussell King	@ the fault status register in r1.  r9 must be preserved.
118ac8b9c1cSRussell King	@
119ac8b9c1cSRussell King#ifdef MULTI_DABORT
1200402beceSRussell King	ldr	ip, .LCprocfns
121ac8b9c1cSRussell King	mov	lr, pc
1220402beceSRussell King	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
123ac8b9c1cSRussell King#else
124ac8b9c1cSRussell King	bl	CPU_DABORT_HANDLER
125ac8b9c1cSRussell King#endif
126ac8b9c1cSRussell King	.endm
127ac8b9c1cSRussell King
128c6089061SRussell King	.section	.entry.text,"ax",%progbits
129785d3cd2SNicolas Pitre
130187a51adSRussell King/*
1311da177e4SLinus Torvalds * Invalid mode handlers
1321da177e4SLinus Torvalds */
133ccea7a19SRussell King	.macro	inv_entry, reason
1345745eef6SRussell King	sub	sp, sp, #PT_REGS_SIZE
135b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
136b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
137b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
138b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
1391da177e4SLinus Torvalds	mov	r1, #\reason
1401da177e4SLinus Torvalds	.endm
1411da177e4SLinus Torvalds
1421da177e4SLinus Torvalds__pabt_invalid:
143ccea7a19SRussell King	inv_entry BAD_PREFETCH
144ccea7a19SRussell King	b	common_invalid
14593ed3970SCatalin MarinasENDPROC(__pabt_invalid)
1461da177e4SLinus Torvalds
1471da177e4SLinus Torvalds__dabt_invalid:
148ccea7a19SRussell King	inv_entry BAD_DATA
149ccea7a19SRussell King	b	common_invalid
15093ed3970SCatalin MarinasENDPROC(__dabt_invalid)
1511da177e4SLinus Torvalds
1521da177e4SLinus Torvalds__irq_invalid:
153ccea7a19SRussell King	inv_entry BAD_IRQ
154ccea7a19SRussell King	b	common_invalid
15593ed3970SCatalin MarinasENDPROC(__irq_invalid)
1561da177e4SLinus Torvalds
1571da177e4SLinus Torvalds__und_invalid:
158ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
1591da177e4SLinus Torvalds
160ccea7a19SRussell King	@
161ccea7a19SRussell King	@ XXX fall through to common_invalid
162ccea7a19SRussell King	@
163ccea7a19SRussell King
164ccea7a19SRussell King@
165ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
166ccea7a19SRussell King@
167ccea7a19SRussell Kingcommon_invalid:
168ccea7a19SRussell King	zero_fp
169ccea7a19SRussell King
170ccea7a19SRussell King	ldmia	r0, {r4 - r6}
171ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
172ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
173ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
174ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
175ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
176ccea7a19SRussell King
1771da177e4SLinus Torvalds	mov	r0, sp
1781da177e4SLinus Torvalds	b	bad_mode
17993ed3970SCatalin MarinasENDPROC(__und_invalid)
1801da177e4SLinus Torvalds
1811da177e4SLinus Torvalds/*
1821da177e4SLinus Torvalds * SVC mode handlers
1831da177e4SLinus Torvalds */
1842dede2d8SNicolas Pitre
1852dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1862dede2d8SNicolas Pitre#define SPFIX(code...) code
1872dede2d8SNicolas Pitre#else
1882dede2d8SNicolas Pitre#define SPFIX(code...)
1892dede2d8SNicolas Pitre#endif
1902dede2d8SNicolas Pitre
1912190fed6SRussell King	.macro	svc_entry, stack_hole=0, trace=1, uaccess=1
192c4c5716eSCatalin Marinas UNWIND(.fnstart		)
193c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
194e6a9dc61SRussell King	sub	sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
195b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
196b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
197b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
198b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
199b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
200b86040a5SCatalin Marinas#else
2012dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
202b86040a5SCatalin Marinas#endif
203b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
204b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
205ccea7a19SRussell King
206b059bdc3SRussell King	ldmia	r0, {r3 - r5}
207b059bdc3SRussell King	add	r7, sp, #S_SP - 4	@ here for interlock avoidance
208b059bdc3SRussell King	mov	r6, #-1			@  ""  ""      ""       ""
209e6a9dc61SRussell King	add	r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
210b059bdc3SRussell King SPFIX(	addeq	r2, r2, #4	)
211b059bdc3SRussell King	str	r3, [sp, #-4]!		@ save the "real" r0 copied
212ccea7a19SRussell King					@ from the exception stack
213ccea7a19SRussell King
214b059bdc3SRussell King	mov	r3, lr
2151da177e4SLinus Torvalds
2161da177e4SLinus Torvalds	@
2171da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
2181da177e4SLinus Torvalds	@
219b059bdc3SRussell King	@  r2 - sp_svc
220b059bdc3SRussell King	@  r3 - lr_svc
221b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
222b059bdc3SRussell King	@  r5 - spsr_<exception>
223b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
2241da177e4SLinus Torvalds	@
225b059bdc3SRussell King	stmia	r7, {r2 - r6}
226f2741b78SRussell King
227e6978e4bSRussell King	get_thread_info tsk
228747ffc2fSRussell King	uaccess_entry tsk, r0, r1, r2, \uaccess
2292190fed6SRussell King
230c0e7f7eeSDaniel Thompson	.if \trace
231f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
232f2741b78SRussell King	bl	trace_hardirqs_off
233f2741b78SRussell King#endif
234c0e7f7eeSDaniel Thompson	.endif
2351da177e4SLinus Torvalds	.endm
2361da177e4SLinus Torvalds
2371da177e4SLinus Torvalds	.align	5
2381da177e4SLinus Torvalds__dabt_svc:
2392190fed6SRussell King	svc_entry uaccess=0
2401da177e4SLinus Torvalds	mov	r2, sp
241da740472SRussell King	dabt_helper
242e16b31bfSMarc Zyngier THUMB(	ldr	r5, [sp, #S_PSR]	)	@ potentially updated CPSR
243b059bdc3SRussell King	svc_exit r5				@ return from exception
244c4c5716eSCatalin Marinas UNWIND(.fnend		)
24593ed3970SCatalin MarinasENDPROC(__dabt_svc)
2461da177e4SLinus Torvalds
2471da177e4SLinus Torvalds	.align	5
2481da177e4SLinus Torvalds__irq_svc:
249ccea7a19SRussell King	svc_entry
250*d4664b6cSArd Biesheuvel	irq_handler from_user=0
2511613cc11SRussell King
252e7289c6dSThomas Gleixner#ifdef CONFIG_PREEMPTION
253706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
254706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
25528fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
25628fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2571da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2581da177e4SLinus Torvalds	blne	svc_preempt
2591da177e4SLinus Torvalds#endif
26030891c90SRussell King
2619b56febeSRussell King	svc_exit r5, irq = 1			@ return from exception
262c4c5716eSCatalin Marinas UNWIND(.fnend		)
26393ed3970SCatalin MarinasENDPROC(__irq_svc)
2641da177e4SLinus Torvalds
2651da177e4SLinus Torvalds	.ltorg
2661da177e4SLinus Torvalds
267e7289c6dSThomas Gleixner#ifdef CONFIG_PREEMPTION
2681da177e4SLinus Torvaldssvc_preempt:
26928fab1a2SRussell King	mov	r8, lr
2701da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
271706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2721da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2736ebbf2ceSRussell King	reteq	r8				@ go again
2741da177e4SLinus Torvalds	b	1b
2751da177e4SLinus Torvalds#endif
2761da177e4SLinus Torvalds
27715ac49b6SRussell King__und_fault:
27815ac49b6SRussell King	@ Correct the PC such that it is pointing at the instruction
27915ac49b6SRussell King	@ which caused the fault.  If the faulting instruction was ARM
28015ac49b6SRussell King	@ the PC will be pointing at the next instruction, and have to
28115ac49b6SRussell King	@ subtract 4.  Otherwise, it is Thumb, and the PC will be
28215ac49b6SRussell King	@ pointing at the second half of the Thumb instruction.  We
28315ac49b6SRussell King	@ have to subtract 2.
28415ac49b6SRussell King	ldr	r2, [r0, #S_PC]
28515ac49b6SRussell King	sub	r2, r2, r1
28615ac49b6SRussell King	str	r2, [r0, #S_PC]
28715ac49b6SRussell King	b	do_undefinstr
28815ac49b6SRussell KingENDPROC(__und_fault)
28915ac49b6SRussell King
2901da177e4SLinus Torvalds	.align	5
2911da177e4SLinus Torvalds__und_svc:
292d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
293d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
294d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
295d30a0c8bSNicolas Pitre	@ the saved context.
296a0266c21SWang Nan	svc_entry MAX_STACK_SIZE
297d30a0c8bSNicolas Pitre#else
298ccea7a19SRussell King	svc_entry
299d30a0c8bSNicolas Pitre#endif
3001da177e4SLinus Torvalds
30115ac49b6SRussell King	mov	r1, #4				@ PC correction to apply
302f77ac2e3SArd Biesheuvel THUMB(	tst	r5, #PSR_T_BIT		)	@ exception taken in Thumb mode?
303f77ac2e3SArd Biesheuvel THUMB(	movne	r1, #2			)	@ if so, fix up PC correction
3041da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
30515ac49b6SRussell King	bl	__und_fault
3061da177e4SLinus Torvalds
30715ac49b6SRussell King__und_svc_finish:
30887eed3c7SRussell King	get_thread_info tsk
309b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr
310b059bdc3SRussell King	svc_exit r5				@ return from exception
311c4c5716eSCatalin Marinas UNWIND(.fnend		)
31293ed3970SCatalin MarinasENDPROC(__und_svc)
3131da177e4SLinus Torvalds
3141da177e4SLinus Torvalds	.align	5
3151da177e4SLinus Torvalds__pabt_svc:
316ccea7a19SRussell King	svc_entry
3174fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
3188dfe7ac9SRussell King	pabt_helper
319b059bdc3SRussell King	svc_exit r5				@ return from exception
320c4c5716eSCatalin Marinas UNWIND(.fnend		)
32193ed3970SCatalin MarinasENDPROC(__pabt_svc)
3221da177e4SLinus Torvalds
3231da177e4SLinus Torvalds	.align	5
324c0e7f7eeSDaniel Thompson__fiq_svc:
325c0e7f7eeSDaniel Thompson	svc_entry trace=0
326c0e7f7eeSDaniel Thompson	mov	r0, sp				@ struct pt_regs *regs
327c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
328c0e7f7eeSDaniel Thompson	svc_exit_via_fiq
329c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
330c0e7f7eeSDaniel ThompsonENDPROC(__fiq_svc)
331c0e7f7eeSDaniel Thompson
332c0e7f7eeSDaniel Thompson	.align	5
33349f680eaSRussell King.LCcralign:
33449f680eaSRussell King	.word	cr_alignment
33548d7927bSPaul Brook#ifdef MULTI_DABORT
3361da177e4SLinus Torvalds.LCprocfns:
3371da177e4SLinus Torvalds	.word	processor
3381da177e4SLinus Torvalds#endif
3391da177e4SLinus Torvalds.LCfp:
3401da177e4SLinus Torvalds	.word	fp_enter
3411da177e4SLinus Torvalds
3421da177e4SLinus Torvalds/*
343c0e7f7eeSDaniel Thompson * Abort mode handlers
344c0e7f7eeSDaniel Thompson */
345c0e7f7eeSDaniel Thompson
346c0e7f7eeSDaniel Thompson@
347c0e7f7eeSDaniel Thompson@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode
348c0e7f7eeSDaniel Thompson@ and reuses the same macros. However in abort mode we must also
349c0e7f7eeSDaniel Thompson@ save/restore lr_abt and spsr_abt to make nested aborts safe.
350c0e7f7eeSDaniel Thompson@
351c0e7f7eeSDaniel Thompson	.align 5
352c0e7f7eeSDaniel Thompson__fiq_abt:
353c0e7f7eeSDaniel Thompson	svc_entry trace=0
354c0e7f7eeSDaniel Thompson
355c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
356c0e7f7eeSDaniel Thompson THUMB( mov	r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
357c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
358c0e7f7eeSDaniel Thompson	mov	r1, lr		@ Save lr_abt
359c0e7f7eeSDaniel Thompson	mrs	r2, spsr	@ Save spsr_abt, abort is now safe
360c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
361c0e7f7eeSDaniel Thompson THUMB( mov	r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
362c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
363c0e7f7eeSDaniel Thompson	stmfd	sp!, {r1 - r2}
364c0e7f7eeSDaniel Thompson
365c0e7f7eeSDaniel Thompson	add	r0, sp, #8			@ struct pt_regs *regs
366c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
367c0e7f7eeSDaniel Thompson
368c0e7f7eeSDaniel Thompson	ldmfd	sp!, {r1 - r2}
369c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
370c0e7f7eeSDaniel Thompson THUMB( mov	r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
371c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
372c0e7f7eeSDaniel Thompson	mov	lr, r1		@ Restore lr_abt, abort is unsafe
373c0e7f7eeSDaniel Thompson	msr	spsr_cxsf, r2	@ Restore spsr_abt
374c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
375c0e7f7eeSDaniel Thompson THUMB( mov	r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
376c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
377c0e7f7eeSDaniel Thompson
378c0e7f7eeSDaniel Thompson	svc_exit_via_fiq
379c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
380c0e7f7eeSDaniel ThompsonENDPROC(__fiq_abt)
381c0e7f7eeSDaniel Thompson
382c0e7f7eeSDaniel Thompson/*
3831da177e4SLinus Torvalds * User mode handlers
3842dede2d8SNicolas Pitre *
3855745eef6SRussell King * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE
3861da177e4SLinus Torvalds */
3872dede2d8SNicolas Pitre
3885745eef6SRussell King#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7)
3892dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3902dede2d8SNicolas Pitre#endif
3912dede2d8SNicolas Pitre
3922190fed6SRussell King	.macro	usr_entry, trace=1, uaccess=1
393c4c5716eSCatalin Marinas UNWIND(.fnstart	)
394c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
3955745eef6SRussell King	sub	sp, sp, #PT_REGS_SIZE
396b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
397b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
398ccea7a19SRussell King
399195b58adSRussell King ATRAP(	mrc	p15, 0, r7, c1, c0, 0)
400195b58adSRussell King ATRAP(	ldr	r8, .LCcralign)
401195b58adSRussell King
402b059bdc3SRussell King	ldmia	r0, {r3 - r5}
403ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
404b059bdc3SRussell King	mov	r6, #-1			@  ""  ""     ""        ""
405ccea7a19SRussell King
406b059bdc3SRussell King	str	r3, [sp]		@ save the "real" r0 copied
407ccea7a19SRussell King					@ from the exception stack
4081da177e4SLinus Torvalds
409195b58adSRussell King ATRAP(	ldr	r8, [r8, #0])
410195b58adSRussell King
4111da177e4SLinus Torvalds	@
4121da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
4131da177e4SLinus Torvalds	@
414b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
415b059bdc3SRussell King	@  r5 - spsr_<exception>
416b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
4171da177e4SLinus Torvalds	@
4181da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
4191da177e4SLinus Torvalds	@
420b059bdc3SRussell King	stmia	r0, {r4 - r6}
421b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
422b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
4231da177e4SLinus Torvalds
4242190fed6SRussell King	.if \uaccess
4252190fed6SRussell King	uaccess_disable ip
4262190fed6SRussell King	.endif
4272190fed6SRussell King
4281da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
429195b58adSRussell King ATRAP(	teq	r8, r7)
430195b58adSRussell King ATRAP( mcrne	p15, 0, r8, c1, c0, 0)
4311da177e4SLinus Torvalds
43250596b75SArd Biesheuvel	reload_current r7, r8
43350596b75SArd Biesheuvel
4341da177e4SLinus Torvalds	@
4351da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
4361da177e4SLinus Torvalds	@
4371da177e4SLinus Torvalds	zero_fp
438f2741b78SRussell King
439c0e7f7eeSDaniel Thompson	.if	\trace
44011b8b25cSRussell King#ifdef CONFIG_TRACE_IRQFLAGS
441f2741b78SRussell King	bl	trace_hardirqs_off
442f2741b78SRussell King#endif
443b0088480SKevin Hilman	ct_user_exit save = 0
444c0e7f7eeSDaniel Thompson	.endif
4451da177e4SLinus Torvalds	.endm
4461da177e4SLinus Torvalds
447b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
448db695c05SRussell King#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS)
449b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
450b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
451b49c0f24SNicolas Pitre#else
452b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
453b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
454b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
455b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
456c12366baSLinus Walleij	ldr	r0, =TASK_SIZE
457c12366baSLinus Walleij	cmp	r4, r0
45840fb79c8SNicolas Pitre	blhs	kuser_cmpxchg64_fixup
459b49c0f24SNicolas Pitre#endif
460b49c0f24SNicolas Pitre#endif
461b49c0f24SNicolas Pitre	.endm
462b49c0f24SNicolas Pitre
4631da177e4SLinus Torvalds	.align	5
4641da177e4SLinus Torvalds__dabt_usr:
4652190fed6SRussell King	usr_entry uaccess=0
466b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4671da177e4SLinus Torvalds	mov	r2, sp
468da740472SRussell King	dabt_helper
469da740472SRussell King	b	ret_from_exception
470c4c5716eSCatalin Marinas UNWIND(.fnend		)
47193ed3970SCatalin MarinasENDPROC(__dabt_usr)
4721da177e4SLinus Torvalds
4731da177e4SLinus Torvalds	.align	5
4741da177e4SLinus Torvalds__irq_usr:
475ccea7a19SRussell King	usr_entry
476bc089602SRussell King	kuser_cmpxchg_check
477*d4664b6cSArd Biesheuvel	irq_handler from_user=1
4781613cc11SRussell King	get_thread_info tsk
4791da177e4SLinus Torvalds	mov	why, #0
4809fc2552aSMing Lei	b	ret_to_user_from_irq
481c4c5716eSCatalin Marinas UNWIND(.fnend		)
48293ed3970SCatalin MarinasENDPROC(__irq_usr)
4831da177e4SLinus Torvalds
4841da177e4SLinus Torvalds	.ltorg
4851da177e4SLinus Torvalds
4861da177e4SLinus Torvalds	.align	5
4871da177e4SLinus Torvalds__und_usr:
4882190fed6SRussell King	usr_entry uaccess=0
489bc089602SRussell King
490b059bdc3SRussell King	mov	r2, r4
491b059bdc3SRussell King	mov	r3, r5
4921da177e4SLinus Torvalds
49315ac49b6SRussell King	@ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
49415ac49b6SRussell King	@      faulting instruction depending on Thumb mode.
49515ac49b6SRussell King	@ r3 = regs->ARM_cpsr
4961da177e4SLinus Torvalds	@
49715ac49b6SRussell King	@ The emulation code returns using r9 if it has emulated the
49815ac49b6SRussell King	@ instruction, or the more conventional lr if we are to treat
49915ac49b6SRussell King	@ this as a real undefined instruction
5001da177e4SLinus Torvalds	@
50114327c66SRussell King	badr	r9, ret_from_exception
50215ac49b6SRussell King
5031417a6b8SCatalin Marinas	@ IRQs must be enabled before attempting to read the instruction from
5041417a6b8SCatalin Marinas	@ user space since that could cause a page/translation fault if the
5051417a6b8SCatalin Marinas	@ page table was modified by another CPU.
5061417a6b8SCatalin Marinas	enable_irq
5071417a6b8SCatalin Marinas
508cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
50915ac49b6SRussell King	bne	__und_usr_thumb
51015ac49b6SRussell King	sub	r4, r2, #4			@ ARM instr at LR - 4
51115ac49b6SRussell King1:	ldrt	r0, [r4]
512457c2403SBen Dooks ARM_BE8(rev	r0, r0)				@ little endian instruction
513457c2403SBen Dooks
5142190fed6SRussell King	uaccess_disable ip
5152190fed6SRussell King
51615ac49b6SRussell King	@ r0 = 32-bit ARM instruction which caused the exception
51715ac49b6SRussell King	@ r2 = PC value for the following instruction (:= regs->ARM_pc)
51815ac49b6SRussell King	@ r4 = PC value for the faulting instruction
51915ac49b6SRussell King	@ lr = 32-bit undefined instruction function
52014327c66SRussell King	badr	lr, __und_usr_fault_32
52115ac49b6SRussell King	b	call_fpe
52215ac49b6SRussell King
52315ac49b6SRussell King__und_usr_thumb:
524cb170a45SPaul Brook	@ Thumb instruction
52515ac49b6SRussell King	sub	r4, r2, #2			@ First half of thumb instr at LR - 2
526ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
527ef4c5368SDave Martin/*
528ef4c5368SDave Martin * Thumb-2 instruction handling.  Note that because pre-v6 and >= v6 platforms
529ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at
530ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6.  This allows simplifying assumptions to be
531ef4c5368SDave Martin * made about .arch directives.
532ef4c5368SDave Martin */
533ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
534ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
535ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE
536ef4c5368SDave Martin	ldr	r5, .LCcpu_architecture
537ef4c5368SDave Martin	ldr	r5, [r5]
538ef4c5368SDave Martin	cmp	r5, #CPU_ARCH_ARMv7
53915ac49b6SRussell King	blo	__und_usr_fault_16		@ 16bit undefined instruction
540ef4c5368SDave Martin/*
541ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so
542ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless.  Temporarily
543ef4c5368SDave Martin * override the assembler target arch with the minimum required instead:
544ef4c5368SDave Martin */
545ef4c5368SDave Martin	.arch	armv6t2
546ef4c5368SDave Martin#endif
54715ac49b6SRussell King2:	ldrht	r5, [r4]
548f8fe23ecSVictor KamenskyARM_BE8(rev16	r5, r5)				@ little endian instruction
54985519189SDave Martin	cmp	r5, #0xe800			@ 32bit instruction if xx != 0
5502190fed6SRussell King	blo	__und_usr_fault_16_pan		@ 16bit undefined instruction
55115ac49b6SRussell King3:	ldrht	r0, [r2]
552f8fe23ecSVictor KamenskyARM_BE8(rev16	r0, r0)				@ little endian instruction
5532190fed6SRussell King	uaccess_disable ip
554cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
55515ac49b6SRussell King	str	r2, [sp, #S_PC]			@ it's a 2x16bit instr, update
556cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
55714327c66SRussell King	badr	lr, __und_usr_fault_32
55815ac49b6SRussell King	@ r0 = the two 16-bit Thumb instructions which caused the exception
55915ac49b6SRussell King	@ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
56015ac49b6SRussell King	@ r4 = PC value for the first 16-bit Thumb instruction
56115ac49b6SRussell King	@ lr = 32bit undefined instruction function
562ef4c5368SDave Martin
563ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
564ef4c5368SDave Martin/* If the target arch was overridden, change it back: */
565ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K
566ef4c5368SDave Martin	.arch	armv6k
567cb170a45SPaul Brook#else
568ef4c5368SDave Martin	.arch	armv6
569ef4c5368SDave Martin#endif
570ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */
571ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
57215ac49b6SRussell King	b	__und_usr_fault_16
573cb170a45SPaul Brook#endif
574c4c5716eSCatalin Marinas UNWIND(.fnend)
57593ed3970SCatalin MarinasENDPROC(__und_usr)
576cb170a45SPaul Brook
5771da177e4SLinus Torvalds/*
57815ac49b6SRussell King * The out of line fixup for the ldrt instructions above.
5791da177e4SLinus Torvalds */
580c4a84ae3SArd Biesheuvel	.pushsection .text.fixup, "ax"
581667d1b48SWill Deacon	.align	2
5823780f7abSArun K S4:	str     r4, [sp, #S_PC]			@ retry current instruction
5836ebbf2ceSRussell King	ret	r9
5844260415fSRussell King	.popsection
5854260415fSRussell King	.pushsection __ex_table,"a"
586cb170a45SPaul Brook	.long	1b, 4b
587c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
588cb170a45SPaul Brook	.long	2b, 4b
589cb170a45SPaul Brook	.long	3b, 4b
590cb170a45SPaul Brook#endif
5914260415fSRussell King	.popsection
5921da177e4SLinus Torvalds
5931da177e4SLinus Torvalds/*
5941da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5951da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5961da177e4SLinus Torvalds *
5971da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5981da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5991da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
6001da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
6011da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
6021da177e4SLinus Torvalds *
603b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
604b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
605b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
606b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
607b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
608b5872db4SCatalin Marinas * NEON handler code.
609b5872db4SCatalin Marinas *
6101da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
61115ac49b6SRussell King *  r0  = instruction opcode (32-bit ARM or two 16-bit Thumb)
61215ac49b6SRussell King *  r2  = PC value to resume execution after successful emulation
613db6ccbb6SRussell King *  r9  = normal "successful" return address
61415ac49b6SRussell King *  r10 = this threads thread_info structure
615db6ccbb6SRussell King *  lr  = unrecognised instruction return address
6161417a6b8SCatalin Marinas * IRQs enabled, FIQs enabled.
6171da177e4SLinus Torvalds */
618cb170a45SPaul Brook	@
619cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
620cb170a45SPaul Brook	@
621cb170a45SPaul Brook#ifdef CONFIG_NEON
622d3f79584SRussell King	get_thread_info r10			@ get current thread
623cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
624cb170a45SPaul Brook	b	2f
625cb170a45SPaul Brook#endif
6261da177e4SLinus Torvaldscall_fpe:
627d3f79584SRussell King	get_thread_info r10			@ get current thread
628b5872db4SCatalin Marinas#ifdef CONFIG_NEON
629cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
630d3f79584SRussell King2:	ldr	r5, [r6], #4			@ mask value
631b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
632d3f79584SRussell King	cmp	r5, #0				@ end mask?
633d3f79584SRussell King	beq	1f
634d3f79584SRussell King	and	r8, r0, r5
635b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
636b5872db4SCatalin Marinas	bne	2b
637b5872db4SCatalin Marinas	mov	r7, #1
638b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
639b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
640b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
641b5872db4SCatalin Marinas1:
642b5872db4SCatalin Marinas#endif
6431da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
644cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
6456ebbf2ceSRussell King	reteq	lr
6461da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
647b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
6481da177e4SLinus Torvalds	mov	r7, #1
6491da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
650b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
651b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
6521da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
6531da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
6541da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
6551da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
656e44fc388SStefan Agner	movscs	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
6571da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
6581da177e4SLinus Torvalds#endif
659b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
660b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
661b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
662b86040a5SCatalin Marinas	nop
6631da177e4SLinus Torvalds
6646ebbf2ceSRussell King	ret.w	lr				@ CP#0
665b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
666b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
6676ebbf2ceSRussell King	ret.w	lr				@ CP#3
6686ebbf2ceSRussell King	ret.w	lr				@ CP#4
6696ebbf2ceSRussell King	ret.w	lr				@ CP#5
6706ebbf2ceSRussell King	ret.w	lr				@ CP#6
6716ebbf2ceSRussell King	ret.w	lr				@ CP#7
6726ebbf2ceSRussell King	ret.w	lr				@ CP#8
6736ebbf2ceSRussell King	ret.w	lr				@ CP#9
6741da177e4SLinus Torvalds#ifdef CONFIG_VFP
675b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
676b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
6771da177e4SLinus Torvalds#else
6786ebbf2ceSRussell King	ret.w	lr				@ CP#10 (VFP)
6796ebbf2ceSRussell King	ret.w	lr				@ CP#11 (VFP)
6801da177e4SLinus Torvalds#endif
6816ebbf2ceSRussell King	ret.w	lr				@ CP#12
6826ebbf2ceSRussell King	ret.w	lr				@ CP#13
6836ebbf2ceSRussell King	ret.w	lr				@ CP#14 (Debug)
6846ebbf2ceSRussell King	ret.w	lr				@ CP#15 (Control)
6851da177e4SLinus Torvalds
686ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE
687ef4c5368SDave Martin	.align	2
688ef4c5368SDave Martin.LCcpu_architecture:
689ef4c5368SDave Martin	.word	__cpu_architecture
690ef4c5368SDave Martin#endif
691ef4c5368SDave Martin
692b5872db4SCatalin Marinas#ifdef CONFIG_NEON
693b5872db4SCatalin Marinas	.align	6
694b5872db4SCatalin Marinas
695cb170a45SPaul Brook.LCneon_arm_opcodes:
696b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
697b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
698b5872db4SCatalin Marinas
699b5872db4SCatalin Marinas	.word	0xff100000			@ mask
700b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
701b5872db4SCatalin Marinas
702b5872db4SCatalin Marinas	.word	0x00000000			@ mask
703b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
704cb170a45SPaul Brook
705cb170a45SPaul Brook.LCneon_thumb_opcodes:
706cb170a45SPaul Brook	.word	0xef000000			@ mask
707cb170a45SPaul Brook	.word	0xef000000			@ opcode
708cb170a45SPaul Brook
709cb170a45SPaul Brook	.word	0xff100000			@ mask
710cb170a45SPaul Brook	.word	0xf9000000			@ opcode
711cb170a45SPaul Brook
712cb170a45SPaul Brook	.word	0x00000000			@ mask
713cb170a45SPaul Brook	.word	0x00000000			@ opcode
714b5872db4SCatalin Marinas#endif
715b5872db4SCatalin Marinas
7161da177e4SLinus Torvaldsdo_fpe:
7171da177e4SLinus Torvalds	ldr	r4, .LCfp
7181da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
7191da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
7201da177e4SLinus Torvalds
7211da177e4SLinus Torvalds/*
7221da177e4SLinus Torvalds * The FP module is called with these registers set:
7231da177e4SLinus Torvalds *  r0  = instruction
7241da177e4SLinus Torvalds *  r2  = PC+4
7251da177e4SLinus Torvalds *  r9  = normal "successful" return address
7261da177e4SLinus Torvalds *  r10 = FP workspace
7271da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
7281da177e4SLinus Torvalds */
7291da177e4SLinus Torvalds
730124efc27SSantosh Shilimkar	.pushsection .data
7311abd3502SRussell King	.align	2
7321da177e4SLinus TorvaldsENTRY(fp_enter)
733db6ccbb6SRussell King	.word	no_fp
734124efc27SSantosh Shilimkar	.popsection
7351da177e4SLinus Torvalds
73683e686eaSCatalin MarinasENTRY(no_fp)
7376ebbf2ceSRussell King	ret	lr
73883e686eaSCatalin MarinasENDPROC(no_fp)
739db6ccbb6SRussell King
74015ac49b6SRussell King__und_usr_fault_32:
74115ac49b6SRussell King	mov	r1, #4
74215ac49b6SRussell King	b	1f
7432190fed6SRussell King__und_usr_fault_16_pan:
7442190fed6SRussell King	uaccess_disable ip
74515ac49b6SRussell King__und_usr_fault_16:
74615ac49b6SRussell King	mov	r1, #2
7471417a6b8SCatalin Marinas1:	mov	r0, sp
74814327c66SRussell King	badr	lr, ret_from_exception
74915ac49b6SRussell King	b	__und_fault
75015ac49b6SRussell KingENDPROC(__und_usr_fault_32)
75115ac49b6SRussell KingENDPROC(__und_usr_fault_16)
7521da177e4SLinus Torvalds
7531da177e4SLinus Torvalds	.align	5
7541da177e4SLinus Torvalds__pabt_usr:
755ccea7a19SRussell King	usr_entry
7564fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
7578dfe7ac9SRussell King	pabt_helper
758c4c5716eSCatalin Marinas UNWIND(.fnend		)
7591da177e4SLinus Torvalds	/* fall through */
7601da177e4SLinus Torvalds/*
7611da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
7621da177e4SLinus Torvalds */
7631da177e4SLinus TorvaldsENTRY(ret_from_exception)
764c4c5716eSCatalin Marinas UNWIND(.fnstart	)
765c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7661da177e4SLinus Torvalds	get_thread_info tsk
7671da177e4SLinus Torvalds	mov	why, #0
7681da177e4SLinus Torvalds	b	ret_to_user
769c4c5716eSCatalin Marinas UNWIND(.fnend		)
77093ed3970SCatalin MarinasENDPROC(__pabt_usr)
77193ed3970SCatalin MarinasENDPROC(ret_from_exception)
7721da177e4SLinus Torvalds
773c0e7f7eeSDaniel Thompson	.align	5
774c0e7f7eeSDaniel Thompson__fiq_usr:
775c0e7f7eeSDaniel Thompson	usr_entry trace=0
776c0e7f7eeSDaniel Thompson	kuser_cmpxchg_check
777c0e7f7eeSDaniel Thompson	mov	r0, sp				@ struct pt_regs *regs
778c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
779c0e7f7eeSDaniel Thompson	get_thread_info tsk
780c0e7f7eeSDaniel Thompson	restore_user_regs fast = 0, offset = 0
781c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
782c0e7f7eeSDaniel ThompsonENDPROC(__fiq_usr)
783c0e7f7eeSDaniel Thompson
7841da177e4SLinus Torvalds/*
7851da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
7861da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
7871da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
7881da177e4SLinus Torvalds */
7891da177e4SLinus TorvaldsENTRY(__switch_to)
790c4c5716eSCatalin Marinas UNWIND(.fnstart	)
791c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7921da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
793b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
794b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
795b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
796b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
797a4780adeSAndré Hentschel	ldr	r4, [r2, #TI_TP_VALUE]
798a4780adeSAndré Hentschel	ldr	r5, [r2, #TI_TP_VALUE + 4]
799247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
8001eef5d2fSRussell King	mrc	p15, 0, r6, c3, c0, 0		@ Get domain register
8011eef5d2fSRussell King	str	r6, [r1, #TI_CPU_DOMAIN]	@ Save old domain register
802d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
803afeb90caSHyok S. Choi#endif
804a4780adeSAndré Hentschel	switch_tls r1, r4, r5, r3, r7
805050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
806df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
807df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
808ffa47aa6SArnd Bergmann	.if (TSK_STACK_CANARY > IMM12_MASK)
809ffa47aa6SArnd Bergmann	add	r7, r7, #TSK_STACK_CANARY & ~IMM12_MASK
810ffa47aa6SArnd Bergmann	.endif
811ffa47aa6SArnd Bergmann	ldr	r7, [r7, #TSK_STACK_CANARY & IMM12_MASK]
81250596b75SArd Biesheuvel#elif defined(CONFIG_CURRENT_POINTER_IN_TPIDRURO)
81318ed1c01SArd Biesheuvel	mov	r7, r2				@ Preserve 'next'
814df0698beSNicolas Pitre#endif
815247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
8161da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
817afeb90caSHyok S. Choi#endif
818d6551e88SRussell King	mov	r5, r0
819d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
820d6551e88SRussell King	ldr	r0, =thread_notify_head
821d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
822d6551e88SRussell King	bl	atomic_notifier_call_chain
823050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
824df0698beSNicolas Pitre	str	r7, [r8]
825df0698beSNicolas Pitre#endif
826b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
827d6551e88SRussell King	mov	r0, r5
82850596b75SArd Biesheuvel	set_current r7
829b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
830b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
831b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
832b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
833c4c5716eSCatalin Marinas UNWIND(.fnend		)
83493ed3970SCatalin MarinasENDPROC(__switch_to)
8351da177e4SLinus Torvalds
8361da177e4SLinus Torvalds	__INIT
8372d2669b6SNicolas Pitre
8382d2669b6SNicolas Pitre/*
8392d2669b6SNicolas Pitre * User helpers.
8402d2669b6SNicolas Pitre *
8412d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
8422d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
8432d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
8442d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
8452d2669b6SNicolas Pitre *
846dc7a12bdSMauro Carvalho Chehab * See Documentation/arm/kernel_user_helpers.rst for formal definitions.
8472d2669b6SNicolas Pitre */
848b86040a5SCatalin Marinas THUMB(	.arm	)
8492d2669b6SNicolas Pitre
850ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
851ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
852ba9b5d76SNicolas Pitre	bx	\reg
853ba9b5d76SNicolas Pitre#else
8546ebbf2ceSRussell King	ret	\reg
855ba9b5d76SNicolas Pitre#endif
856ba9b5d76SNicolas Pitre	.endm
857ba9b5d76SNicolas Pitre
8585b43e7a3SRussell King	.macro	kuser_pad, sym, size
8595b43e7a3SRussell King	.if	(. - \sym) & 3
8605b43e7a3SRussell King	.rept	4 - (. - \sym) & 3
8615b43e7a3SRussell King	.byte	0
8625b43e7a3SRussell King	.endr
8635b43e7a3SRussell King	.endif
8645b43e7a3SRussell King	.rept	(\size - (. - \sym)) / 4
8655b43e7a3SRussell King	.word	0xe7fddef1
8665b43e7a3SRussell King	.endr
8675b43e7a3SRussell King	.endm
8685b43e7a3SRussell King
869f6f91b0dSRussell King#ifdef CONFIG_KUSER_HELPERS
8702d2669b6SNicolas Pitre	.align	5
8712d2669b6SNicolas Pitre	.globl	__kuser_helper_start
8722d2669b6SNicolas Pitre__kuser_helper_start:
8732d2669b6SNicolas Pitre
8742d2669b6SNicolas Pitre/*
87540fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
87640fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
8777c612bfdSNicolas Pitre */
8787c612bfdSNicolas Pitre
87940fb79c8SNicolas Pitre__kuser_cmpxchg64:				@ 0xffff0f60
88040fb79c8SNicolas Pitre
881db695c05SRussell King#if defined(CONFIG_CPU_32v6K)
88240fb79c8SNicolas Pitre
88340fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, r7}
88440fb79c8SNicolas Pitre	ldrd	r4, r5, [r0]			@ load old val
88540fb79c8SNicolas Pitre	ldrd	r6, r7, [r1]			@ load new val
88640fb79c8SNicolas Pitre	smp_dmb	arm
88740fb79c8SNicolas Pitre1:	ldrexd	r0, r1, [r2]			@ load current val
88840fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
889e44fc388SStefan Agner	eorseq	r3, r1, r5			@ compare with oldval (2)
89040fb79c8SNicolas Pitre	strexdeq r3, r6, r7, [r2]		@ store newval if eq
89140fb79c8SNicolas Pitre	teqeq	r3, #1				@ success?
89240fb79c8SNicolas Pitre	beq	1b				@ if no then retry
89340fb79c8SNicolas Pitre	smp_dmb	arm
89440fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set returned val and C flag
89540fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, r7}
8965a97d0aeSWill Deacon	usr_ret	lr
89740fb79c8SNicolas Pitre
89840fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP)
89940fb79c8SNicolas Pitre
90040fb79c8SNicolas Pitre#ifdef CONFIG_MMU
90140fb79c8SNicolas Pitre
90240fb79c8SNicolas Pitre	/*
90340fb79c8SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg64
90440fb79c8SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
90540fb79c8SNicolas Pitre	 * causing another process/thread to be scheduled in the middle of
90640fb79c8SNicolas Pitre	 * the critical sequence.  The same strategy as for cmpxchg is used.
90740fb79c8SNicolas Pitre	 */
90840fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, lr}
90940fb79c8SNicolas Pitre	ldmia	r0, {r4, r5}			@ load old val
91040fb79c8SNicolas Pitre	ldmia	r1, {r6, lr}			@ load new val
91140fb79c8SNicolas Pitre1:	ldmia	r2, {r0, r1}			@ load current val
91240fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
913e44fc388SStefan Agner	eorseq	r3, r1, r5			@ compare with oldval (2)
914e44fc388SStefan Agner2:	stmiaeq	r2, {r6, lr}			@ store newval if eq
91540fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
91640fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, pc}
91740fb79c8SNicolas Pitre
91840fb79c8SNicolas Pitre	.text
91940fb79c8SNicolas Pitrekuser_cmpxchg64_fixup:
92040fb79c8SNicolas Pitre	@ Called from kuser_cmpxchg_fixup.
9213ad55155SRussell King	@ r4 = address of interrupted insn (must be preserved).
92240fb79c8SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
92340fb79c8SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
9243ad55155SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
92540fb79c8SNicolas Pitre	mov	r7, #0xffff0fff
92640fb79c8SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
9273ad55155SRussell King	subs	r8, r4, r7
928e44fc388SStefan Agner	rsbscs	r8, r8, #(2b - 1b)
92940fb79c8SNicolas Pitre	strcs	r7, [sp, #S_PC]
93040fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6
93140fb79c8SNicolas Pitre	bcc	kuser_cmpxchg32_fixup
93240fb79c8SNicolas Pitre#endif
9336ebbf2ceSRussell King	ret	lr
93440fb79c8SNicolas Pitre	.previous
93540fb79c8SNicolas Pitre
93640fb79c8SNicolas Pitre#else
93740fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing"
93840fb79c8SNicolas Pitre	mov	r0, #-1
93940fb79c8SNicolas Pitre	adds	r0, r0, #0
94040fb79c8SNicolas Pitre	usr_ret	lr
94140fb79c8SNicolas Pitre#endif
94240fb79c8SNicolas Pitre
94340fb79c8SNicolas Pitre#else
94440fb79c8SNicolas Pitre#error "incoherent kernel configuration"
94540fb79c8SNicolas Pitre#endif
94640fb79c8SNicolas Pitre
9475b43e7a3SRussell King	kuser_pad __kuser_cmpxchg64, 64
94840fb79c8SNicolas Pitre
9497c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
950ed3768a8SDave Martin	smp_dmb	arm
951ba9b5d76SNicolas Pitre	usr_ret	lr
9527c612bfdSNicolas Pitre
9535b43e7a3SRussell King	kuser_pad __kuser_memory_barrier, 32
9547c612bfdSNicolas Pitre
9552d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
9562d2669b6SNicolas Pitre
957db695c05SRussell King#if __LINUX_ARM_ARCH__ < 6
9582d2669b6SNicolas Pitre
95949bca4c2SNicolas Pitre#ifdef CONFIG_MMU
960b49c0f24SNicolas Pitre
961b49c0f24SNicolas Pitre	/*
962b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
963b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
964b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
965b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
966b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
967b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
968b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
969b49c0f24SNicolas Pitre	 */
970b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
971b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
972b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
973b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
974b49c0f24SNicolas Pitre	usr_ret	lr
975b49c0f24SNicolas Pitre
976b49c0f24SNicolas Pitre	.text
97740fb79c8SNicolas Pitrekuser_cmpxchg32_fixup:
978b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
979b059bdc3SRussell King	@ r4 = address of interrupted insn (must be preserved).
980b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
981b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
982b059bdc3SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
983b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
984b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
985b059bdc3SRussell King	subs	r8, r4, r7
986e44fc388SStefan Agner	rsbscs	r8, r8, #(2b - 1b)
987b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
9886ebbf2ceSRussell King	ret	lr
989b49c0f24SNicolas Pitre	.previous
990b49c0f24SNicolas Pitre
99149bca4c2SNicolas Pitre#else
99249bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
99349bca4c2SNicolas Pitre	mov	r0, #-1
99449bca4c2SNicolas Pitre	adds	r0, r0, #0
995ba9b5d76SNicolas Pitre	usr_ret	lr
996b49c0f24SNicolas Pitre#endif
9972d2669b6SNicolas Pitre
9982d2669b6SNicolas Pitre#else
9992d2669b6SNicolas Pitre
1000ed3768a8SDave Martin	smp_dmb	arm
1001b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
10022d2669b6SNicolas Pitre	subs	r3, r3, r0
10032d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
1004b49c0f24SNicolas Pitre	teqeq	r3, #1
1005b49c0f24SNicolas Pitre	beq	1b
10062d2669b6SNicolas Pitre	rsbs	r0, r3, #0
1007b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
1008f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
1009f00ec48fSRussell King	ALT_UP(usr_ret	lr)
10102d2669b6SNicolas Pitre
10112d2669b6SNicolas Pitre#endif
10122d2669b6SNicolas Pitre
10135b43e7a3SRussell King	kuser_pad __kuser_cmpxchg, 32
10142d2669b6SNicolas Pitre
10152d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
1016f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
1017ba9b5d76SNicolas Pitre	usr_ret	lr
1018f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
10195b43e7a3SRussell King	kuser_pad __kuser_get_tls, 16
10205b43e7a3SRussell King	.rep	3
1021f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
1022f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
10232d2669b6SNicolas Pitre
10242d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
10252d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
10262d2669b6SNicolas Pitre
10272d2669b6SNicolas Pitre	.globl	__kuser_helper_end
10282d2669b6SNicolas Pitre__kuser_helper_end:
10292d2669b6SNicolas Pitre
1030f6f91b0dSRussell King#endif
1031f6f91b0dSRussell King
1032b86040a5SCatalin Marinas THUMB(	.thumb	)
10332d2669b6SNicolas Pitre
10341da177e4SLinus Torvalds/*
10351da177e4SLinus Torvalds * Vector stubs.
10361da177e4SLinus Torvalds *
103719accfd3SRussell King * This code is copied to 0xffff1000 so we can use branches in the
103819accfd3SRussell King * vectors, rather than ldr's.  Note that this code must not exceed
103919accfd3SRussell King * a page size.
10401da177e4SLinus Torvalds *
10411da177e4SLinus Torvalds * Common stub entry macro:
10421da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1043ccea7a19SRussell King *
1044ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
1045ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
10461da177e4SLinus Torvalds */
1047b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10481da177e4SLinus Torvalds	.align	5
10491da177e4SLinus Torvalds
10501da177e4SLinus Torvaldsvector_\name:
10511da177e4SLinus Torvalds	.if \correction
10521da177e4SLinus Torvalds	sub	lr, lr, #\correction
10531da177e4SLinus Torvalds	.endif
10541da177e4SLinus Torvalds
1055ccea7a19SRussell King	@
1056ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1057ccea7a19SRussell King	@ (parent CPSR)
1058ccea7a19SRussell King	@
1059ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1060ccea7a19SRussell King	mrs	lr, spsr
1061ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1062ccea7a19SRussell King
1063ccea7a19SRussell King	@
1064ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1065ccea7a19SRussell King	@
1066ccea7a19SRussell King	mrs	r0, cpsr
1067b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1068ccea7a19SRussell King	msr	spsr_cxsf, r0
1069ccea7a19SRussell King
1070ccea7a19SRussell King	@
1071ccea7a19SRussell King	@ the branch table must immediately follow this code
1072ccea7a19SRussell King	@
1073ccea7a19SRussell King	and	lr, lr, #0x0f
1074b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1075b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1076b7ec4795SNicolas Pitre	mov	r0, sp
1077b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1078ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
107993ed3970SCatalin MarinasENDPROC(vector_\name)
108088987ef9SCatalin Marinas
108188987ef9SCatalin Marinas	.align	2
108288987ef9SCatalin Marinas	@ handler addresses follow this label
108388987ef9SCatalin Marinas1:
10841da177e4SLinus Torvalds	.endm
10851da177e4SLinus Torvalds
1086b9b32bf7SRussell King	.section .stubs, "ax", %progbits
108719accfd3SRussell King	@ This must be the first word
108819accfd3SRussell King	.word	vector_swi
108919accfd3SRussell King
109019accfd3SRussell Kingvector_rst:
109119accfd3SRussell King ARM(	swi	SYS_ERROR0	)
109219accfd3SRussell King THUMB(	svc	#0		)
109319accfd3SRussell King THUMB(	nop			)
109419accfd3SRussell King	b	vector_und
109519accfd3SRussell King
10961da177e4SLinus Torvalds/*
10971da177e4SLinus Torvalds * Interrupt dispatcher
10981da177e4SLinus Torvalds */
1099b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
11001da177e4SLinus Torvalds
11011da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
11021da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
11031da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
11041da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
11051da177e4SLinus Torvalds	.long	__irq_invalid			@  4
11061da177e4SLinus Torvalds	.long	__irq_invalid			@  5
11071da177e4SLinus Torvalds	.long	__irq_invalid			@  6
11081da177e4SLinus Torvalds	.long	__irq_invalid			@  7
11091da177e4SLinus Torvalds	.long	__irq_invalid			@  8
11101da177e4SLinus Torvalds	.long	__irq_invalid			@  9
11111da177e4SLinus Torvalds	.long	__irq_invalid			@  a
11121da177e4SLinus Torvalds	.long	__irq_invalid			@  b
11131da177e4SLinus Torvalds	.long	__irq_invalid			@  c
11141da177e4SLinus Torvalds	.long	__irq_invalid			@  d
11151da177e4SLinus Torvalds	.long	__irq_invalid			@  e
11161da177e4SLinus Torvalds	.long	__irq_invalid			@  f
11171da177e4SLinus Torvalds
11181da177e4SLinus Torvalds/*
11191da177e4SLinus Torvalds * Data abort dispatcher
11201da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11211da177e4SLinus Torvalds */
1122b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
11231da177e4SLinus Torvalds
11241da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
11251da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
11261da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
11271da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
11281da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
11291da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
11301da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
11311da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
11321da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
11331da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
11341da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
11351da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
11361da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
11371da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
11381da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
11391da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
11401da177e4SLinus Torvalds
11411da177e4SLinus Torvalds/*
11421da177e4SLinus Torvalds * Prefetch abort dispatcher
11431da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11441da177e4SLinus Torvalds */
1145b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
11461da177e4SLinus Torvalds
11471da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
11481da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
11491da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
11501da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
11511da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
11521da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
11531da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
11541da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11551da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11561da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11571da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11581da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11591da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11601da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11611da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11621da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11631da177e4SLinus Torvalds
11641da177e4SLinus Torvalds/*
11651da177e4SLinus Torvalds * Undef instr entry dispatcher
11661da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11671da177e4SLinus Torvalds */
1168b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11691da177e4SLinus Torvalds
11701da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11711da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11721da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11731da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11741da177e4SLinus Torvalds	.long	__und_invalid			@  4
11751da177e4SLinus Torvalds	.long	__und_invalid			@  5
11761da177e4SLinus Torvalds	.long	__und_invalid			@  6
11771da177e4SLinus Torvalds	.long	__und_invalid			@  7
11781da177e4SLinus Torvalds	.long	__und_invalid			@  8
11791da177e4SLinus Torvalds	.long	__und_invalid			@  9
11801da177e4SLinus Torvalds	.long	__und_invalid			@  a
11811da177e4SLinus Torvalds	.long	__und_invalid			@  b
11821da177e4SLinus Torvalds	.long	__und_invalid			@  c
11831da177e4SLinus Torvalds	.long	__und_invalid			@  d
11841da177e4SLinus Torvalds	.long	__und_invalid			@  e
11851da177e4SLinus Torvalds	.long	__und_invalid			@  f
11861da177e4SLinus Torvalds
11871da177e4SLinus Torvalds	.align	5
11881da177e4SLinus Torvalds
11891da177e4SLinus Torvalds/*=============================================================================
119019accfd3SRussell King * Address exception handler
119119accfd3SRussell King *-----------------------------------------------------------------------------
119219accfd3SRussell King * These aren't too critical.
119319accfd3SRussell King * (they're not supposed to happen, and won't happen in 32-bit data mode).
119419accfd3SRussell King */
119519accfd3SRussell King
119619accfd3SRussell Kingvector_addrexcptn:
119719accfd3SRussell King	b	vector_addrexcptn
119819accfd3SRussell King
119919accfd3SRussell King/*=============================================================================
1200c0e7f7eeSDaniel Thompson * FIQ "NMI" handler
12011da177e4SLinus Torvalds *-----------------------------------------------------------------------------
1202c0e7f7eeSDaniel Thompson * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86
1203c0e7f7eeSDaniel Thompson * systems.
12041da177e4SLinus Torvalds */
1205c0e7f7eeSDaniel Thompson	vector_stub	fiq, FIQ_MODE, 4
1206c0e7f7eeSDaniel Thompson
1207c0e7f7eeSDaniel Thompson	.long	__fiq_usr			@  0  (USR_26 / USR_32)
1208c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  1  (FIQ_26 / FIQ_32)
1209c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  2  (IRQ_26 / IRQ_32)
1210c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  3  (SVC_26 / SVC_32)
1211c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  4
1212c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  5
1213c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  6
1214c0e7f7eeSDaniel Thompson	.long	__fiq_abt			@  7
1215c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  8
1216c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  9
1217c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  a
1218c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  b
1219c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  c
1220c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  d
1221c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  e
1222c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  f
12231da177e4SLinus Torvalds
122431b96caeSArd Biesheuvel	.globl	vector_fiq
1225e39e3f3eSRussell King
1226b9b32bf7SRussell King	.section .vectors, "ax", %progbits
1227b48da558SArd Biesheuvel.L__vectors_start:
1228b9b32bf7SRussell King	W(b)	vector_rst
1229b9b32bf7SRussell King	W(b)	vector_und
1230b48da558SArd Biesheuvel	W(ldr)	pc, .L__vectors_start + 0x1000
1231b9b32bf7SRussell King	W(b)	vector_pabt
1232b9b32bf7SRussell King	W(b)	vector_dabt
1233b9b32bf7SRussell King	W(b)	vector_addrexcptn
1234b9b32bf7SRussell King	W(b)	vector_irq
1235b9b32bf7SRussell King	W(b)	vector_fiq
12361da177e4SLinus Torvalds
12371da177e4SLinus Torvalds	.data
12381abd3502SRussell King	.align	2
12391da177e4SLinus Torvalds
12401da177e4SLinus Torvalds	.globl	cr_alignment
12411da177e4SLinus Torvaldscr_alignment:
12421da177e4SLinus Torvalds	.space	4
1243