xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision cd544ce754ac2432ffcc0626ea802d2b30876b50)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
18f09b9979SNicolas Pitre#include <asm/memory.h>
191da177e4SLinus Torvalds#include <asm/glue.h>
201da177e4SLinus Torvalds#include <asm/vfpmacros.h>
21a09e64fbSRussell King#include <mach/entry-macro.S>
22d6551e88SRussell King#include <asm/thread_notify.h>
23c4c5716eSCatalin Marinas#include <asm/unwind.h>
24cc20d429SRussell King#include <asm/unistd.h>
25f159f4edSTony Lindgren#include <asm/tls.h>
261da177e4SLinus Torvalds
271da177e4SLinus Torvalds#include "entry-header.S"
28*cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
291da177e4SLinus Torvalds
301da177e4SLinus Torvalds/*
31187a51adSRussell King * Interrupt handling.  Preserves r7, r8, r9
32187a51adSRussell King */
33187a51adSRussell King	.macro	irq_handler
3452108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
3552108641Seric miao	ldr	r5, =handle_arch_irq
3652108641Seric miao	mov	r0, sp
3752108641Seric miao	ldr	r5, [r5]
3852108641Seric miao	adr	lr, BSYM(9997f)
3952108641Seric miao	teq	r5, #0
4052108641Seric miao	movne	pc, r5
4152108641Seric miao#endif
42*cd544ce7SMagnus Damm	arch_irq_handler_default
4352108641Seric miao9997:
44187a51adSRussell King	.endm
45187a51adSRussell King
46785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES
47785d3cd2SNicolas Pitre	.section	.kprobes.text,"ax",%progbits
48785d3cd2SNicolas Pitre#else
49785d3cd2SNicolas Pitre	.text
50785d3cd2SNicolas Pitre#endif
51785d3cd2SNicolas Pitre
52187a51adSRussell King/*
531da177e4SLinus Torvalds * Invalid mode handlers
541da177e4SLinus Torvalds */
55ccea7a19SRussell King	.macro	inv_entry, reason
56ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
57b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
58b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
59b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
60b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
611da177e4SLinus Torvalds	mov	r1, #\reason
621da177e4SLinus Torvalds	.endm
631da177e4SLinus Torvalds
641da177e4SLinus Torvalds__pabt_invalid:
65ccea7a19SRussell King	inv_entry BAD_PREFETCH
66ccea7a19SRussell King	b	common_invalid
6793ed3970SCatalin MarinasENDPROC(__pabt_invalid)
681da177e4SLinus Torvalds
691da177e4SLinus Torvalds__dabt_invalid:
70ccea7a19SRussell King	inv_entry BAD_DATA
71ccea7a19SRussell King	b	common_invalid
7293ed3970SCatalin MarinasENDPROC(__dabt_invalid)
731da177e4SLinus Torvalds
741da177e4SLinus Torvalds__irq_invalid:
75ccea7a19SRussell King	inv_entry BAD_IRQ
76ccea7a19SRussell King	b	common_invalid
7793ed3970SCatalin MarinasENDPROC(__irq_invalid)
781da177e4SLinus Torvalds
791da177e4SLinus Torvalds__und_invalid:
80ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
811da177e4SLinus Torvalds
82ccea7a19SRussell King	@
83ccea7a19SRussell King	@ XXX fall through to common_invalid
84ccea7a19SRussell King	@
85ccea7a19SRussell King
86ccea7a19SRussell King@
87ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
88ccea7a19SRussell King@
89ccea7a19SRussell Kingcommon_invalid:
90ccea7a19SRussell King	zero_fp
91ccea7a19SRussell King
92ccea7a19SRussell King	ldmia	r0, {r4 - r6}
93ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
94ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
95ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
96ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
97ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
98ccea7a19SRussell King
991da177e4SLinus Torvalds	mov	r0, sp
1001da177e4SLinus Torvalds	b	bad_mode
10193ed3970SCatalin MarinasENDPROC(__und_invalid)
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvalds/*
1041da177e4SLinus Torvalds * SVC mode handlers
1051da177e4SLinus Torvalds */
1062dede2d8SNicolas Pitre
1072dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1082dede2d8SNicolas Pitre#define SPFIX(code...) code
1092dede2d8SNicolas Pitre#else
1102dede2d8SNicolas Pitre#define SPFIX(code...)
1112dede2d8SNicolas Pitre#endif
1122dede2d8SNicolas Pitre
113d30a0c8bSNicolas Pitre	.macro	svc_entry, stack_hole=0
114c4c5716eSCatalin Marinas UNWIND(.fnstart		)
115c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
116b86040a5SCatalin Marinas	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
117b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
118b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
119b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
120b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
121b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
122b86040a5SCatalin Marinas#else
1232dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
124b86040a5SCatalin Marinas#endif
125b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
126b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
127ccea7a19SRussell King
128ccea7a19SRussell King	ldmia	r0, {r1 - r3}
129b86040a5SCatalin Marinas	add	r5, sp, #S_SP - 4	@ here for interlock avoidance
130ccea7a19SRussell King	mov	r4, #-1			@  ""  ""      ""       ""
131b86040a5SCatalin Marinas	add	r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
132b86040a5SCatalin Marinas SPFIX(	addeq	r0, r0, #4	)
133b86040a5SCatalin Marinas	str	r1, [sp, #-4]!		@ save the "real" r0 copied
134ccea7a19SRussell King					@ from the exception stack
135ccea7a19SRussell King
1361da177e4SLinus Torvalds	mov	r1, lr
1371da177e4SLinus Torvalds
1381da177e4SLinus Torvalds	@
1391da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1401da177e4SLinus Torvalds	@
1411da177e4SLinus Torvalds	@  r0 - sp_svc
1421da177e4SLinus Torvalds	@  r1 - lr_svc
1431da177e4SLinus Torvalds	@  r2 - lr_<exception>, already fixed up for correct return/restart
1441da177e4SLinus Torvalds	@  r3 - spsr_<exception>
1451da177e4SLinus Torvalds	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
1461da177e4SLinus Torvalds	@
1471da177e4SLinus Torvalds	stmia	r5, {r0 - r4}
1481da177e4SLinus Torvalds	.endm
1491da177e4SLinus Torvalds
1501da177e4SLinus Torvalds	.align	5
1511da177e4SLinus Torvalds__dabt_svc:
152ccea7a19SRussell King	svc_entry
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	@
1551da177e4SLinus Torvalds	@ get ready to re-enable interrupts if appropriate
1561da177e4SLinus Torvalds	@
1571da177e4SLinus Torvalds	mrs	r9, cpsr
1581da177e4SLinus Torvalds	tst	r3, #PSR_I_BIT
1591da177e4SLinus Torvalds	biceq	r9, r9, #PSR_I_BIT
1601da177e4SLinus Torvalds
1611da177e4SLinus Torvalds	@
1621da177e4SLinus Torvalds	@ Call the processor-specific abort handler:
1631da177e4SLinus Torvalds	@
1641da177e4SLinus Torvalds	@  r2 - aborted context pc
1651da177e4SLinus Torvalds	@  r3 - aborted context cpsr
1661da177e4SLinus Torvalds	@
1671da177e4SLinus Torvalds	@ The abort handler must return the aborted address in r0, and
1681da177e4SLinus Torvalds	@ the fault status register in r1.  r9 must be preserved.
1691da177e4SLinus Torvalds	@
17048d7927bSPaul Brook#ifdef MULTI_DABORT
1711da177e4SLinus Torvalds	ldr	r4, .LCprocfns
1721da177e4SLinus Torvalds	mov	lr, pc
17348d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_DABT_FUNC]
1741da177e4SLinus Torvalds#else
17548d7927bSPaul Brook	bl	CPU_DABORT_HANDLER
1761da177e4SLinus Torvalds#endif
1771da177e4SLinus Torvalds
1781da177e4SLinus Torvalds	@
1791da177e4SLinus Torvalds	@ set desired IRQ state, then call main handler
1801da177e4SLinus Torvalds	@
1811da177e4SLinus Torvalds	msr	cpsr_c, r9
1821da177e4SLinus Torvalds	mov	r2, sp
1831da177e4SLinus Torvalds	bl	do_DataAbort
1841da177e4SLinus Torvalds
1851da177e4SLinus Torvalds	@
1861da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
1871da177e4SLinus Torvalds	@
188ac78884eSRussell King	disable_irq_notrace
1891da177e4SLinus Torvalds
1901da177e4SLinus Torvalds	@
1911da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
1921da177e4SLinus Torvalds	@
193b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]
194b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
195c4c5716eSCatalin Marinas UNWIND(.fnend		)
19693ed3970SCatalin MarinasENDPROC(__dabt_svc)
1971da177e4SLinus Torvalds
1981da177e4SLinus Torvalds	.align	5
1991da177e4SLinus Torvalds__irq_svc:
200ccea7a19SRussell King	svc_entry
201ccea7a19SRussell King
202ac78884eSRussell King#ifdef CONFIG_TRACE_IRQFLAGS
203ac78884eSRussell King	bl	trace_hardirqs_off
204ac78884eSRussell King#endif
2051da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
206706fdd9fSRussell King	get_thread_info tsk
207706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
208706fdd9fSRussell King	add	r7, r8, #1			@ increment it
209706fdd9fSRussell King	str	r7, [tsk, #TI_PREEMPT]
2101da177e4SLinus Torvalds#endif
211ccea7a19SRussell King
212187a51adSRussell King	irq_handler
2131da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
21428fab1a2SRussell King	str	r8, [tsk, #TI_PREEMPT]		@ restore preempt count
215706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
21628fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
21728fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2181da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2191da177e4SLinus Torvalds	blne	svc_preempt
2201da177e4SLinus Torvalds#endif
221b86040a5SCatalin Marinas	ldr	r4, [sp, #S_PSR]		@ irqs are already disabled
2227ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
223b86040a5SCatalin Marinas	tst	r4, #PSR_I_BIT
2247ad1bcb2SRussell King	bleq	trace_hardirqs_on
2257ad1bcb2SRussell King#endif
226b86040a5SCatalin Marinas	svc_exit r4				@ return from exception
227c4c5716eSCatalin Marinas UNWIND(.fnend		)
22893ed3970SCatalin MarinasENDPROC(__irq_svc)
2291da177e4SLinus Torvalds
2301da177e4SLinus Torvalds	.ltorg
2311da177e4SLinus Torvalds
2321da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2331da177e4SLinus Torvaldssvc_preempt:
23428fab1a2SRussell King	mov	r8, lr
2351da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
236706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2371da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
23828fab1a2SRussell King	moveq	pc, r8				@ go again
2391da177e4SLinus Torvalds	b	1b
2401da177e4SLinus Torvalds#endif
2411da177e4SLinus Torvalds
2421da177e4SLinus Torvalds	.align	5
2431da177e4SLinus Torvalds__und_svc:
244d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
245d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
246d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
247d30a0c8bSNicolas Pitre	@ the saved context.
248d30a0c8bSNicolas Pitre	svc_entry 64
249d30a0c8bSNicolas Pitre#else
250ccea7a19SRussell King	svc_entry
251d30a0c8bSNicolas Pitre#endif
2521da177e4SLinus Torvalds
2531da177e4SLinus Torvalds	@
2541da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2551da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2561da177e4SLinus Torvalds	@ this as a real undefined instruction
2571da177e4SLinus Torvalds	@
2581da177e4SLinus Torvalds	@  r0 - instruction
2591da177e4SLinus Torvalds	@
26083e686eaSCatalin Marinas#ifndef	CONFIG_THUMB2_KERNEL
2611da177e4SLinus Torvalds	ldr	r0, [r2, #-4]
26283e686eaSCatalin Marinas#else
26383e686eaSCatalin Marinas	ldrh	r0, [r2, #-2]			@ Thumb instruction at LR - 2
26483e686eaSCatalin Marinas	and	r9, r0, #0xf800
26583e686eaSCatalin Marinas	cmp	r9, #0xe800			@ 32-bit instruction if xx >= 0
26683e686eaSCatalin Marinas	ldrhhs	r9, [r2]			@ bottom 16 bits
26783e686eaSCatalin Marinas	orrhs	r0, r9, r0, lsl #16
26883e686eaSCatalin Marinas#endif
269b86040a5SCatalin Marinas	adr	r9, BSYM(1f)
2701da177e4SLinus Torvalds	bl	call_fpe
2711da177e4SLinus Torvalds
2721da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
2731da177e4SLinus Torvalds	bl	do_undefinstr
2741da177e4SLinus Torvalds
2751da177e4SLinus Torvalds	@
2761da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2771da177e4SLinus Torvalds	@
278ac78884eSRussell King1:	disable_irq_notrace
2791da177e4SLinus Torvalds
2801da177e4SLinus Torvalds	@
2811da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2821da177e4SLinus Torvalds	@
283b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]		@ Get SVC cpsr
284b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
285c4c5716eSCatalin Marinas UNWIND(.fnend		)
28693ed3970SCatalin MarinasENDPROC(__und_svc)
2871da177e4SLinus Torvalds
2881da177e4SLinus Torvalds	.align	5
2891da177e4SLinus Torvalds__pabt_svc:
290ccea7a19SRussell King	svc_entry
2911da177e4SLinus Torvalds
2921da177e4SLinus Torvalds	@
2931da177e4SLinus Torvalds	@ re-enable interrupts if appropriate
2941da177e4SLinus Torvalds	@
2951da177e4SLinus Torvalds	mrs	r9, cpsr
2961da177e4SLinus Torvalds	tst	r3, #PSR_I_BIT
2971da177e4SLinus Torvalds	biceq	r9, r9, #PSR_I_BIT
2981da177e4SLinus Torvalds
29948d7927bSPaul Brook	mov	r0, r2			@ pass address of aborted instruction.
3004fb28474SKirill A. Shutemov#ifdef MULTI_PABORT
30148d7927bSPaul Brook	ldr	r4, .LCprocfns
30248d7927bSPaul Brook	mov	lr, pc
30348d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_PABT_FUNC]
30448d7927bSPaul Brook#else
3054fb28474SKirill A. Shutemov	bl	CPU_PABORT_HANDLER
30648d7927bSPaul Brook#endif
30748d7927bSPaul Brook	msr	cpsr_c, r9			@ Maybe enable interrupts
3084fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
3091da177e4SLinus Torvalds	bl	do_PrefetchAbort		@ call abort handler
3101da177e4SLinus Torvalds
3111da177e4SLinus Torvalds	@
3121da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
3131da177e4SLinus Torvalds	@
314ac78884eSRussell King	disable_irq_notrace
3151da177e4SLinus Torvalds
3161da177e4SLinus Torvalds	@
3171da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
3181da177e4SLinus Torvalds	@
319b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]
320b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
321c4c5716eSCatalin Marinas UNWIND(.fnend		)
32293ed3970SCatalin MarinasENDPROC(__pabt_svc)
3231da177e4SLinus Torvalds
3241da177e4SLinus Torvalds	.align	5
32549f680eaSRussell King.LCcralign:
32649f680eaSRussell King	.word	cr_alignment
32748d7927bSPaul Brook#ifdef MULTI_DABORT
3281da177e4SLinus Torvalds.LCprocfns:
3291da177e4SLinus Torvalds	.word	processor
3301da177e4SLinus Torvalds#endif
3311da177e4SLinus Torvalds.LCfp:
3321da177e4SLinus Torvalds	.word	fp_enter
3331da177e4SLinus Torvalds
3341da177e4SLinus Torvalds/*
3351da177e4SLinus Torvalds * User mode handlers
3362dede2d8SNicolas Pitre *
3372dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
3381da177e4SLinus Torvalds */
3392dede2d8SNicolas Pitre
3402dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
3412dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3422dede2d8SNicolas Pitre#endif
3432dede2d8SNicolas Pitre
344ccea7a19SRussell King	.macro	usr_entry
345c4c5716eSCatalin Marinas UNWIND(.fnstart	)
346c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
347ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
348b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
349b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
350ccea7a19SRussell King
351ccea7a19SRussell King	ldmia	r0, {r1 - r3}
352ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
353ccea7a19SRussell King	mov	r4, #-1			@  ""  ""     ""        ""
354ccea7a19SRussell King
355ccea7a19SRussell King	str	r1, [sp]		@ save the "real" r0 copied
356ccea7a19SRussell King					@ from the exception stack
3571da177e4SLinus Torvalds
3581da177e4SLinus Torvalds	@
3591da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3601da177e4SLinus Torvalds	@
3611da177e4SLinus Torvalds	@  r2 - lr_<exception>, already fixed up for correct return/restart
3621da177e4SLinus Torvalds	@  r3 - spsr_<exception>
3631da177e4SLinus Torvalds	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
3641da177e4SLinus Torvalds	@
3651da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3661da177e4SLinus Torvalds	@
367ccea7a19SRussell King	stmia	r0, {r2 - r4}
368b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
369b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3701da177e4SLinus Torvalds
3711da177e4SLinus Torvalds	@
3721da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
3731da177e4SLinus Torvalds	@
37449f680eaSRussell King	alignment_trap r0
3751da177e4SLinus Torvalds
3761da177e4SLinus Torvalds	@
3771da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3781da177e4SLinus Torvalds	@
3791da177e4SLinus Torvalds	zero_fp
3801da177e4SLinus Torvalds	.endm
3811da177e4SLinus Torvalds
382b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
383b49c0f24SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
384b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
385b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
386b49c0f24SNicolas Pitre#else
387b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
388b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
389b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
390b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
391b49c0f24SNicolas Pitre	cmp	r2, #TASK_SIZE
392b49c0f24SNicolas Pitre	blhs	kuser_cmpxchg_fixup
393b49c0f24SNicolas Pitre#endif
394b49c0f24SNicolas Pitre#endif
395b49c0f24SNicolas Pitre	.endm
396b49c0f24SNicolas Pitre
3971da177e4SLinus Torvalds	.align	5
3981da177e4SLinus Torvalds__dabt_usr:
399ccea7a19SRussell King	usr_entry
400b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4011da177e4SLinus Torvalds
4021da177e4SLinus Torvalds	@
4031da177e4SLinus Torvalds	@ Call the processor-specific abort handler:
4041da177e4SLinus Torvalds	@
4051da177e4SLinus Torvalds	@  r2 - aborted context pc
4061da177e4SLinus Torvalds	@  r3 - aborted context cpsr
4071da177e4SLinus Torvalds	@
4081da177e4SLinus Torvalds	@ The abort handler must return the aborted address in r0, and
4091da177e4SLinus Torvalds	@ the fault status register in r1.
4101da177e4SLinus Torvalds	@
41148d7927bSPaul Brook#ifdef MULTI_DABORT
4121da177e4SLinus Torvalds	ldr	r4, .LCprocfns
4131da177e4SLinus Torvalds	mov	lr, pc
41448d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_DABT_FUNC]
4151da177e4SLinus Torvalds#else
41648d7927bSPaul Brook	bl	CPU_DABORT_HANDLER
4171da177e4SLinus Torvalds#endif
4181da177e4SLinus Torvalds
4191da177e4SLinus Torvalds	@
4201da177e4SLinus Torvalds	@ IRQs on, then call the main handler
4211da177e4SLinus Torvalds	@
4221ec42c0cSRussell King	enable_irq
4231da177e4SLinus Torvalds	mov	r2, sp
424b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
4251da177e4SLinus Torvalds	b	do_DataAbort
426c4c5716eSCatalin Marinas UNWIND(.fnend		)
42793ed3970SCatalin MarinasENDPROC(__dabt_usr)
4281da177e4SLinus Torvalds
4291da177e4SLinus Torvalds	.align	5
4301da177e4SLinus Torvalds__irq_usr:
431ccea7a19SRussell King	usr_entry
432b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4331da177e4SLinus Torvalds
4341da177e4SLinus Torvalds	get_thread_info tsk
4351da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
436706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
437706fdd9fSRussell King	add	r7, r8, #1			@ increment it
438706fdd9fSRussell King	str	r7, [tsk, #TI_PREEMPT]
4391da177e4SLinus Torvalds#endif
440ccea7a19SRussell King
441187a51adSRussell King	irq_handler
4421da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
443706fdd9fSRussell King	ldr	r0, [tsk, #TI_PREEMPT]
444706fdd9fSRussell King	str	r8, [tsk, #TI_PREEMPT]
4451da177e4SLinus Torvalds	teq	r0, r7
446b86040a5SCatalin Marinas ARM(	strne	r0, [r0, -r0]	)
447b86040a5SCatalin Marinas THUMB(	movne	r0, #0		)
448b86040a5SCatalin Marinas THUMB(	strne	r0, [r0]	)
4491da177e4SLinus Torvalds#endif
450ccea7a19SRussell King
4511da177e4SLinus Torvalds	mov	why, #0
4521da177e4SLinus Torvalds	b	ret_to_user
453c4c5716eSCatalin Marinas UNWIND(.fnend		)
45493ed3970SCatalin MarinasENDPROC(__irq_usr)
4551da177e4SLinus Torvalds
4561da177e4SLinus Torvalds	.ltorg
4571da177e4SLinus Torvalds
4581da177e4SLinus Torvalds	.align	5
4591da177e4SLinus Torvalds__und_usr:
460ccea7a19SRussell King	usr_entry
4611da177e4SLinus Torvalds
4621da177e4SLinus Torvalds	@
4631da177e4SLinus Torvalds	@ fall through to the emulation code, which returns using r9 if
4641da177e4SLinus Torvalds	@ it has emulated the instruction, or the more conventional lr
4651da177e4SLinus Torvalds	@ if we are to treat this as a real undefined instruction
4661da177e4SLinus Torvalds	@
4671da177e4SLinus Torvalds	@  r0 - instruction
4681da177e4SLinus Torvalds	@
469b86040a5SCatalin Marinas	adr	r9, BSYM(ret_from_exception)
470b86040a5SCatalin Marinas	adr	lr, BSYM(__und_usr_unknown)
471cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
472b86040a5SCatalin Marinas	itet	eq				@ explicit IT needed for the 1f label
473cb170a45SPaul Brook	subeq	r4, r2, #4			@ ARM instr at LR - 4
474cb170a45SPaul Brook	subne	r4, r2, #2			@ Thumb instr at LR - 2
475cb170a45SPaul Brook1:	ldreqt	r0, [r4]
47626584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8
47726584853SCatalin Marinas	reveq	r0, r0				@ little endian instruction
47826584853SCatalin Marinas#endif
479cb170a45SPaul Brook	beq	call_fpe
480cb170a45SPaul Brook	@ Thumb instruction
481cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
482b86040a5SCatalin Marinas2:
483b86040a5SCatalin Marinas ARM(	ldrht	r5, [r4], #2	)
484b86040a5SCatalin Marinas THUMB(	ldrht	r5, [r4]	)
485b86040a5SCatalin Marinas THUMB(	add	r4, r4, #2	)
486cb170a45SPaul Brook	and	r0, r5, #0xf800			@ mask bits 111x x... .... ....
487cb170a45SPaul Brook	cmp	r0, #0xe800			@ 32bit instruction if xx != 0
488cb170a45SPaul Brook	blo	__und_usr_unknown
489cb170a45SPaul Brook3:	ldrht	r0, [r4]
490cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
491cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
492cb170a45SPaul Brook#else
493cb170a45SPaul Brook	b	__und_usr_unknown
494cb170a45SPaul Brook#endif
495c4c5716eSCatalin Marinas UNWIND(.fnend		)
49693ed3970SCatalin MarinasENDPROC(__und_usr)
497cb170a45SPaul Brook
4981da177e4SLinus Torvalds	@
4991da177e4SLinus Torvalds	@ fallthrough to call_fpe
5001da177e4SLinus Torvalds	@
5011da177e4SLinus Torvalds
5021da177e4SLinus Torvalds/*
5031da177e4SLinus Torvalds * The out of line fixup for the ldrt above.
5041da177e4SLinus Torvalds */
5054260415fSRussell King	.pushsection .fixup, "ax"
506cb170a45SPaul Brook4:	mov	pc, r9
5074260415fSRussell King	.popsection
5084260415fSRussell King	.pushsection __ex_table,"a"
509cb170a45SPaul Brook	.long	1b, 4b
510cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
511cb170a45SPaul Brook	.long	2b, 4b
512cb170a45SPaul Brook	.long	3b, 4b
513cb170a45SPaul Brook#endif
5144260415fSRussell King	.popsection
5151da177e4SLinus Torvalds
5161da177e4SLinus Torvalds/*
5171da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5181da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5191da177e4SLinus Torvalds *
5201da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5211da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5221da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5231da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5241da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5251da177e4SLinus Torvalds *
526b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
527b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
528b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
529b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
530b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
531b5872db4SCatalin Marinas * NEON handler code.
532b5872db4SCatalin Marinas *
5331da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
5341da177e4SLinus Torvalds *  r0  = instruction opcode.
5351da177e4SLinus Torvalds *  r2  = PC+4
536db6ccbb6SRussell King *  r9  = normal "successful" return address
5371da177e4SLinus Torvalds *  r10 = this threads thread_info structure.
538db6ccbb6SRussell King *  lr  = unrecognised instruction return address
5391da177e4SLinus Torvalds */
540cb170a45SPaul Brook	@
541cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
542cb170a45SPaul Brook	@
543cb170a45SPaul Brook#ifdef CONFIG_NEON
544cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
545cb170a45SPaul Brook	b	2f
546cb170a45SPaul Brook#endif
5471da177e4SLinus Torvaldscall_fpe:
548b5872db4SCatalin Marinas#ifdef CONFIG_NEON
549cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
550b5872db4SCatalin Marinas2:
551b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ mask value
552b5872db4SCatalin Marinas	cmp	r7, #0				@ end mask?
553b5872db4SCatalin Marinas	beq	1f
554b5872db4SCatalin Marinas	and	r8, r0, r7
555b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
556b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
557b5872db4SCatalin Marinas	bne	2b
558b5872db4SCatalin Marinas	get_thread_info r10
559b5872db4SCatalin Marinas	mov	r7, #1
560b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
561b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
562b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
563b5872db4SCatalin Marinas1:
564b5872db4SCatalin Marinas#endif
5651da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
566cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5671da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
5681da177e4SLinus Torvalds	and	r8, r0, #0x0f000000		@ mask out op-code bits
5691da177e4SLinus Torvalds	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)?
5701da177e4SLinus Torvalds#endif
5711da177e4SLinus Torvalds	moveq	pc, lr
5721da177e4SLinus Torvalds	get_thread_info r10			@ get current thread
5731da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
574b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
5751da177e4SLinus Torvalds	mov	r7, #1
5761da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
577b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
578b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
5791da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
5801da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
5811da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
5821da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
5831da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
5841da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
5851da177e4SLinus Torvalds#endif
586b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
587b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
588b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
589b86040a5SCatalin Marinas	nop
5901da177e4SLinus Torvalds
591a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#0
592b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
593b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
594a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#3
595c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
596c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
597c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
598c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
599c17fad11SLennert Buytenhek#else
600a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#4
601a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#5
602a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#6
603c17fad11SLennert Buytenhek#endif
604a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#7
605a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#8
606a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#9
6071da177e4SLinus Torvalds#ifdef CONFIG_VFP
608b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
609b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
6101da177e4SLinus Torvalds#else
611a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#10 (VFP)
612a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#11 (VFP)
6131da177e4SLinus Torvalds#endif
614a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#12
615a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#13
616a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#14 (Debug)
617a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#15 (Control)
6181da177e4SLinus Torvalds
619b5872db4SCatalin Marinas#ifdef CONFIG_NEON
620b5872db4SCatalin Marinas	.align	6
621b5872db4SCatalin Marinas
622cb170a45SPaul Brook.LCneon_arm_opcodes:
623b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
624b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
625b5872db4SCatalin Marinas
626b5872db4SCatalin Marinas	.word	0xff100000			@ mask
627b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
628b5872db4SCatalin Marinas
629b5872db4SCatalin Marinas	.word	0x00000000			@ mask
630b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
631cb170a45SPaul Brook
632cb170a45SPaul Brook.LCneon_thumb_opcodes:
633cb170a45SPaul Brook	.word	0xef000000			@ mask
634cb170a45SPaul Brook	.word	0xef000000			@ opcode
635cb170a45SPaul Brook
636cb170a45SPaul Brook	.word	0xff100000			@ mask
637cb170a45SPaul Brook	.word	0xf9000000			@ opcode
638cb170a45SPaul Brook
639cb170a45SPaul Brook	.word	0x00000000			@ mask
640cb170a45SPaul Brook	.word	0x00000000			@ opcode
641b5872db4SCatalin Marinas#endif
642b5872db4SCatalin Marinas
6431da177e4SLinus Torvaldsdo_fpe:
6445d25ac03SRussell King	enable_irq
6451da177e4SLinus Torvalds	ldr	r4, .LCfp
6461da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6471da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6481da177e4SLinus Torvalds
6491da177e4SLinus Torvalds/*
6501da177e4SLinus Torvalds * The FP module is called with these registers set:
6511da177e4SLinus Torvalds *  r0  = instruction
6521da177e4SLinus Torvalds *  r2  = PC+4
6531da177e4SLinus Torvalds *  r9  = normal "successful" return address
6541da177e4SLinus Torvalds *  r10 = FP workspace
6551da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6561da177e4SLinus Torvalds */
6571da177e4SLinus Torvalds
658124efc27SSantosh Shilimkar	.pushsection .data
6591da177e4SLinus TorvaldsENTRY(fp_enter)
660db6ccbb6SRussell King	.word	no_fp
661124efc27SSantosh Shilimkar	.popsection
6621da177e4SLinus Torvalds
66383e686eaSCatalin MarinasENTRY(no_fp)
66483e686eaSCatalin Marinas	mov	pc, lr
66583e686eaSCatalin MarinasENDPROC(no_fp)
666db6ccbb6SRussell King
667db6ccbb6SRussell King__und_usr_unknown:
668ecbab71cSRussell King	enable_irq
6691da177e4SLinus Torvalds	mov	r0, sp
670b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
6711da177e4SLinus Torvalds	b	do_undefinstr
67293ed3970SCatalin MarinasENDPROC(__und_usr_unknown)
6731da177e4SLinus Torvalds
6741da177e4SLinus Torvalds	.align	5
6751da177e4SLinus Torvalds__pabt_usr:
676ccea7a19SRussell King	usr_entry
6771da177e4SLinus Torvalds
67848d7927bSPaul Brook	mov	r0, r2			@ pass address of aborted instruction.
6794fb28474SKirill A. Shutemov#ifdef MULTI_PABORT
68048d7927bSPaul Brook	ldr	r4, .LCprocfns
68148d7927bSPaul Brook	mov	lr, pc
68248d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_PABT_FUNC]
68348d7927bSPaul Brook#else
6844fb28474SKirill A. Shutemov	bl	CPU_PABORT_HANDLER
68548d7927bSPaul Brook#endif
6861ec42c0cSRussell King	enable_irq				@ Enable interrupts
6874fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
6881da177e4SLinus Torvalds	bl	do_PrefetchAbort		@ call abort handler
689c4c5716eSCatalin Marinas UNWIND(.fnend		)
6901da177e4SLinus Torvalds	/* fall through */
6911da177e4SLinus Torvalds/*
6921da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
6931da177e4SLinus Torvalds */
6941da177e4SLinus TorvaldsENTRY(ret_from_exception)
695c4c5716eSCatalin Marinas UNWIND(.fnstart	)
696c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6971da177e4SLinus Torvalds	get_thread_info tsk
6981da177e4SLinus Torvalds	mov	why, #0
6991da177e4SLinus Torvalds	b	ret_to_user
700c4c5716eSCatalin Marinas UNWIND(.fnend		)
70193ed3970SCatalin MarinasENDPROC(__pabt_usr)
70293ed3970SCatalin MarinasENDPROC(ret_from_exception)
7031da177e4SLinus Torvalds
7041da177e4SLinus Torvalds/*
7051da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
7061da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
7071da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
7081da177e4SLinus Torvalds */
7091da177e4SLinus TorvaldsENTRY(__switch_to)
710c4c5716eSCatalin Marinas UNWIND(.fnstart	)
711c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7121da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
7131da177e4SLinus Torvalds	ldr	r3, [r2, #TI_TP_VALUE]
714b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
715b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
716b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
717b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
718247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
719d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
720afeb90caSHyok S. Choi#endif
721f159f4edSTony Lindgren	set_tls	r3, r4, r5
722df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
723df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
724df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
725df0698beSNicolas Pitre	ldr	r7, [r7, #TSK_STACK_CANARY]
726df0698beSNicolas Pitre#endif
727247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
7281da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
729afeb90caSHyok S. Choi#endif
730d6551e88SRussell King	mov	r5, r0
731d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
732d6551e88SRussell King	ldr	r0, =thread_notify_head
733d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
734d6551e88SRussell King	bl	atomic_notifier_call_chain
735df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
736df0698beSNicolas Pitre	str	r7, [r8]
737df0698beSNicolas Pitre#endif
738b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
739d6551e88SRussell King	mov	r0, r5
740b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
741b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
742b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
743b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
744c4c5716eSCatalin Marinas UNWIND(.fnend		)
74593ed3970SCatalin MarinasENDPROC(__switch_to)
7461da177e4SLinus Torvalds
7471da177e4SLinus Torvalds	__INIT
7482d2669b6SNicolas Pitre
7492d2669b6SNicolas Pitre/*
7502d2669b6SNicolas Pitre * User helpers.
7512d2669b6SNicolas Pitre *
7522d2669b6SNicolas Pitre * These are segment of kernel provided user code reachable from user space
7532d2669b6SNicolas Pitre * at a fixed address in kernel memory.  This is used to provide user space
7542d2669b6SNicolas Pitre * with some operations which require kernel help because of unimplemented
7552d2669b6SNicolas Pitre * native feature and/or instructions in many ARM CPUs. The idea is for
7562d2669b6SNicolas Pitre * this code to be executed directly in user mode for best efficiency but
7572d2669b6SNicolas Pitre * which is too intimate with the kernel counter part to be left to user
7582d2669b6SNicolas Pitre * libraries.  In fact this code might even differ from one CPU to another
7592d2669b6SNicolas Pitre * depending on the available  instruction set and restrictions like on
7602d2669b6SNicolas Pitre * SMP systems.  In other words, the kernel reserves the right to change
7612d2669b6SNicolas Pitre * this code as needed without warning. Only the entry points and their
7622d2669b6SNicolas Pitre * results are guaranteed to be stable.
7632d2669b6SNicolas Pitre *
7642d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7652d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7662d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
7672d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
7682d2669b6SNicolas Pitre *
7692d2669b6SNicolas Pitre * User space is expected to implement those things inline when optimizing
7702d2669b6SNicolas Pitre * for a processor that has the necessary native support, but only if such
7712d2669b6SNicolas Pitre * resulting binaries are already to be incompatible with earlier ARM
7722d2669b6SNicolas Pitre * processors due to the use of unsupported instructions other than what
7732d2669b6SNicolas Pitre * is provided here.  In other words don't make binaries unable to run on
7742d2669b6SNicolas Pitre * earlier processors just for the sake of not using these kernel helpers
7752d2669b6SNicolas Pitre * if your compiled code is not going to use the new instructions for other
7762d2669b6SNicolas Pitre * purpose.
7772d2669b6SNicolas Pitre */
778b86040a5SCatalin Marinas THUMB(	.arm	)
7792d2669b6SNicolas Pitre
780ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
781ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
782ba9b5d76SNicolas Pitre	bx	\reg
783ba9b5d76SNicolas Pitre#else
784ba9b5d76SNicolas Pitre	mov	pc, \reg
785ba9b5d76SNicolas Pitre#endif
786ba9b5d76SNicolas Pitre	.endm
787ba9b5d76SNicolas Pitre
7882d2669b6SNicolas Pitre	.align	5
7892d2669b6SNicolas Pitre	.globl	__kuser_helper_start
7902d2669b6SNicolas Pitre__kuser_helper_start:
7912d2669b6SNicolas Pitre
7922d2669b6SNicolas Pitre/*
7932d2669b6SNicolas Pitre * Reference prototype:
7942d2669b6SNicolas Pitre *
7957c612bfdSNicolas Pitre *	void __kernel_memory_barrier(void)
7967c612bfdSNicolas Pitre *
7977c612bfdSNicolas Pitre * Input:
7987c612bfdSNicolas Pitre *
7997c612bfdSNicolas Pitre *	lr = return address
8007c612bfdSNicolas Pitre *
8017c612bfdSNicolas Pitre * Output:
8027c612bfdSNicolas Pitre *
8037c612bfdSNicolas Pitre *	none
8047c612bfdSNicolas Pitre *
8057c612bfdSNicolas Pitre * Clobbered:
8067c612bfdSNicolas Pitre *
807b49c0f24SNicolas Pitre *	none
8087c612bfdSNicolas Pitre *
8097c612bfdSNicolas Pitre * Definition and user space usage example:
8107c612bfdSNicolas Pitre *
8117c612bfdSNicolas Pitre *	typedef void (__kernel_dmb_t)(void);
8127c612bfdSNicolas Pitre *	#define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
8137c612bfdSNicolas Pitre *
8147c612bfdSNicolas Pitre * Apply any needed memory barrier to preserve consistency with data modified
8157c612bfdSNicolas Pitre * manually and __kuser_cmpxchg usage.
8167c612bfdSNicolas Pitre *
8177c612bfdSNicolas Pitre * This could be used as follows:
8187c612bfdSNicolas Pitre *
8197c612bfdSNicolas Pitre * #define __kernel_dmb() \
8207c612bfdSNicolas Pitre *         asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
8216896eec0SPaul Brook *	        : : : "r0", "lr","cc" )
8227c612bfdSNicolas Pitre */
8237c612bfdSNicolas Pitre
8247c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
825bac4e960SRussell King	smp_dmb
826ba9b5d76SNicolas Pitre	usr_ret	lr
8277c612bfdSNicolas Pitre
8287c612bfdSNicolas Pitre	.align	5
8297c612bfdSNicolas Pitre
8307c612bfdSNicolas Pitre/*
8317c612bfdSNicolas Pitre * Reference prototype:
8327c612bfdSNicolas Pitre *
8332d2669b6SNicolas Pitre *	int __kernel_cmpxchg(int oldval, int newval, int *ptr)
8342d2669b6SNicolas Pitre *
8352d2669b6SNicolas Pitre * Input:
8362d2669b6SNicolas Pitre *
8372d2669b6SNicolas Pitre *	r0 = oldval
8382d2669b6SNicolas Pitre *	r1 = newval
8392d2669b6SNicolas Pitre *	r2 = ptr
8402d2669b6SNicolas Pitre *	lr = return address
8412d2669b6SNicolas Pitre *
8422d2669b6SNicolas Pitre * Output:
8432d2669b6SNicolas Pitre *
8442d2669b6SNicolas Pitre *	r0 = returned value (zero or non-zero)
8452d2669b6SNicolas Pitre *	C flag = set if r0 == 0, clear if r0 != 0
8462d2669b6SNicolas Pitre *
8472d2669b6SNicolas Pitre * Clobbered:
8482d2669b6SNicolas Pitre *
8492d2669b6SNicolas Pitre *	r3, ip, flags
8502d2669b6SNicolas Pitre *
8512d2669b6SNicolas Pitre * Definition and user space usage example:
8522d2669b6SNicolas Pitre *
8532d2669b6SNicolas Pitre *	typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
8542d2669b6SNicolas Pitre *	#define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
8552d2669b6SNicolas Pitre *
8562d2669b6SNicolas Pitre * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
8572d2669b6SNicolas Pitre * Return zero if *ptr was changed or non-zero if no exchange happened.
8582d2669b6SNicolas Pitre * The C flag is also set if *ptr was changed to allow for assembly
8592d2669b6SNicolas Pitre * optimization in the calling code.
8602d2669b6SNicolas Pitre *
8615964eae8SNicolas Pitre * Notes:
8625964eae8SNicolas Pitre *
8635964eae8SNicolas Pitre *    - This routine already includes memory barriers as needed.
8645964eae8SNicolas Pitre *
8652d2669b6SNicolas Pitre * For example, a user space atomic_add implementation could look like this:
8662d2669b6SNicolas Pitre *
8672d2669b6SNicolas Pitre * #define atomic_add(ptr, val) \
8682d2669b6SNicolas Pitre *	({ register unsigned int *__ptr asm("r2") = (ptr); \
8692d2669b6SNicolas Pitre *	   register unsigned int __result asm("r1"); \
8702d2669b6SNicolas Pitre *	   asm volatile ( \
8712d2669b6SNicolas Pitre *	       "1: @ atomic_add\n\t" \
8722d2669b6SNicolas Pitre *	       "ldr	r0, [r2]\n\t" \
8732d2669b6SNicolas Pitre *	       "mov	r3, #0xffff0fff\n\t" \
8742d2669b6SNicolas Pitre *	       "add	lr, pc, #4\n\t" \
8752d2669b6SNicolas Pitre *	       "add	r1, r0, %2\n\t" \
8762d2669b6SNicolas Pitre *	       "add	pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
8772d2669b6SNicolas Pitre *	       "bcc	1b" \
8782d2669b6SNicolas Pitre *	       : "=&r" (__result) \
8792d2669b6SNicolas Pitre *	       : "r" (__ptr), "rIL" (val) \
8802d2669b6SNicolas Pitre *	       : "r0","r3","ip","lr","cc","memory" ); \
8812d2669b6SNicolas Pitre *	   __result; })
8822d2669b6SNicolas Pitre */
8832d2669b6SNicolas Pitre
8842d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
8852d2669b6SNicolas Pitre
886dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
8872d2669b6SNicolas Pitre
888dcef1f63SNicolas Pitre	/*
889dcef1f63SNicolas Pitre	 * Poor you.  No fast solution possible...
890dcef1f63SNicolas Pitre	 * The kernel itself must perform the operation.
891dcef1f63SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
892dcef1f63SNicolas Pitre	 */
8935e097445SNicolas Pitre	stmfd	sp!, {r7, lr}
894cc20d429SRussell King	ldr	r7, =1f			@ it's 20 bits
895cc20d429SRussell King	swi	__ARM_NR_cmpxchg
8965e097445SNicolas Pitre	ldmfd	sp!, {r7, pc}
897cc20d429SRussell King1:	.word	__ARM_NR_cmpxchg
898dcef1f63SNicolas Pitre
899dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6
9002d2669b6SNicolas Pitre
90149bca4c2SNicolas Pitre#ifdef CONFIG_MMU
902b49c0f24SNicolas Pitre
903b49c0f24SNicolas Pitre	/*
904b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
905b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
906b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
907b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
908b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
909b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
910b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
911b49c0f24SNicolas Pitre	 */
912b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
913b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
914b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
915b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
916b49c0f24SNicolas Pitre	usr_ret	lr
917b49c0f24SNicolas Pitre
918b49c0f24SNicolas Pitre	.text
919b49c0f24SNicolas Pitrekuser_cmpxchg_fixup:
920b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
921b49c0f24SNicolas Pitre	@ r2 = address of interrupted insn (must be preserved).
922b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
923b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
924b49c0f24SNicolas Pitre	@ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
925b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
926b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
927b49c0f24SNicolas Pitre	subs	r8, r2, r7
928b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
929b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
930b49c0f24SNicolas Pitre	mov	pc, lr
931b49c0f24SNicolas Pitre	.previous
932b49c0f24SNicolas Pitre
93349bca4c2SNicolas Pitre#else
93449bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
93549bca4c2SNicolas Pitre	mov	r0, #-1
93649bca4c2SNicolas Pitre	adds	r0, r0, #0
937ba9b5d76SNicolas Pitre	usr_ret	lr
938b49c0f24SNicolas Pitre#endif
9392d2669b6SNicolas Pitre
9402d2669b6SNicolas Pitre#else
9412d2669b6SNicolas Pitre
9427511bce4SRussell King	smp_dmb
943b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9442d2669b6SNicolas Pitre	subs	r3, r3, r0
9452d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
946b49c0f24SNicolas Pitre	teqeq	r3, #1
947b49c0f24SNicolas Pitre	beq	1b
9482d2669b6SNicolas Pitre	rsbs	r0, r3, #0
949b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
950f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
951f00ec48fSRussell King	ALT_UP(usr_ret	lr)
9522d2669b6SNicolas Pitre
9532d2669b6SNicolas Pitre#endif
9542d2669b6SNicolas Pitre
9552d2669b6SNicolas Pitre	.align	5
9562d2669b6SNicolas Pitre
9572d2669b6SNicolas Pitre/*
9582d2669b6SNicolas Pitre * Reference prototype:
9592d2669b6SNicolas Pitre *
9602d2669b6SNicolas Pitre *	int __kernel_get_tls(void)
9612d2669b6SNicolas Pitre *
9622d2669b6SNicolas Pitre * Input:
9632d2669b6SNicolas Pitre *
9642d2669b6SNicolas Pitre *	lr = return address
9652d2669b6SNicolas Pitre *
9662d2669b6SNicolas Pitre * Output:
9672d2669b6SNicolas Pitre *
9682d2669b6SNicolas Pitre *	r0 = TLS value
9692d2669b6SNicolas Pitre *
9702d2669b6SNicolas Pitre * Clobbered:
9712d2669b6SNicolas Pitre *
972b49c0f24SNicolas Pitre *	none
9732d2669b6SNicolas Pitre *
9742d2669b6SNicolas Pitre * Definition and user space usage example:
9752d2669b6SNicolas Pitre *
9762d2669b6SNicolas Pitre *	typedef int (__kernel_get_tls_t)(void);
9772d2669b6SNicolas Pitre *	#define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
9782d2669b6SNicolas Pitre *
9792d2669b6SNicolas Pitre * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
9802d2669b6SNicolas Pitre *
9812d2669b6SNicolas Pitre * This could be used as follows:
9822d2669b6SNicolas Pitre *
9832d2669b6SNicolas Pitre * #define __kernel_get_tls() \
9842d2669b6SNicolas Pitre *	({ register unsigned int __val asm("r0"); \
9852d2669b6SNicolas Pitre *         asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
9862d2669b6SNicolas Pitre *	        : "=r" (__val) : : "lr","cc" ); \
9872d2669b6SNicolas Pitre *	   __val; })
9882d2669b6SNicolas Pitre */
9892d2669b6SNicolas Pitre
9902d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
991f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
992ba9b5d76SNicolas Pitre	usr_ret	lr
993f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
994f159f4edSTony Lindgren	.rep	4
995f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
996f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
9972d2669b6SNicolas Pitre
9982d2669b6SNicolas Pitre/*
9992d2669b6SNicolas Pitre * Reference declaration:
10002d2669b6SNicolas Pitre *
10012d2669b6SNicolas Pitre *	extern unsigned int __kernel_helper_version;
10022d2669b6SNicolas Pitre *
10032d2669b6SNicolas Pitre * Definition and user space usage example:
10042d2669b6SNicolas Pitre *
10052d2669b6SNicolas Pitre *	#define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
10062d2669b6SNicolas Pitre *
10072d2669b6SNicolas Pitre * User space may read this to determine the curent number of helpers
10082d2669b6SNicolas Pitre * available.
10092d2669b6SNicolas Pitre */
10102d2669b6SNicolas Pitre
10112d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
10122d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
10132d2669b6SNicolas Pitre
10142d2669b6SNicolas Pitre	.globl	__kuser_helper_end
10152d2669b6SNicolas Pitre__kuser_helper_end:
10162d2669b6SNicolas Pitre
1017b86040a5SCatalin Marinas THUMB(	.thumb	)
10182d2669b6SNicolas Pitre
10191da177e4SLinus Torvalds/*
10201da177e4SLinus Torvalds * Vector stubs.
10211da177e4SLinus Torvalds *
10227933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the
10237933523dSRussell King * vectors, rather than ldr's.  Note that this code must not
10247933523dSRussell King * exceed 0x300 bytes.
10251da177e4SLinus Torvalds *
10261da177e4SLinus Torvalds * Common stub entry macro:
10271da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1028ccea7a19SRussell King *
1029ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
1030ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
10311da177e4SLinus Torvalds */
1032b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10331da177e4SLinus Torvalds	.align	5
10341da177e4SLinus Torvalds
10351da177e4SLinus Torvaldsvector_\name:
10361da177e4SLinus Torvalds	.if \correction
10371da177e4SLinus Torvalds	sub	lr, lr, #\correction
10381da177e4SLinus Torvalds	.endif
10391da177e4SLinus Torvalds
1040ccea7a19SRussell King	@
1041ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1042ccea7a19SRussell King	@ (parent CPSR)
1043ccea7a19SRussell King	@
1044ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1045ccea7a19SRussell King	mrs	lr, spsr
1046ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1047ccea7a19SRussell King
1048ccea7a19SRussell King	@
1049ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1050ccea7a19SRussell King	@
1051ccea7a19SRussell King	mrs	r0, cpsr
1052b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1053ccea7a19SRussell King	msr	spsr_cxsf, r0
1054ccea7a19SRussell King
1055ccea7a19SRussell King	@
1056ccea7a19SRussell King	@ the branch table must immediately follow this code
1057ccea7a19SRussell King	@
1058ccea7a19SRussell King	and	lr, lr, #0x0f
1059b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1060b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1061b7ec4795SNicolas Pitre	mov	r0, sp
1062b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1063ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
106493ed3970SCatalin MarinasENDPROC(vector_\name)
106588987ef9SCatalin Marinas
106688987ef9SCatalin Marinas	.align	2
106788987ef9SCatalin Marinas	@ handler addresses follow this label
106888987ef9SCatalin Marinas1:
10691da177e4SLinus Torvalds	.endm
10701da177e4SLinus Torvalds
10717933523dSRussell King	.globl	__stubs_start
10721da177e4SLinus Torvalds__stubs_start:
10731da177e4SLinus Torvalds/*
10741da177e4SLinus Torvalds * Interrupt dispatcher
10751da177e4SLinus Torvalds */
1076b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
10771da177e4SLinus Torvalds
10781da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
10791da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
10801da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
10811da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
10821da177e4SLinus Torvalds	.long	__irq_invalid			@  4
10831da177e4SLinus Torvalds	.long	__irq_invalid			@  5
10841da177e4SLinus Torvalds	.long	__irq_invalid			@  6
10851da177e4SLinus Torvalds	.long	__irq_invalid			@  7
10861da177e4SLinus Torvalds	.long	__irq_invalid			@  8
10871da177e4SLinus Torvalds	.long	__irq_invalid			@  9
10881da177e4SLinus Torvalds	.long	__irq_invalid			@  a
10891da177e4SLinus Torvalds	.long	__irq_invalid			@  b
10901da177e4SLinus Torvalds	.long	__irq_invalid			@  c
10911da177e4SLinus Torvalds	.long	__irq_invalid			@  d
10921da177e4SLinus Torvalds	.long	__irq_invalid			@  e
10931da177e4SLinus Torvalds	.long	__irq_invalid			@  f
10941da177e4SLinus Torvalds
10951da177e4SLinus Torvalds/*
10961da177e4SLinus Torvalds * Data abort dispatcher
10971da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10981da177e4SLinus Torvalds */
1099b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
11001da177e4SLinus Torvalds
11011da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
11021da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
11031da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
11041da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
11051da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
11061da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
11071da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
11081da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
11091da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
11101da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
11111da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
11121da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
11131da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
11141da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
11151da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
11161da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
11171da177e4SLinus Torvalds
11181da177e4SLinus Torvalds/*
11191da177e4SLinus Torvalds * Prefetch abort dispatcher
11201da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11211da177e4SLinus Torvalds */
1122b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
11231da177e4SLinus Torvalds
11241da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
11251da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
11261da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
11271da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
11281da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
11291da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
11301da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
11311da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11321da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11331da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11341da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11351da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11361da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11371da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11381da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11391da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11401da177e4SLinus Torvalds
11411da177e4SLinus Torvalds/*
11421da177e4SLinus Torvalds * Undef instr entry dispatcher
11431da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11441da177e4SLinus Torvalds */
1145b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11461da177e4SLinus Torvalds
11471da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11481da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11491da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11501da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11511da177e4SLinus Torvalds	.long	__und_invalid			@  4
11521da177e4SLinus Torvalds	.long	__und_invalid			@  5
11531da177e4SLinus Torvalds	.long	__und_invalid			@  6
11541da177e4SLinus Torvalds	.long	__und_invalid			@  7
11551da177e4SLinus Torvalds	.long	__und_invalid			@  8
11561da177e4SLinus Torvalds	.long	__und_invalid			@  9
11571da177e4SLinus Torvalds	.long	__und_invalid			@  a
11581da177e4SLinus Torvalds	.long	__und_invalid			@  b
11591da177e4SLinus Torvalds	.long	__und_invalid			@  c
11601da177e4SLinus Torvalds	.long	__und_invalid			@  d
11611da177e4SLinus Torvalds	.long	__und_invalid			@  e
11621da177e4SLinus Torvalds	.long	__und_invalid			@  f
11631da177e4SLinus Torvalds
11641da177e4SLinus Torvalds	.align	5
11651da177e4SLinus Torvalds
11661da177e4SLinus Torvalds/*=============================================================================
11671da177e4SLinus Torvalds * Undefined FIQs
11681da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11691da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
11701da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
11711da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register...  brain
11721da177e4SLinus Torvalds * damage alert!  I don't think that we can execute any code in here in any
11731da177e4SLinus Torvalds * other mode than FIQ...  Ok you can switch to another mode, but you can't
11741da177e4SLinus Torvalds * get out of that mode without clobbering one register.
11751da177e4SLinus Torvalds */
11761da177e4SLinus Torvaldsvector_fiq:
11771da177e4SLinus Torvalds	disable_fiq
11781da177e4SLinus Torvalds	subs	pc, lr, #4
11791da177e4SLinus Torvalds
11801da177e4SLinus Torvalds/*=============================================================================
11811da177e4SLinus Torvalds * Address exception handler
11821da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11831da177e4SLinus Torvalds * These aren't too critical.
11841da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode).
11851da177e4SLinus Torvalds */
11861da177e4SLinus Torvalds
11871da177e4SLinus Torvaldsvector_addrexcptn:
11881da177e4SLinus Torvalds	b	vector_addrexcptn
11891da177e4SLinus Torvalds
11901da177e4SLinus Torvalds/*
11911da177e4SLinus Torvalds * We group all the following data together to optimise
11921da177e4SLinus Torvalds * for CPUs with separate I & D caches.
11931da177e4SLinus Torvalds */
11941da177e4SLinus Torvalds	.align	5
11951da177e4SLinus Torvalds
11961da177e4SLinus Torvalds.LCvswi:
11971da177e4SLinus Torvalds	.word	vector_swi
11981da177e4SLinus Torvalds
11997933523dSRussell King	.globl	__stubs_end
12001da177e4SLinus Torvalds__stubs_end:
12011da177e4SLinus Torvalds
12027933523dSRussell King	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start
12031da177e4SLinus Torvalds
12047933523dSRussell King	.globl	__vectors_start
12057933523dSRussell King__vectors_start:
1206b86040a5SCatalin Marinas ARM(	swi	SYS_ERROR0	)
1207b86040a5SCatalin Marinas THUMB(	svc	#0		)
1208b86040a5SCatalin Marinas THUMB(	nop			)
1209b86040a5SCatalin Marinas	W(b)	vector_und + stubs_offset
1210b86040a5SCatalin Marinas	W(ldr)	pc, .LCvswi + stubs_offset
1211b86040a5SCatalin Marinas	W(b)	vector_pabt + stubs_offset
1212b86040a5SCatalin Marinas	W(b)	vector_dabt + stubs_offset
1213b86040a5SCatalin Marinas	W(b)	vector_addrexcptn + stubs_offset
1214b86040a5SCatalin Marinas	W(b)	vector_irq + stubs_offset
1215b86040a5SCatalin Marinas	W(b)	vector_fiq + stubs_offset
12161da177e4SLinus Torvalds
12177933523dSRussell King	.globl	__vectors_end
12187933523dSRussell King__vectors_end:
12191da177e4SLinus Torvalds
12201da177e4SLinus Torvalds	.data
12211da177e4SLinus Torvalds
12221da177e4SLinus Torvalds	.globl	cr_alignment
12231da177e4SLinus Torvalds	.globl	cr_no_alignment
12241da177e4SLinus Torvaldscr_alignment:
12251da177e4SLinus Torvalds	.space	4
12261da177e4SLinus Torvaldscr_no_alignment:
12271da177e4SLinus Torvalds	.space	4
122852108641Seric miao
122952108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
123052108641Seric miao	.globl	handle_arch_irq
123152108641Seric miaohandle_arch_irq:
123252108641Seric miao	.space	4
123352108641Seric miao#endif
1234