11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * linux/arch/arm/kernel/entry-armv.S 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (C) 1996,1997,1998 Russell King. 51da177e4SLinus Torvalds * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) 6afeb90caSHyok S. Choi * nommu support by Hyok S. Choi (hyok.choi@samsung.com) 71da177e4SLinus Torvalds * 81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as 101da177e4SLinus Torvalds * published by the Free Software Foundation. 111da177e4SLinus Torvalds * 121da177e4SLinus Torvalds * Low-level vector interface routines 131da177e4SLinus Torvalds * 1470b6f2b4SNicolas Pitre * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction 1570b6f2b4SNicolas Pitre * that causes it to save wrong values... Be aware! 161da177e4SLinus Torvalds */ 171da177e4SLinus Torvalds 18f09b9979SNicolas Pitre#include <asm/memory.h> 19753790e7SRussell King#include <asm/glue-df.h> 20753790e7SRussell King#include <asm/glue-pf.h> 211da177e4SLinus Torvalds#include <asm/vfpmacros.h> 22a09e64fbSRussell King#include <mach/entry-macro.S> 23d6551e88SRussell King#include <asm/thread_notify.h> 24c4c5716eSCatalin Marinas#include <asm/unwind.h> 25cc20d429SRussell King#include <asm/unistd.h> 26f159f4edSTony Lindgren#include <asm/tls.h> 27ef4c5368SDave Martin#include <asm/system.h> 281da177e4SLinus Torvalds 291da177e4SLinus Torvalds#include "entry-header.S" 30cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S> 311da177e4SLinus Torvalds 321da177e4SLinus Torvalds/* 33d9600c99SRussell King * Interrupt handling. 34187a51adSRussell King */ 35187a51adSRussell King .macro irq_handler 3652108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 37d9600c99SRussell King ldr r1, =handle_arch_irq 3852108641Seric miao mov r0, sp 39d9600c99SRussell King ldr r1, [r1] 4052108641Seric miao adr lr, BSYM(9997f) 41d9600c99SRussell King teq r1, #0 42d9600c99SRussell King movne pc, r1 4337ee16aeSRussell King#endif 44cd544ce7SMagnus Damm arch_irq_handler_default 45f00ec48fSRussell King9997: 46187a51adSRussell King .endm 47187a51adSRussell King 48ac8b9c1cSRussell King .macro pabt_helper 498dfe7ac9SRussell King @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5 50ac8b9c1cSRussell King#ifdef MULTI_PABORT 510402beceSRussell King ldr ip, .LCprocfns 52ac8b9c1cSRussell King mov lr, pc 530402beceSRussell King ldr pc, [ip, #PROCESSOR_PABT_FUNC] 54ac8b9c1cSRussell King#else 55ac8b9c1cSRussell King bl CPU_PABORT_HANDLER 56ac8b9c1cSRussell King#endif 57ac8b9c1cSRussell King .endm 58ac8b9c1cSRussell King 59ac8b9c1cSRussell King .macro dabt_helper 60ac8b9c1cSRussell King 61ac8b9c1cSRussell King @ 62ac8b9c1cSRussell King @ Call the processor-specific abort handler: 63ac8b9c1cSRussell King @ 64da740472SRussell King @ r2 - pt_regs 653e287becSRussell King @ r4 - aborted context pc 663e287becSRussell King @ r5 - aborted context psr 67ac8b9c1cSRussell King @ 68ac8b9c1cSRussell King @ The abort handler must return the aborted address in r0, and 69ac8b9c1cSRussell King @ the fault status register in r1. r9 must be preserved. 70ac8b9c1cSRussell King @ 71ac8b9c1cSRussell King#ifdef MULTI_DABORT 720402beceSRussell King ldr ip, .LCprocfns 73ac8b9c1cSRussell King mov lr, pc 740402beceSRussell King ldr pc, [ip, #PROCESSOR_DABT_FUNC] 75ac8b9c1cSRussell King#else 76ac8b9c1cSRussell King bl CPU_DABORT_HANDLER 77ac8b9c1cSRussell King#endif 78ac8b9c1cSRussell King .endm 79ac8b9c1cSRussell King 80785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES 81785d3cd2SNicolas Pitre .section .kprobes.text,"ax",%progbits 82785d3cd2SNicolas Pitre#else 83785d3cd2SNicolas Pitre .text 84785d3cd2SNicolas Pitre#endif 85785d3cd2SNicolas Pitre 86187a51adSRussell King/* 871da177e4SLinus Torvalds * Invalid mode handlers 881da177e4SLinus Torvalds */ 89ccea7a19SRussell King .macro inv_entry, reason 90ccea7a19SRussell King sub sp, sp, #S_FRAME_SIZE 91b86040a5SCatalin Marinas ARM( stmib sp, {r1 - lr} ) 92b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 93b86040a5SCatalin Marinas THUMB( str sp, [sp, #S_SP] ) 94b86040a5SCatalin Marinas THUMB( str lr, [sp, #S_LR] ) 951da177e4SLinus Torvalds mov r1, #\reason 961da177e4SLinus Torvalds .endm 971da177e4SLinus Torvalds 981da177e4SLinus Torvalds__pabt_invalid: 99ccea7a19SRussell King inv_entry BAD_PREFETCH 100ccea7a19SRussell King b common_invalid 10193ed3970SCatalin MarinasENDPROC(__pabt_invalid) 1021da177e4SLinus Torvalds 1031da177e4SLinus Torvalds__dabt_invalid: 104ccea7a19SRussell King inv_entry BAD_DATA 105ccea7a19SRussell King b common_invalid 10693ed3970SCatalin MarinasENDPROC(__dabt_invalid) 1071da177e4SLinus Torvalds 1081da177e4SLinus Torvalds__irq_invalid: 109ccea7a19SRussell King inv_entry BAD_IRQ 110ccea7a19SRussell King b common_invalid 11193ed3970SCatalin MarinasENDPROC(__irq_invalid) 1121da177e4SLinus Torvalds 1131da177e4SLinus Torvalds__und_invalid: 114ccea7a19SRussell King inv_entry BAD_UNDEFINSTR 1151da177e4SLinus Torvalds 116ccea7a19SRussell King @ 117ccea7a19SRussell King @ XXX fall through to common_invalid 118ccea7a19SRussell King @ 119ccea7a19SRussell King 120ccea7a19SRussell King@ 121ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers) 122ccea7a19SRussell King@ 123ccea7a19SRussell Kingcommon_invalid: 124ccea7a19SRussell King zero_fp 125ccea7a19SRussell King 126ccea7a19SRussell King ldmia r0, {r4 - r6} 127ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 128ccea7a19SRussell King mov r7, #-1 @ "" "" "" "" 129ccea7a19SRussell King str r4, [sp] @ save preserved r0 130ccea7a19SRussell King stmia r0, {r5 - r7} @ lr_<exception>, 131ccea7a19SRussell King @ cpsr_<exception>, "old_r0" 132ccea7a19SRussell King 1331da177e4SLinus Torvalds mov r0, sp 1341da177e4SLinus Torvalds b bad_mode 13593ed3970SCatalin MarinasENDPROC(__und_invalid) 1361da177e4SLinus Torvalds 1371da177e4SLinus Torvalds/* 1381da177e4SLinus Torvalds * SVC mode handlers 1391da177e4SLinus Torvalds */ 1402dede2d8SNicolas Pitre 1412dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 1422dede2d8SNicolas Pitre#define SPFIX(code...) code 1432dede2d8SNicolas Pitre#else 1442dede2d8SNicolas Pitre#define SPFIX(code...) 1452dede2d8SNicolas Pitre#endif 1462dede2d8SNicolas Pitre 147d30a0c8bSNicolas Pitre .macro svc_entry, stack_hole=0 148c4c5716eSCatalin Marinas UNWIND(.fnstart ) 149c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc} ) 150b86040a5SCatalin Marinas sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4) 151b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL 152b86040a5SCatalin Marinas SPFIX( str r0, [sp] ) @ temporarily saved 153b86040a5SCatalin Marinas SPFIX( mov r0, sp ) 154b86040a5SCatalin Marinas SPFIX( tst r0, #4 ) @ test original stack alignment 155b86040a5SCatalin Marinas SPFIX( ldr r0, [sp] ) @ restored 156b86040a5SCatalin Marinas#else 1572dede2d8SNicolas Pitre SPFIX( tst sp, #4 ) 158b86040a5SCatalin Marinas#endif 159b86040a5SCatalin Marinas SPFIX( subeq sp, sp, #4 ) 160b86040a5SCatalin Marinas stmia sp, {r1 - r12} 161ccea7a19SRussell King 162b059bdc3SRussell King ldmia r0, {r3 - r5} 163b059bdc3SRussell King add r7, sp, #S_SP - 4 @ here for interlock avoidance 164b059bdc3SRussell King mov r6, #-1 @ "" "" "" "" 165b059bdc3SRussell King add r2, sp, #(S_FRAME_SIZE + \stack_hole - 4) 166b059bdc3SRussell King SPFIX( addeq r2, r2, #4 ) 167b059bdc3SRussell King str r3, [sp, #-4]! @ save the "real" r0 copied 168ccea7a19SRussell King @ from the exception stack 169ccea7a19SRussell King 170b059bdc3SRussell King mov r3, lr 1711da177e4SLinus Torvalds 1721da177e4SLinus Torvalds @ 1731da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 1741da177e4SLinus Torvalds @ 175b059bdc3SRussell King @ r2 - sp_svc 176b059bdc3SRussell King @ r3 - lr_svc 177b059bdc3SRussell King @ r4 - lr_<exception>, already fixed up for correct return/restart 178b059bdc3SRussell King @ r5 - spsr_<exception> 179b059bdc3SRussell King @ r6 - orig_r0 (see pt_regs definition in ptrace.h) 1801da177e4SLinus Torvalds @ 181b059bdc3SRussell King stmia r7, {r2 - r6} 182f2741b78SRussell King 183f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 184f2741b78SRussell King bl trace_hardirqs_off 185f2741b78SRussell King#endif 1861da177e4SLinus Torvalds .endm 1871da177e4SLinus Torvalds 1881da177e4SLinus Torvalds .align 5 1891da177e4SLinus Torvalds__dabt_svc: 190ccea7a19SRussell King svc_entry 1911da177e4SLinus Torvalds mov r2, sp 192da740472SRussell King dabt_helper 1931da177e4SLinus Torvalds 1941da177e4SLinus Torvalds @ 1951da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 1961da177e4SLinus Torvalds @ 197ac78884eSRussell King disable_irq_notrace 1981da177e4SLinus Torvalds 19902fe2845SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 20002fe2845SRussell King tst r5, #PSR_I_BIT 20102fe2845SRussell King bleq trace_hardirqs_on 20202fe2845SRussell King tst r5, #PSR_I_BIT 20302fe2845SRussell King blne trace_hardirqs_off 20402fe2845SRussell King#endif 205b059bdc3SRussell King svc_exit r5 @ return from exception 206c4c5716eSCatalin Marinas UNWIND(.fnend ) 20793ed3970SCatalin MarinasENDPROC(__dabt_svc) 2081da177e4SLinus Torvalds 2091da177e4SLinus Torvalds .align 5 2101da177e4SLinus Torvalds__irq_svc: 211ccea7a19SRussell King svc_entry 2121613cc11SRussell King irq_handler 2131613cc11SRussell King 2141da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 215706fdd9fSRussell King get_thread_info tsk 216706fdd9fSRussell King ldr r8, [tsk, #TI_PREEMPT] @ get preempt count 217706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get flags 21828fab1a2SRussell King teq r8, #0 @ if preempt count != 0 21928fab1a2SRussell King movne r0, #0 @ force flags to 0 2201da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2211da177e4SLinus Torvalds blne svc_preempt 2221da177e4SLinus Torvalds#endif 22330891c90SRussell King 2247ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 225fbab1c80SRussell King @ The parent context IRQs must have been enabled to get here in 226fbab1c80SRussell King @ the first place, so there's no point checking the PSR I bit. 227fbab1c80SRussell King bl trace_hardirqs_on 2287ad1bcb2SRussell King#endif 229b059bdc3SRussell King svc_exit r5 @ return from exception 230c4c5716eSCatalin Marinas UNWIND(.fnend ) 23193ed3970SCatalin MarinasENDPROC(__irq_svc) 2321da177e4SLinus Torvalds 2331da177e4SLinus Torvalds .ltorg 2341da177e4SLinus Torvalds 2351da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 2361da177e4SLinus Torvaldssvc_preempt: 23728fab1a2SRussell King mov r8, lr 2381da177e4SLinus Torvalds1: bl preempt_schedule_irq @ irq en/disable is done inside 239706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS 2401da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 24128fab1a2SRussell King moveq pc, r8 @ go again 2421da177e4SLinus Torvalds b 1b 2431da177e4SLinus Torvalds#endif 2441da177e4SLinus Torvalds 2451da177e4SLinus Torvalds .align 5 2461da177e4SLinus Torvalds__und_svc: 247d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES 248d30a0c8bSNicolas Pitre @ If a kprobe is about to simulate a "stmdb sp..." instruction, 249d30a0c8bSNicolas Pitre @ it obviously needs free stack space which then will belong to 250d30a0c8bSNicolas Pitre @ the saved context. 251d30a0c8bSNicolas Pitre svc_entry 64 252d30a0c8bSNicolas Pitre#else 253ccea7a19SRussell King svc_entry 254d30a0c8bSNicolas Pitre#endif 2551da177e4SLinus Torvalds @ 2561da177e4SLinus Torvalds @ call emulation code, which returns using r9 if it has emulated 2571da177e4SLinus Torvalds @ the instruction, or the more conventional lr if we are to treat 2581da177e4SLinus Torvalds @ this as a real undefined instruction 2591da177e4SLinus Torvalds @ 2601da177e4SLinus Torvalds @ r0 - instruction 2611da177e4SLinus Torvalds @ 26283e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL 263b059bdc3SRussell King ldr r0, [r4, #-4] 26483e686eaSCatalin Marinas#else 265b059bdc3SRussell King ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2 26685519189SDave Martin cmp r0, #0xe800 @ 32-bit instruction if xx >= 0 267b059bdc3SRussell King ldrhhs r9, [r4] @ bottom 16 bits 26883e686eaSCatalin Marinas orrhs r0, r9, r0, lsl #16 26983e686eaSCatalin Marinas#endif 270b86040a5SCatalin Marinas adr r9, BSYM(1f) 271b059bdc3SRussell King mov r2, r4 2721da177e4SLinus Torvalds bl call_fpe 2731da177e4SLinus Torvalds 2741da177e4SLinus Torvalds mov r0, sp @ struct pt_regs *regs 2751da177e4SLinus Torvalds bl do_undefinstr 2761da177e4SLinus Torvalds 2771da177e4SLinus Torvalds @ 2781da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 2791da177e4SLinus Torvalds @ 280ac78884eSRussell King1: disable_irq_notrace 2811da177e4SLinus Torvalds 2821da177e4SLinus Torvalds @ 2831da177e4SLinus Torvalds @ restore SPSR and restart the instruction 2841da177e4SLinus Torvalds @ 285b059bdc3SRussell King ldr r5, [sp, #S_PSR] @ Get SVC cpsr 286df295df6SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 287df295df6SRussell King tst r5, #PSR_I_BIT 288df295df6SRussell King bleq trace_hardirqs_on 289df295df6SRussell King tst r5, #PSR_I_BIT 290df295df6SRussell King blne trace_hardirqs_off 291df295df6SRussell King#endif 292b059bdc3SRussell King svc_exit r5 @ return from exception 293c4c5716eSCatalin Marinas UNWIND(.fnend ) 29493ed3970SCatalin MarinasENDPROC(__und_svc) 2951da177e4SLinus Torvalds 2961da177e4SLinus Torvalds .align 5 2971da177e4SLinus Torvalds__pabt_svc: 298ccea7a19SRussell King svc_entry 2994fb28474SKirill A. Shutemov mov r2, sp @ regs 3008dfe7ac9SRussell King pabt_helper 3011da177e4SLinus Torvalds 3021da177e4SLinus Torvalds @ 3031da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 3041da177e4SLinus Torvalds @ 305ac78884eSRussell King disable_irq_notrace 3061da177e4SLinus Torvalds 30702fe2845SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 30802fe2845SRussell King tst r5, #PSR_I_BIT 30902fe2845SRussell King bleq trace_hardirqs_on 31002fe2845SRussell King tst r5, #PSR_I_BIT 31102fe2845SRussell King blne trace_hardirqs_off 31202fe2845SRussell King#endif 313b059bdc3SRussell King svc_exit r5 @ return from exception 314c4c5716eSCatalin Marinas UNWIND(.fnend ) 31593ed3970SCatalin MarinasENDPROC(__pabt_svc) 3161da177e4SLinus Torvalds 3171da177e4SLinus Torvalds .align 5 31849f680eaSRussell King.LCcralign: 31949f680eaSRussell King .word cr_alignment 32048d7927bSPaul Brook#ifdef MULTI_DABORT 3211da177e4SLinus Torvalds.LCprocfns: 3221da177e4SLinus Torvalds .word processor 3231da177e4SLinus Torvalds#endif 3241da177e4SLinus Torvalds.LCfp: 3251da177e4SLinus Torvalds .word fp_enter 3261da177e4SLinus Torvalds 3271da177e4SLinus Torvalds/* 3281da177e4SLinus Torvalds * User mode handlers 3292dede2d8SNicolas Pitre * 3302dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE 3311da177e4SLinus Torvalds */ 3322dede2d8SNicolas Pitre 3332dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7) 3342dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8" 3352dede2d8SNicolas Pitre#endif 3362dede2d8SNicolas Pitre 337ccea7a19SRussell King .macro usr_entry 338c4c5716eSCatalin Marinas UNWIND(.fnstart ) 339c4c5716eSCatalin Marinas UNWIND(.cantunwind ) @ don't unwind the user space 340ccea7a19SRussell King sub sp, sp, #S_FRAME_SIZE 341b86040a5SCatalin Marinas ARM( stmib sp, {r1 - r12} ) 342b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 343ccea7a19SRussell King 344b059bdc3SRussell King ldmia r0, {r3 - r5} 345ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 346b059bdc3SRussell King mov r6, #-1 @ "" "" "" "" 347ccea7a19SRussell King 348b059bdc3SRussell King str r3, [sp] @ save the "real" r0 copied 349ccea7a19SRussell King @ from the exception stack 3501da177e4SLinus Torvalds 3511da177e4SLinus Torvalds @ 3521da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 3531da177e4SLinus Torvalds @ 354b059bdc3SRussell King @ r4 - lr_<exception>, already fixed up for correct return/restart 355b059bdc3SRussell King @ r5 - spsr_<exception> 356b059bdc3SRussell King @ r6 - orig_r0 (see pt_regs definition in ptrace.h) 3571da177e4SLinus Torvalds @ 3581da177e4SLinus Torvalds @ Also, separately save sp_usr and lr_usr 3591da177e4SLinus Torvalds @ 360b059bdc3SRussell King stmia r0, {r4 - r6} 361b86040a5SCatalin Marinas ARM( stmdb r0, {sp, lr}^ ) 362b86040a5SCatalin Marinas THUMB( store_user_sp_lr r0, r1, S_SP - S_PC ) 3631da177e4SLinus Torvalds 3641da177e4SLinus Torvalds @ 3651da177e4SLinus Torvalds @ Enable the alignment trap while in kernel mode 3661da177e4SLinus Torvalds @ 36749f680eaSRussell King alignment_trap r0 3681da177e4SLinus Torvalds 3691da177e4SLinus Torvalds @ 3701da177e4SLinus Torvalds @ Clear FP to mark the first stack frame 3711da177e4SLinus Torvalds @ 3721da177e4SLinus Torvalds zero_fp 373f2741b78SRussell King 374f2741b78SRussell King#ifdef CONFIG_IRQSOFF_TRACER 375f2741b78SRussell King bl trace_hardirqs_off 376f2741b78SRussell King#endif 3771da177e4SLinus Torvalds .endm 3781da177e4SLinus Torvalds 379b49c0f24SNicolas Pitre .macro kuser_cmpxchg_check 38040fb79c8SNicolas Pitre#if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 381b49c0f24SNicolas Pitre#ifndef CONFIG_MMU 382b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing" 383b49c0f24SNicolas Pitre#else 384b49c0f24SNicolas Pitre @ Make sure our user space atomic helper is restarted 385b49c0f24SNicolas Pitre @ if it was interrupted in a critical region. Here we 386b49c0f24SNicolas Pitre @ perform a quick test inline since it should be false 387b49c0f24SNicolas Pitre @ 99.9999% of the time. The rest is done out of line. 388b059bdc3SRussell King cmp r4, #TASK_SIZE 38940fb79c8SNicolas Pitre blhs kuser_cmpxchg64_fixup 390b49c0f24SNicolas Pitre#endif 391b49c0f24SNicolas Pitre#endif 392b49c0f24SNicolas Pitre .endm 393b49c0f24SNicolas Pitre 3941da177e4SLinus Torvalds .align 5 3951da177e4SLinus Torvalds__dabt_usr: 396ccea7a19SRussell King usr_entry 397b49c0f24SNicolas Pitre kuser_cmpxchg_check 3981da177e4SLinus Torvalds mov r2, sp 399da740472SRussell King dabt_helper 400da740472SRussell King b ret_from_exception 401c4c5716eSCatalin Marinas UNWIND(.fnend ) 40293ed3970SCatalin MarinasENDPROC(__dabt_usr) 4031da177e4SLinus Torvalds 4041da177e4SLinus Torvalds .align 5 4051da177e4SLinus Torvalds__irq_usr: 406ccea7a19SRussell King usr_entry 407bc089602SRussell King kuser_cmpxchg_check 408187a51adSRussell King irq_handler 4091613cc11SRussell King get_thread_info tsk 4101da177e4SLinus Torvalds mov why, #0 4119fc2552aSMing Lei b ret_to_user_from_irq 412c4c5716eSCatalin Marinas UNWIND(.fnend ) 41393ed3970SCatalin MarinasENDPROC(__irq_usr) 4141da177e4SLinus Torvalds 4151da177e4SLinus Torvalds .ltorg 4161da177e4SLinus Torvalds 4171da177e4SLinus Torvalds .align 5 4181da177e4SLinus Torvalds__und_usr: 419ccea7a19SRussell King usr_entry 420bc089602SRussell King 421b059bdc3SRussell King mov r2, r4 422b059bdc3SRussell King mov r3, r5 4231da177e4SLinus Torvalds 4241da177e4SLinus Torvalds @ 4251da177e4SLinus Torvalds @ fall through to the emulation code, which returns using r9 if 4261da177e4SLinus Torvalds @ it has emulated the instruction, or the more conventional lr 4271da177e4SLinus Torvalds @ if we are to treat this as a real undefined instruction 4281da177e4SLinus Torvalds @ 4291da177e4SLinus Torvalds @ r0 - instruction 4301da177e4SLinus Torvalds @ 431b86040a5SCatalin Marinas adr r9, BSYM(ret_from_exception) 432b86040a5SCatalin Marinas adr lr, BSYM(__und_usr_unknown) 433cb170a45SPaul Brook tst r3, #PSR_T_BIT @ Thumb mode? 434b86040a5SCatalin Marinas itet eq @ explicit IT needed for the 1f label 435cb170a45SPaul Brook subeq r4, r2, #4 @ ARM instr at LR - 4 436cb170a45SPaul Brook subne r4, r2, #2 @ Thumb instr at LR - 2 437cb170a45SPaul Brook1: ldreqt r0, [r4] 43826584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8 43926584853SCatalin Marinas reveq r0, r0 @ little endian instruction 44026584853SCatalin Marinas#endif 441cb170a45SPaul Brook beq call_fpe 442cb170a45SPaul Brook @ Thumb instruction 443ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 444ef4c5368SDave Martin/* 445ef4c5368SDave Martin * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms 446ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at 447ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be 448ef4c5368SDave Martin * made about .arch directives. 449ef4c5368SDave Martin */ 450ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7 451ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */ 452ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE 453ef4c5368SDave Martin ldr r5, .LCcpu_architecture 454ef4c5368SDave Martin ldr r5, [r5] 455ef4c5368SDave Martin cmp r5, #CPU_ARCH_ARMv7 456ef4c5368SDave Martin blo __und_usr_unknown 457ef4c5368SDave Martin/* 458ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so 459ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless. Temporarily 460ef4c5368SDave Martin * override the assembler target arch with the minimum required instead: 461ef4c5368SDave Martin */ 462ef4c5368SDave Martin .arch armv6t2 463ef4c5368SDave Martin#endif 464b86040a5SCatalin Marinas2: 465b86040a5SCatalin Marinas ARM( ldrht r5, [r4], #2 ) 466b86040a5SCatalin Marinas THUMB( ldrht r5, [r4] ) 467b86040a5SCatalin Marinas THUMB( add r4, r4, #2 ) 46885519189SDave Martin cmp r5, #0xe800 @ 32bit instruction if xx != 0 469cb170a45SPaul Brook blo __und_usr_unknown 470cb170a45SPaul Brook3: ldrht r0, [r4] 471cb170a45SPaul Brook add r2, r2, #2 @ r2 is PC + 2, make it PC + 4 472cb170a45SPaul Brook orr r0, r0, r5, lsl #16 473ef4c5368SDave Martin 474ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7 475ef4c5368SDave Martin/* If the target arch was overridden, change it back: */ 476ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K 477ef4c5368SDave Martin .arch armv6k 478cb170a45SPaul Brook#else 479ef4c5368SDave Martin .arch armv6 480ef4c5368SDave Martin#endif 481ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */ 482ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */ 483cb170a45SPaul Brook b __und_usr_unknown 484cb170a45SPaul Brook#endif 485c4c5716eSCatalin Marinas UNWIND(.fnend ) 48693ed3970SCatalin MarinasENDPROC(__und_usr) 487cb170a45SPaul Brook 4881da177e4SLinus Torvalds @ 4891da177e4SLinus Torvalds @ fallthrough to call_fpe 4901da177e4SLinus Torvalds @ 4911da177e4SLinus Torvalds 4921da177e4SLinus Torvalds/* 4931da177e4SLinus Torvalds * The out of line fixup for the ldrt above. 4941da177e4SLinus Torvalds */ 4954260415fSRussell King .pushsection .fixup, "ax" 496cb170a45SPaul Brook4: mov pc, r9 4974260415fSRussell King .popsection 4984260415fSRussell King .pushsection __ex_table,"a" 499cb170a45SPaul Brook .long 1b, 4b 500*c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 501cb170a45SPaul Brook .long 2b, 4b 502cb170a45SPaul Brook .long 3b, 4b 503cb170a45SPaul Brook#endif 5044260415fSRussell King .popsection 5051da177e4SLinus Torvalds 5061da177e4SLinus Torvalds/* 5071da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction. 5081da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler. 5091da177e4SLinus Torvalds * 5101da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor 5111da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well 5121da177e4SLinus Torvalds * defined. The only instructions that should fault are the 5131da177e4SLinus Torvalds * co-processor instructions. However, we have to watch out 5141da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug. 5151da177e4SLinus Torvalds * 516b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all 517b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have 518b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's 519b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs 520b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the 521b5872db4SCatalin Marinas * NEON handler code. 522b5872db4SCatalin Marinas * 5231da177e4SLinus Torvalds * Emulators may wish to make use of the following registers: 5241da177e4SLinus Torvalds * r0 = instruction opcode. 5251da177e4SLinus Torvalds * r2 = PC+4 526db6ccbb6SRussell King * r9 = normal "successful" return address 5271da177e4SLinus Torvalds * r10 = this threads thread_info structure. 528db6ccbb6SRussell King * lr = unrecognised instruction return address 5291da177e4SLinus Torvalds */ 530cb170a45SPaul Brook @ 531cb170a45SPaul Brook @ Fall-through from Thumb-2 __und_usr 532cb170a45SPaul Brook @ 533cb170a45SPaul Brook#ifdef CONFIG_NEON 534cb170a45SPaul Brook adr r6, .LCneon_thumb_opcodes 535cb170a45SPaul Brook b 2f 536cb170a45SPaul Brook#endif 5371da177e4SLinus Torvaldscall_fpe: 538b5872db4SCatalin Marinas#ifdef CONFIG_NEON 539cb170a45SPaul Brook adr r6, .LCneon_arm_opcodes 540b5872db4SCatalin Marinas2: 541b5872db4SCatalin Marinas ldr r7, [r6], #4 @ mask value 542b5872db4SCatalin Marinas cmp r7, #0 @ end mask? 543b5872db4SCatalin Marinas beq 1f 544b5872db4SCatalin Marinas and r8, r0, r7 545b5872db4SCatalin Marinas ldr r7, [r6], #4 @ opcode bits matching in mask 546b5872db4SCatalin Marinas cmp r8, r7 @ NEON instruction? 547b5872db4SCatalin Marinas bne 2b 548b5872db4SCatalin Marinas get_thread_info r10 549b5872db4SCatalin Marinas mov r7, #1 550b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used 551b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used 552b5872db4SCatalin Marinas b do_vfp @ let VFP handler handle this 553b5872db4SCatalin Marinas1: 554b5872db4SCatalin Marinas#endif 5551da177e4SLinus Torvalds tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 556cb170a45SPaul Brook tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2 5571da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710) 5581da177e4SLinus Torvalds and r8, r0, #0x0f000000 @ mask out op-code bits 5591da177e4SLinus Torvalds teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)? 5601da177e4SLinus Torvalds#endif 5611da177e4SLinus Torvalds moveq pc, lr 5621da177e4SLinus Torvalds get_thread_info r10 @ get current thread 5631da177e4SLinus Torvalds and r8, r0, #0x00000f00 @ mask out CP number 564b86040a5SCatalin Marinas THUMB( lsr r8, r8, #8 ) 5651da177e4SLinus Torvalds mov r7, #1 5661da177e4SLinus Torvalds add r6, r10, #TI_USED_CP 567b86040a5SCatalin Marinas ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[] 568b86040a5SCatalin Marinas THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[] 5691da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT 5701da177e4SLinus Torvalds @ Test if we need to give access to iWMMXt coprocessors 5711da177e4SLinus Torvalds ldr r5, [r10, #TI_FLAGS] 5721da177e4SLinus Torvalds rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only 5731da177e4SLinus Torvalds movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1) 5741da177e4SLinus Torvalds bcs iwmmxt_task_enable 5751da177e4SLinus Torvalds#endif 576b86040a5SCatalin Marinas ARM( add pc, pc, r8, lsr #6 ) 577b86040a5SCatalin Marinas THUMB( lsl r8, r8, #2 ) 578b86040a5SCatalin Marinas THUMB( add pc, r8 ) 579b86040a5SCatalin Marinas nop 5801da177e4SLinus Torvalds 581a771fe6eSCatalin Marinas movw_pc lr @ CP#0 582b86040a5SCatalin Marinas W(b) do_fpe @ CP#1 (FPE) 583b86040a5SCatalin Marinas W(b) do_fpe @ CP#2 (FPE) 584a771fe6eSCatalin Marinas movw_pc lr @ CP#3 585c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH 586c17fad11SLennert Buytenhek b crunch_task_enable @ CP#4 (MaverickCrunch) 587c17fad11SLennert Buytenhek b crunch_task_enable @ CP#5 (MaverickCrunch) 588c17fad11SLennert Buytenhek b crunch_task_enable @ CP#6 (MaverickCrunch) 589c17fad11SLennert Buytenhek#else 590a771fe6eSCatalin Marinas movw_pc lr @ CP#4 591a771fe6eSCatalin Marinas movw_pc lr @ CP#5 592a771fe6eSCatalin Marinas movw_pc lr @ CP#6 593c17fad11SLennert Buytenhek#endif 594a771fe6eSCatalin Marinas movw_pc lr @ CP#7 595a771fe6eSCatalin Marinas movw_pc lr @ CP#8 596a771fe6eSCatalin Marinas movw_pc lr @ CP#9 5971da177e4SLinus Torvalds#ifdef CONFIG_VFP 598b86040a5SCatalin Marinas W(b) do_vfp @ CP#10 (VFP) 599b86040a5SCatalin Marinas W(b) do_vfp @ CP#11 (VFP) 6001da177e4SLinus Torvalds#else 601a771fe6eSCatalin Marinas movw_pc lr @ CP#10 (VFP) 602a771fe6eSCatalin Marinas movw_pc lr @ CP#11 (VFP) 6031da177e4SLinus Torvalds#endif 604a771fe6eSCatalin Marinas movw_pc lr @ CP#12 605a771fe6eSCatalin Marinas movw_pc lr @ CP#13 606a771fe6eSCatalin Marinas movw_pc lr @ CP#14 (Debug) 607a771fe6eSCatalin Marinas movw_pc lr @ CP#15 (Control) 6081da177e4SLinus Torvalds 609ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE 610ef4c5368SDave Martin .align 2 611ef4c5368SDave Martin.LCcpu_architecture: 612ef4c5368SDave Martin .word __cpu_architecture 613ef4c5368SDave Martin#endif 614ef4c5368SDave Martin 615b5872db4SCatalin Marinas#ifdef CONFIG_NEON 616b5872db4SCatalin Marinas .align 6 617b5872db4SCatalin Marinas 618cb170a45SPaul Brook.LCneon_arm_opcodes: 619b5872db4SCatalin Marinas .word 0xfe000000 @ mask 620b5872db4SCatalin Marinas .word 0xf2000000 @ opcode 621b5872db4SCatalin Marinas 622b5872db4SCatalin Marinas .word 0xff100000 @ mask 623b5872db4SCatalin Marinas .word 0xf4000000 @ opcode 624b5872db4SCatalin Marinas 625b5872db4SCatalin Marinas .word 0x00000000 @ mask 626b5872db4SCatalin Marinas .word 0x00000000 @ opcode 627cb170a45SPaul Brook 628cb170a45SPaul Brook.LCneon_thumb_opcodes: 629cb170a45SPaul Brook .word 0xef000000 @ mask 630cb170a45SPaul Brook .word 0xef000000 @ opcode 631cb170a45SPaul Brook 632cb170a45SPaul Brook .word 0xff100000 @ mask 633cb170a45SPaul Brook .word 0xf9000000 @ opcode 634cb170a45SPaul Brook 635cb170a45SPaul Brook .word 0x00000000 @ mask 636cb170a45SPaul Brook .word 0x00000000 @ opcode 637b5872db4SCatalin Marinas#endif 638b5872db4SCatalin Marinas 6391da177e4SLinus Torvaldsdo_fpe: 6405d25ac03SRussell King enable_irq 6411da177e4SLinus Torvalds ldr r4, .LCfp 6421da177e4SLinus Torvalds add r10, r10, #TI_FPSTATE @ r10 = workspace 6431da177e4SLinus Torvalds ldr pc, [r4] @ Call FP module USR entry point 6441da177e4SLinus Torvalds 6451da177e4SLinus Torvalds/* 6461da177e4SLinus Torvalds * The FP module is called with these registers set: 6471da177e4SLinus Torvalds * r0 = instruction 6481da177e4SLinus Torvalds * r2 = PC+4 6491da177e4SLinus Torvalds * r9 = normal "successful" return address 6501da177e4SLinus Torvalds * r10 = FP workspace 6511da177e4SLinus Torvalds * lr = unrecognised FP instruction return address 6521da177e4SLinus Torvalds */ 6531da177e4SLinus Torvalds 654124efc27SSantosh Shilimkar .pushsection .data 6551da177e4SLinus TorvaldsENTRY(fp_enter) 656db6ccbb6SRussell King .word no_fp 657124efc27SSantosh Shilimkar .popsection 6581da177e4SLinus Torvalds 65983e686eaSCatalin MarinasENTRY(no_fp) 66083e686eaSCatalin Marinas mov pc, lr 66183e686eaSCatalin MarinasENDPROC(no_fp) 662db6ccbb6SRussell King 663db6ccbb6SRussell King__und_usr_unknown: 664ecbab71cSRussell King enable_irq 6651da177e4SLinus Torvalds mov r0, sp 666b86040a5SCatalin Marinas adr lr, BSYM(ret_from_exception) 6671da177e4SLinus Torvalds b do_undefinstr 66893ed3970SCatalin MarinasENDPROC(__und_usr_unknown) 6691da177e4SLinus Torvalds 6701da177e4SLinus Torvalds .align 5 6711da177e4SLinus Torvalds__pabt_usr: 672ccea7a19SRussell King usr_entry 6734fb28474SKirill A. Shutemov mov r2, sp @ regs 6748dfe7ac9SRussell King pabt_helper 675c4c5716eSCatalin Marinas UNWIND(.fnend ) 6761da177e4SLinus Torvalds /* fall through */ 6771da177e4SLinus Torvalds/* 6781da177e4SLinus Torvalds * This is the return code to user mode for abort handlers 6791da177e4SLinus Torvalds */ 6801da177e4SLinus TorvaldsENTRY(ret_from_exception) 681c4c5716eSCatalin Marinas UNWIND(.fnstart ) 682c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 6831da177e4SLinus Torvalds get_thread_info tsk 6841da177e4SLinus Torvalds mov why, #0 6851da177e4SLinus Torvalds b ret_to_user 686c4c5716eSCatalin Marinas UNWIND(.fnend ) 68793ed3970SCatalin MarinasENDPROC(__pabt_usr) 68893ed3970SCatalin MarinasENDPROC(ret_from_exception) 6891da177e4SLinus Torvalds 6901da177e4SLinus Torvalds/* 6911da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors 6921da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info 6931da177e4SLinus Torvalds * previous and next are guaranteed not to be the same. 6941da177e4SLinus Torvalds */ 6951da177e4SLinus TorvaldsENTRY(__switch_to) 696c4c5716eSCatalin Marinas UNWIND(.fnstart ) 697c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 6981da177e4SLinus Torvalds add ip, r1, #TI_CPU_SAVE 6991da177e4SLinus Torvalds ldr r3, [r2, #TI_TP_VALUE] 700b86040a5SCatalin Marinas ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack 701b86040a5SCatalin Marinas THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack 702b86040a5SCatalin Marinas THUMB( str sp, [ip], #4 ) 703b86040a5SCatalin Marinas THUMB( str lr, [ip], #4 ) 704247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 705d6551e88SRussell King ldr r6, [r2, #TI_CPU_DOMAIN] 706afeb90caSHyok S. Choi#endif 707f159f4edSTony Lindgren set_tls r3, r4, r5 708df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 709df0698beSNicolas Pitre ldr r7, [r2, #TI_TASK] 710df0698beSNicolas Pitre ldr r8, =__stack_chk_guard 711df0698beSNicolas Pitre ldr r7, [r7, #TSK_STACK_CANARY] 712df0698beSNicolas Pitre#endif 713247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 7141da177e4SLinus Torvalds mcr p15, 0, r6, c3, c0, 0 @ Set domain register 715afeb90caSHyok S. Choi#endif 716d6551e88SRussell King mov r5, r0 717d6551e88SRussell King add r4, r2, #TI_CPU_SAVE 718d6551e88SRussell King ldr r0, =thread_notify_head 719d6551e88SRussell King mov r1, #THREAD_NOTIFY_SWITCH 720d6551e88SRussell King bl atomic_notifier_call_chain 721df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 722df0698beSNicolas Pitre str r7, [r8] 723df0698beSNicolas Pitre#endif 724b86040a5SCatalin Marinas THUMB( mov ip, r4 ) 725d6551e88SRussell King mov r0, r5 726b86040a5SCatalin Marinas ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously 727b86040a5SCatalin Marinas THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously 728b86040a5SCatalin Marinas THUMB( ldr sp, [ip], #4 ) 729b86040a5SCatalin Marinas THUMB( ldr pc, [ip] ) 730c4c5716eSCatalin Marinas UNWIND(.fnend ) 73193ed3970SCatalin MarinasENDPROC(__switch_to) 7321da177e4SLinus Torvalds 7331da177e4SLinus Torvalds __INIT 7342d2669b6SNicolas Pitre 7352d2669b6SNicolas Pitre/* 7362d2669b6SNicolas Pitre * User helpers. 7372d2669b6SNicolas Pitre * 7382d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high 7392d2669b6SNicolas Pitre * vector page. New segments (if ever needed) must be added in front of 7402d2669b6SNicolas Pitre * existing ones. This mechanism should be used only for things that are 7412d2669b6SNicolas Pitre * really small and justified, and not be abused freely. 7422d2669b6SNicolas Pitre * 74337b83046SNicolas Pitre * See Documentation/arm/kernel_user_helpers.txt for formal definitions. 7442d2669b6SNicolas Pitre */ 745b86040a5SCatalin Marinas THUMB( .arm ) 7462d2669b6SNicolas Pitre 747ba9b5d76SNicolas Pitre .macro usr_ret, reg 748ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB 749ba9b5d76SNicolas Pitre bx \reg 750ba9b5d76SNicolas Pitre#else 751ba9b5d76SNicolas Pitre mov pc, \reg 752ba9b5d76SNicolas Pitre#endif 753ba9b5d76SNicolas Pitre .endm 754ba9b5d76SNicolas Pitre 7552d2669b6SNicolas Pitre .align 5 7562d2669b6SNicolas Pitre .globl __kuser_helper_start 7572d2669b6SNicolas Pitre__kuser_helper_start: 7582d2669b6SNicolas Pitre 7592d2669b6SNicolas Pitre/* 76040fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular 76140fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point. 7627c612bfdSNicolas Pitre */ 7637c612bfdSNicolas Pitre 76440fb79c8SNicolas Pitre__kuser_cmpxchg64: @ 0xffff0f60 76540fb79c8SNicolas Pitre 76640fb79c8SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 76740fb79c8SNicolas Pitre 76840fb79c8SNicolas Pitre /* 76940fb79c8SNicolas Pitre * Poor you. No fast solution possible... 77040fb79c8SNicolas Pitre * The kernel itself must perform the operation. 77140fb79c8SNicolas Pitre * A special ghost syscall is used for that (see traps.c). 77240fb79c8SNicolas Pitre */ 77340fb79c8SNicolas Pitre stmfd sp!, {r7, lr} 77440fb79c8SNicolas Pitre ldr r7, 1f @ it's 20 bits 77540fb79c8SNicolas Pitre swi __ARM_NR_cmpxchg64 77640fb79c8SNicolas Pitre ldmfd sp!, {r7, pc} 77740fb79c8SNicolas Pitre1: .word __ARM_NR_cmpxchg64 77840fb79c8SNicolas Pitre 77940fb79c8SNicolas Pitre#elif defined(CONFIG_CPU_32v6K) 78040fb79c8SNicolas Pitre 78140fb79c8SNicolas Pitre stmfd sp!, {r4, r5, r6, r7} 78240fb79c8SNicolas Pitre ldrd r4, r5, [r0] @ load old val 78340fb79c8SNicolas Pitre ldrd r6, r7, [r1] @ load new val 78440fb79c8SNicolas Pitre smp_dmb arm 78540fb79c8SNicolas Pitre1: ldrexd r0, r1, [r2] @ load current val 78640fb79c8SNicolas Pitre eors r3, r0, r4 @ compare with oldval (1) 78740fb79c8SNicolas Pitre eoreqs r3, r1, r5 @ compare with oldval (2) 78840fb79c8SNicolas Pitre strexdeq r3, r6, r7, [r2] @ store newval if eq 78940fb79c8SNicolas Pitre teqeq r3, #1 @ success? 79040fb79c8SNicolas Pitre beq 1b @ if no then retry 79140fb79c8SNicolas Pitre smp_dmb arm 79240fb79c8SNicolas Pitre rsbs r0, r3, #0 @ set returned val and C flag 79340fb79c8SNicolas Pitre ldmfd sp!, {r4, r5, r6, r7} 79440fb79c8SNicolas Pitre bx lr 79540fb79c8SNicolas Pitre 79640fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP) 79740fb79c8SNicolas Pitre 79840fb79c8SNicolas Pitre#ifdef CONFIG_MMU 79940fb79c8SNicolas Pitre 80040fb79c8SNicolas Pitre /* 80140fb79c8SNicolas Pitre * The only thing that can break atomicity in this cmpxchg64 80240fb79c8SNicolas Pitre * implementation is either an IRQ or a data abort exception 80340fb79c8SNicolas Pitre * causing another process/thread to be scheduled in the middle of 80440fb79c8SNicolas Pitre * the critical sequence. The same strategy as for cmpxchg is used. 80540fb79c8SNicolas Pitre */ 80640fb79c8SNicolas Pitre stmfd sp!, {r4, r5, r6, lr} 80740fb79c8SNicolas Pitre ldmia r0, {r4, r5} @ load old val 80840fb79c8SNicolas Pitre ldmia r1, {r6, lr} @ load new val 80940fb79c8SNicolas Pitre1: ldmia r2, {r0, r1} @ load current val 81040fb79c8SNicolas Pitre eors r3, r0, r4 @ compare with oldval (1) 81140fb79c8SNicolas Pitre eoreqs r3, r1, r5 @ compare with oldval (2) 81240fb79c8SNicolas Pitre2: stmeqia r2, {r6, lr} @ store newval if eq 81340fb79c8SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 81440fb79c8SNicolas Pitre ldmfd sp!, {r4, r5, r6, pc} 81540fb79c8SNicolas Pitre 81640fb79c8SNicolas Pitre .text 81740fb79c8SNicolas Pitrekuser_cmpxchg64_fixup: 81840fb79c8SNicolas Pitre @ Called from kuser_cmpxchg_fixup. 8193ad55155SRussell King @ r4 = address of interrupted insn (must be preserved). 82040fb79c8SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 82140fb79c8SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 8223ad55155SRussell King @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. 82340fb79c8SNicolas Pitre mov r7, #0xffff0fff 82440fb79c8SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64))) 8253ad55155SRussell King subs r8, r4, r7 82640fb79c8SNicolas Pitre rsbcss r8, r8, #(2b - 1b) 82740fb79c8SNicolas Pitre strcs r7, [sp, #S_PC] 82840fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 82940fb79c8SNicolas Pitre bcc kuser_cmpxchg32_fixup 83040fb79c8SNicolas Pitre#endif 83140fb79c8SNicolas Pitre mov pc, lr 83240fb79c8SNicolas Pitre .previous 83340fb79c8SNicolas Pitre 83440fb79c8SNicolas Pitre#else 83540fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing" 83640fb79c8SNicolas Pitre mov r0, #-1 83740fb79c8SNicolas Pitre adds r0, r0, #0 83840fb79c8SNicolas Pitre usr_ret lr 83940fb79c8SNicolas Pitre#endif 84040fb79c8SNicolas Pitre 84140fb79c8SNicolas Pitre#else 84240fb79c8SNicolas Pitre#error "incoherent kernel configuration" 84340fb79c8SNicolas Pitre#endif 84440fb79c8SNicolas Pitre 84540fb79c8SNicolas Pitre /* pad to next slot */ 84640fb79c8SNicolas Pitre .rept (16 - (. - __kuser_cmpxchg64)/4) 84740fb79c8SNicolas Pitre .word 0 84840fb79c8SNicolas Pitre .endr 84940fb79c8SNicolas Pitre 85040fb79c8SNicolas Pitre .align 5 85140fb79c8SNicolas Pitre 8527c612bfdSNicolas Pitre__kuser_memory_barrier: @ 0xffff0fa0 853ed3768a8SDave Martin smp_dmb arm 854ba9b5d76SNicolas Pitre usr_ret lr 8557c612bfdSNicolas Pitre 8567c612bfdSNicolas Pitre .align 5 8577c612bfdSNicolas Pitre 8582d2669b6SNicolas Pitre__kuser_cmpxchg: @ 0xffff0fc0 8592d2669b6SNicolas Pitre 860dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 8612d2669b6SNicolas Pitre 862dcef1f63SNicolas Pitre /* 863dcef1f63SNicolas Pitre * Poor you. No fast solution possible... 864dcef1f63SNicolas Pitre * The kernel itself must perform the operation. 865dcef1f63SNicolas Pitre * A special ghost syscall is used for that (see traps.c). 866dcef1f63SNicolas Pitre */ 8675e097445SNicolas Pitre stmfd sp!, {r7, lr} 86855afd264SDave Martin ldr r7, 1f @ it's 20 bits 869cc20d429SRussell King swi __ARM_NR_cmpxchg 8705e097445SNicolas Pitre ldmfd sp!, {r7, pc} 871cc20d429SRussell King1: .word __ARM_NR_cmpxchg 872dcef1f63SNicolas Pitre 873dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6 8742d2669b6SNicolas Pitre 87549bca4c2SNicolas Pitre#ifdef CONFIG_MMU 876b49c0f24SNicolas Pitre 877b49c0f24SNicolas Pitre /* 878b49c0f24SNicolas Pitre * The only thing that can break atomicity in this cmpxchg 879b49c0f24SNicolas Pitre * implementation is either an IRQ or a data abort exception 880b49c0f24SNicolas Pitre * causing another process/thread to be scheduled in the middle 881b49c0f24SNicolas Pitre * of the critical sequence. To prevent this, code is added to 882b49c0f24SNicolas Pitre * the IRQ and data abort exception handlers to set the pc back 883b49c0f24SNicolas Pitre * to the beginning of the critical section if it is found to be 884b49c0f24SNicolas Pitre * within that critical section (see kuser_cmpxchg_fixup). 885b49c0f24SNicolas Pitre */ 886b49c0f24SNicolas Pitre1: ldr r3, [r2] @ load current val 887b49c0f24SNicolas Pitre subs r3, r3, r0 @ compare with oldval 888b49c0f24SNicolas Pitre2: streq r1, [r2] @ store newval if eq 889b49c0f24SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 890b49c0f24SNicolas Pitre usr_ret lr 891b49c0f24SNicolas Pitre 892b49c0f24SNicolas Pitre .text 89340fb79c8SNicolas Pitrekuser_cmpxchg32_fixup: 894b49c0f24SNicolas Pitre @ Called from kuser_cmpxchg_check macro. 895b059bdc3SRussell King @ r4 = address of interrupted insn (must be preserved). 896b49c0f24SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 897b49c0f24SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 898b059bdc3SRussell King @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. 899b49c0f24SNicolas Pitre mov r7, #0xffff0fff 900b49c0f24SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) 901b059bdc3SRussell King subs r8, r4, r7 902b49c0f24SNicolas Pitre rsbcss r8, r8, #(2b - 1b) 903b49c0f24SNicolas Pitre strcs r7, [sp, #S_PC] 904b49c0f24SNicolas Pitre mov pc, lr 905b49c0f24SNicolas Pitre .previous 906b49c0f24SNicolas Pitre 90749bca4c2SNicolas Pitre#else 90849bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing" 90949bca4c2SNicolas Pitre mov r0, #-1 91049bca4c2SNicolas Pitre adds r0, r0, #0 911ba9b5d76SNicolas Pitre usr_ret lr 912b49c0f24SNicolas Pitre#endif 9132d2669b6SNicolas Pitre 9142d2669b6SNicolas Pitre#else 9152d2669b6SNicolas Pitre 916ed3768a8SDave Martin smp_dmb arm 917b49c0f24SNicolas Pitre1: ldrex r3, [r2] 9182d2669b6SNicolas Pitre subs r3, r3, r0 9192d2669b6SNicolas Pitre strexeq r3, r1, [r2] 920b49c0f24SNicolas Pitre teqeq r3, #1 921b49c0f24SNicolas Pitre beq 1b 9222d2669b6SNicolas Pitre rsbs r0, r3, #0 923b49c0f24SNicolas Pitre /* beware -- each __kuser slot must be 8 instructions max */ 924f00ec48fSRussell King ALT_SMP(b __kuser_memory_barrier) 925f00ec48fSRussell King ALT_UP(usr_ret lr) 9262d2669b6SNicolas Pitre 9272d2669b6SNicolas Pitre#endif 9282d2669b6SNicolas Pitre 9292d2669b6SNicolas Pitre .align 5 9302d2669b6SNicolas Pitre 9312d2669b6SNicolas Pitre__kuser_get_tls: @ 0xffff0fe0 932f159f4edSTony Lindgren ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init 933ba9b5d76SNicolas Pitre usr_ret lr 934f159f4edSTony Lindgren mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code 935f159f4edSTony Lindgren .rep 4 936f159f4edSTony Lindgren .word 0 @ 0xffff0ff0 software TLS value, then 937f159f4edSTony Lindgren .endr @ pad up to __kuser_helper_version 9382d2669b6SNicolas Pitre 9392d2669b6SNicolas Pitre__kuser_helper_version: @ 0xffff0ffc 9402d2669b6SNicolas Pitre .word ((__kuser_helper_end - __kuser_helper_start) >> 5) 9412d2669b6SNicolas Pitre 9422d2669b6SNicolas Pitre .globl __kuser_helper_end 9432d2669b6SNicolas Pitre__kuser_helper_end: 9442d2669b6SNicolas Pitre 945b86040a5SCatalin Marinas THUMB( .thumb ) 9462d2669b6SNicolas Pitre 9471da177e4SLinus Torvalds/* 9481da177e4SLinus Torvalds * Vector stubs. 9491da177e4SLinus Torvalds * 9507933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the 9517933523dSRussell King * vectors, rather than ldr's. Note that this code must not 9527933523dSRussell King * exceed 0x300 bytes. 9531da177e4SLinus Torvalds * 9541da177e4SLinus Torvalds * Common stub entry macro: 9551da177e4SLinus Torvalds * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 956ccea7a19SRussell King * 957ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address 958ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler. 9591da177e4SLinus Torvalds */ 960b7ec4795SNicolas Pitre .macro vector_stub, name, mode, correction=0 9611da177e4SLinus Torvalds .align 5 9621da177e4SLinus Torvalds 9631da177e4SLinus Torvaldsvector_\name: 9641da177e4SLinus Torvalds .if \correction 9651da177e4SLinus Torvalds sub lr, lr, #\correction 9661da177e4SLinus Torvalds .endif 9671da177e4SLinus Torvalds 968ccea7a19SRussell King @ 969ccea7a19SRussell King @ Save r0, lr_<exception> (parent PC) and spsr_<exception> 970ccea7a19SRussell King @ (parent CPSR) 971ccea7a19SRussell King @ 972ccea7a19SRussell King stmia sp, {r0, lr} @ save r0, lr 973ccea7a19SRussell King mrs lr, spsr 974ccea7a19SRussell King str lr, [sp, #8] @ save spsr 975ccea7a19SRussell King 976ccea7a19SRussell King @ 977ccea7a19SRussell King @ Prepare for SVC32 mode. IRQs remain disabled. 978ccea7a19SRussell King @ 979ccea7a19SRussell King mrs r0, cpsr 980b86040a5SCatalin Marinas eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) 981ccea7a19SRussell King msr spsr_cxsf, r0 982ccea7a19SRussell King 983ccea7a19SRussell King @ 984ccea7a19SRussell King @ the branch table must immediately follow this code 985ccea7a19SRussell King @ 986ccea7a19SRussell King and lr, lr, #0x0f 987b86040a5SCatalin Marinas THUMB( adr r0, 1f ) 988b86040a5SCatalin Marinas THUMB( ldr lr, [r0, lr, lsl #2] ) 989b7ec4795SNicolas Pitre mov r0, sp 990b86040a5SCatalin Marinas ARM( ldr lr, [pc, lr, lsl #2] ) 991ccea7a19SRussell King movs pc, lr @ branch to handler in SVC mode 99293ed3970SCatalin MarinasENDPROC(vector_\name) 99388987ef9SCatalin Marinas 99488987ef9SCatalin Marinas .align 2 99588987ef9SCatalin Marinas @ handler addresses follow this label 99688987ef9SCatalin Marinas1: 9971da177e4SLinus Torvalds .endm 9981da177e4SLinus Torvalds 9997933523dSRussell King .globl __stubs_start 10001da177e4SLinus Torvalds__stubs_start: 10011da177e4SLinus Torvalds/* 10021da177e4SLinus Torvalds * Interrupt dispatcher 10031da177e4SLinus Torvalds */ 1004b7ec4795SNicolas Pitre vector_stub irq, IRQ_MODE, 4 10051da177e4SLinus Torvalds 10061da177e4SLinus Torvalds .long __irq_usr @ 0 (USR_26 / USR_32) 10071da177e4SLinus Torvalds .long __irq_invalid @ 1 (FIQ_26 / FIQ_32) 10081da177e4SLinus Torvalds .long __irq_invalid @ 2 (IRQ_26 / IRQ_32) 10091da177e4SLinus Torvalds .long __irq_svc @ 3 (SVC_26 / SVC_32) 10101da177e4SLinus Torvalds .long __irq_invalid @ 4 10111da177e4SLinus Torvalds .long __irq_invalid @ 5 10121da177e4SLinus Torvalds .long __irq_invalid @ 6 10131da177e4SLinus Torvalds .long __irq_invalid @ 7 10141da177e4SLinus Torvalds .long __irq_invalid @ 8 10151da177e4SLinus Torvalds .long __irq_invalid @ 9 10161da177e4SLinus Torvalds .long __irq_invalid @ a 10171da177e4SLinus Torvalds .long __irq_invalid @ b 10181da177e4SLinus Torvalds .long __irq_invalid @ c 10191da177e4SLinus Torvalds .long __irq_invalid @ d 10201da177e4SLinus Torvalds .long __irq_invalid @ e 10211da177e4SLinus Torvalds .long __irq_invalid @ f 10221da177e4SLinus Torvalds 10231da177e4SLinus Torvalds/* 10241da177e4SLinus Torvalds * Data abort dispatcher 10251da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 10261da177e4SLinus Torvalds */ 1027b7ec4795SNicolas Pitre vector_stub dabt, ABT_MODE, 8 10281da177e4SLinus Torvalds 10291da177e4SLinus Torvalds .long __dabt_usr @ 0 (USR_26 / USR_32) 10301da177e4SLinus Torvalds .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32) 10311da177e4SLinus Torvalds .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32) 10321da177e4SLinus Torvalds .long __dabt_svc @ 3 (SVC_26 / SVC_32) 10331da177e4SLinus Torvalds .long __dabt_invalid @ 4 10341da177e4SLinus Torvalds .long __dabt_invalid @ 5 10351da177e4SLinus Torvalds .long __dabt_invalid @ 6 10361da177e4SLinus Torvalds .long __dabt_invalid @ 7 10371da177e4SLinus Torvalds .long __dabt_invalid @ 8 10381da177e4SLinus Torvalds .long __dabt_invalid @ 9 10391da177e4SLinus Torvalds .long __dabt_invalid @ a 10401da177e4SLinus Torvalds .long __dabt_invalid @ b 10411da177e4SLinus Torvalds .long __dabt_invalid @ c 10421da177e4SLinus Torvalds .long __dabt_invalid @ d 10431da177e4SLinus Torvalds .long __dabt_invalid @ e 10441da177e4SLinus Torvalds .long __dabt_invalid @ f 10451da177e4SLinus Torvalds 10461da177e4SLinus Torvalds/* 10471da177e4SLinus Torvalds * Prefetch abort dispatcher 10481da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 10491da177e4SLinus Torvalds */ 1050b7ec4795SNicolas Pitre vector_stub pabt, ABT_MODE, 4 10511da177e4SLinus Torvalds 10521da177e4SLinus Torvalds .long __pabt_usr @ 0 (USR_26 / USR_32) 10531da177e4SLinus Torvalds .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32) 10541da177e4SLinus Torvalds .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32) 10551da177e4SLinus Torvalds .long __pabt_svc @ 3 (SVC_26 / SVC_32) 10561da177e4SLinus Torvalds .long __pabt_invalid @ 4 10571da177e4SLinus Torvalds .long __pabt_invalid @ 5 10581da177e4SLinus Torvalds .long __pabt_invalid @ 6 10591da177e4SLinus Torvalds .long __pabt_invalid @ 7 10601da177e4SLinus Torvalds .long __pabt_invalid @ 8 10611da177e4SLinus Torvalds .long __pabt_invalid @ 9 10621da177e4SLinus Torvalds .long __pabt_invalid @ a 10631da177e4SLinus Torvalds .long __pabt_invalid @ b 10641da177e4SLinus Torvalds .long __pabt_invalid @ c 10651da177e4SLinus Torvalds .long __pabt_invalid @ d 10661da177e4SLinus Torvalds .long __pabt_invalid @ e 10671da177e4SLinus Torvalds .long __pabt_invalid @ f 10681da177e4SLinus Torvalds 10691da177e4SLinus Torvalds/* 10701da177e4SLinus Torvalds * Undef instr entry dispatcher 10711da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 10721da177e4SLinus Torvalds */ 1073b7ec4795SNicolas Pitre vector_stub und, UND_MODE 10741da177e4SLinus Torvalds 10751da177e4SLinus Torvalds .long __und_usr @ 0 (USR_26 / USR_32) 10761da177e4SLinus Torvalds .long __und_invalid @ 1 (FIQ_26 / FIQ_32) 10771da177e4SLinus Torvalds .long __und_invalid @ 2 (IRQ_26 / IRQ_32) 10781da177e4SLinus Torvalds .long __und_svc @ 3 (SVC_26 / SVC_32) 10791da177e4SLinus Torvalds .long __und_invalid @ 4 10801da177e4SLinus Torvalds .long __und_invalid @ 5 10811da177e4SLinus Torvalds .long __und_invalid @ 6 10821da177e4SLinus Torvalds .long __und_invalid @ 7 10831da177e4SLinus Torvalds .long __und_invalid @ 8 10841da177e4SLinus Torvalds .long __und_invalid @ 9 10851da177e4SLinus Torvalds .long __und_invalid @ a 10861da177e4SLinus Torvalds .long __und_invalid @ b 10871da177e4SLinus Torvalds .long __und_invalid @ c 10881da177e4SLinus Torvalds .long __und_invalid @ d 10891da177e4SLinus Torvalds .long __und_invalid @ e 10901da177e4SLinus Torvalds .long __und_invalid @ f 10911da177e4SLinus Torvalds 10921da177e4SLinus Torvalds .align 5 10931da177e4SLinus Torvalds 10941da177e4SLinus Torvalds/*============================================================================= 10951da177e4SLinus Torvalds * Undefined FIQs 10961da177e4SLinus Torvalds *----------------------------------------------------------------------------- 10971da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC 10981da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg. 10991da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register... brain 11001da177e4SLinus Torvalds * damage alert! I don't think that we can execute any code in here in any 11011da177e4SLinus Torvalds * other mode than FIQ... Ok you can switch to another mode, but you can't 11021da177e4SLinus Torvalds * get out of that mode without clobbering one register. 11031da177e4SLinus Torvalds */ 11041da177e4SLinus Torvaldsvector_fiq: 11051da177e4SLinus Torvalds disable_fiq 11061da177e4SLinus Torvalds subs pc, lr, #4 11071da177e4SLinus Torvalds 11081da177e4SLinus Torvalds/*============================================================================= 11091da177e4SLinus Torvalds * Address exception handler 11101da177e4SLinus Torvalds *----------------------------------------------------------------------------- 11111da177e4SLinus Torvalds * These aren't too critical. 11121da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode). 11131da177e4SLinus Torvalds */ 11141da177e4SLinus Torvalds 11151da177e4SLinus Torvaldsvector_addrexcptn: 11161da177e4SLinus Torvalds b vector_addrexcptn 11171da177e4SLinus Torvalds 11181da177e4SLinus Torvalds/* 11191da177e4SLinus Torvalds * We group all the following data together to optimise 11201da177e4SLinus Torvalds * for CPUs with separate I & D caches. 11211da177e4SLinus Torvalds */ 11221da177e4SLinus Torvalds .align 5 11231da177e4SLinus Torvalds 11241da177e4SLinus Torvalds.LCvswi: 11251da177e4SLinus Torvalds .word vector_swi 11261da177e4SLinus Torvalds 11277933523dSRussell King .globl __stubs_end 11281da177e4SLinus Torvalds__stubs_end: 11291da177e4SLinus Torvalds 11307933523dSRussell King .equ stubs_offset, __vectors_start + 0x200 - __stubs_start 11311da177e4SLinus Torvalds 11327933523dSRussell King .globl __vectors_start 11337933523dSRussell King__vectors_start: 1134b86040a5SCatalin Marinas ARM( swi SYS_ERROR0 ) 1135b86040a5SCatalin Marinas THUMB( svc #0 ) 1136b86040a5SCatalin Marinas THUMB( nop ) 1137b86040a5SCatalin Marinas W(b) vector_und + stubs_offset 1138b86040a5SCatalin Marinas W(ldr) pc, .LCvswi + stubs_offset 1139b86040a5SCatalin Marinas W(b) vector_pabt + stubs_offset 1140b86040a5SCatalin Marinas W(b) vector_dabt + stubs_offset 1141b86040a5SCatalin Marinas W(b) vector_addrexcptn + stubs_offset 1142b86040a5SCatalin Marinas W(b) vector_irq + stubs_offset 1143b86040a5SCatalin Marinas W(b) vector_fiq + stubs_offset 11441da177e4SLinus Torvalds 11457933523dSRussell King .globl __vectors_end 11467933523dSRussell King__vectors_end: 11471da177e4SLinus Torvalds 11481da177e4SLinus Torvalds .data 11491da177e4SLinus Torvalds 11501da177e4SLinus Torvalds .globl cr_alignment 11511da177e4SLinus Torvalds .globl cr_no_alignment 11521da177e4SLinus Torvaldscr_alignment: 11531da177e4SLinus Torvalds .space 4 11541da177e4SLinus Torvaldscr_no_alignment: 11551da177e4SLinus Torvalds .space 4 115652108641Seric miao 115752108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 115852108641Seric miao .globl handle_arch_irq 115952108641Seric miaohandle_arch_irq: 116052108641Seric miao .space 4 116152108641Seric miao#endif 1162