xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision a771fe6e4e3e58f2056823ef9c30a554ec48f453)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
18f09b9979SNicolas Pitre#include <asm/memory.h>
191da177e4SLinus Torvalds#include <asm/glue.h>
201da177e4SLinus Torvalds#include <asm/vfpmacros.h>
21a09e64fbSRussell King#include <mach/entry-macro.S>
22d6551e88SRussell King#include <asm/thread_notify.h>
23c4c5716eSCatalin Marinas#include <asm/unwind.h>
241da177e4SLinus Torvalds
251da177e4SLinus Torvalds#include "entry-header.S"
261da177e4SLinus Torvalds
271da177e4SLinus Torvalds/*
28187a51adSRussell King * Interrupt handling.  Preserves r7, r8, r9
29187a51adSRussell King */
30187a51adSRussell King	.macro	irq_handler
31f80dff9dSDan Williams	get_irqnr_preamble r5, lr
32187a51adSRussell King1:	get_irqnr_and_base r0, r6, r5, lr
33187a51adSRussell King	movne	r1, sp
34187a51adSRussell King	@
35187a51adSRussell King	@ routine called with r0 = irq number, r1 = struct pt_regs *
36187a51adSRussell King	@
37b86040a5SCatalin Marinas	adrne	lr, BSYM(1b)
38187a51adSRussell King	bne	asm_do_IRQ
39791be9b9SRussell King
40791be9b9SRussell King#ifdef CONFIG_SMP
41791be9b9SRussell King	/*
42791be9b9SRussell King	 * XXX
43791be9b9SRussell King	 *
44791be9b9SRussell King	 * this macro assumes that irqstat (r6) and base (r5) are
45791be9b9SRussell King	 * preserved from get_irqnr_and_base above
46791be9b9SRussell King	 */
47791be9b9SRussell King	test_for_ipi r0, r6, r5, lr
48791be9b9SRussell King	movne	r0, sp
49b86040a5SCatalin Marinas	adrne	lr, BSYM(1b)
50791be9b9SRussell King	bne	do_IPI
5137ee16aeSRussell King
5237ee16aeSRussell King#ifdef CONFIG_LOCAL_TIMERS
5337ee16aeSRussell King	test_for_ltirq r0, r6, r5, lr
5437ee16aeSRussell King	movne	r0, sp
55b86040a5SCatalin Marinas	adrne	lr, BSYM(1b)
5637ee16aeSRussell King	bne	do_local_timer
5737ee16aeSRussell King#endif
58791be9b9SRussell King#endif
59791be9b9SRussell King
60187a51adSRussell King	.endm
61187a51adSRussell King
62785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES
63785d3cd2SNicolas Pitre	.section	.kprobes.text,"ax",%progbits
64785d3cd2SNicolas Pitre#else
65785d3cd2SNicolas Pitre	.text
66785d3cd2SNicolas Pitre#endif
67785d3cd2SNicolas Pitre
68187a51adSRussell King/*
691da177e4SLinus Torvalds * Invalid mode handlers
701da177e4SLinus Torvalds */
71ccea7a19SRussell King	.macro	inv_entry, reason
72ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
73b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
74b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
75b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
76b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
771da177e4SLinus Torvalds	mov	r1, #\reason
781da177e4SLinus Torvalds	.endm
791da177e4SLinus Torvalds
801da177e4SLinus Torvalds__pabt_invalid:
81ccea7a19SRussell King	inv_entry BAD_PREFETCH
82ccea7a19SRussell King	b	common_invalid
8393ed3970SCatalin MarinasENDPROC(__pabt_invalid)
841da177e4SLinus Torvalds
851da177e4SLinus Torvalds__dabt_invalid:
86ccea7a19SRussell King	inv_entry BAD_DATA
87ccea7a19SRussell King	b	common_invalid
8893ed3970SCatalin MarinasENDPROC(__dabt_invalid)
891da177e4SLinus Torvalds
901da177e4SLinus Torvalds__irq_invalid:
91ccea7a19SRussell King	inv_entry BAD_IRQ
92ccea7a19SRussell King	b	common_invalid
9393ed3970SCatalin MarinasENDPROC(__irq_invalid)
941da177e4SLinus Torvalds
951da177e4SLinus Torvalds__und_invalid:
96ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
971da177e4SLinus Torvalds
98ccea7a19SRussell King	@
99ccea7a19SRussell King	@ XXX fall through to common_invalid
100ccea7a19SRussell King	@
101ccea7a19SRussell King
102ccea7a19SRussell King@
103ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
104ccea7a19SRussell King@
105ccea7a19SRussell Kingcommon_invalid:
106ccea7a19SRussell King	zero_fp
107ccea7a19SRussell King
108ccea7a19SRussell King	ldmia	r0, {r4 - r6}
109ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
110ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
111ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
112ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
113ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
114ccea7a19SRussell King
1151da177e4SLinus Torvalds	mov	r0, sp
1161da177e4SLinus Torvalds	b	bad_mode
11793ed3970SCatalin MarinasENDPROC(__und_invalid)
1181da177e4SLinus Torvalds
1191da177e4SLinus Torvalds/*
1201da177e4SLinus Torvalds * SVC mode handlers
1211da177e4SLinus Torvalds */
1222dede2d8SNicolas Pitre
1232dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1242dede2d8SNicolas Pitre#define SPFIX(code...) code
1252dede2d8SNicolas Pitre#else
1262dede2d8SNicolas Pitre#define SPFIX(code...)
1272dede2d8SNicolas Pitre#endif
1282dede2d8SNicolas Pitre
129d30a0c8bSNicolas Pitre	.macro	svc_entry, stack_hole=0
130c4c5716eSCatalin Marinas UNWIND(.fnstart		)
131c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
132b86040a5SCatalin Marinas	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
133b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
134b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
135b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
136b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
137b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
138b86040a5SCatalin Marinas#else
1392dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
140b86040a5SCatalin Marinas#endif
141b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
142b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
143ccea7a19SRussell King
144ccea7a19SRussell King	ldmia	r0, {r1 - r3}
145b86040a5SCatalin Marinas	add	r5, sp, #S_SP - 4	@ here for interlock avoidance
146ccea7a19SRussell King	mov	r4, #-1			@  ""  ""      ""       ""
147b86040a5SCatalin Marinas	add	r0, sp, #(S_FRAME_SIZE + \stack_hole - 4)
148b86040a5SCatalin Marinas SPFIX(	addeq	r0, r0, #4	)
149b86040a5SCatalin Marinas	str	r1, [sp, #-4]!		@ save the "real" r0 copied
150ccea7a19SRussell King					@ from the exception stack
151ccea7a19SRussell King
1521da177e4SLinus Torvalds	mov	r1, lr
1531da177e4SLinus Torvalds
1541da177e4SLinus Torvalds	@
1551da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1561da177e4SLinus Torvalds	@
1571da177e4SLinus Torvalds	@  r0 - sp_svc
1581da177e4SLinus Torvalds	@  r1 - lr_svc
1591da177e4SLinus Torvalds	@  r2 - lr_<exception>, already fixed up for correct return/restart
1601da177e4SLinus Torvalds	@  r3 - spsr_<exception>
1611da177e4SLinus Torvalds	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
1621da177e4SLinus Torvalds	@
1631da177e4SLinus Torvalds	stmia	r5, {r0 - r4}
1640d928b0bSUwe Kleine-König
1650d928b0bSUwe Kleine-König	asm_trace_hardirqs_off
1661da177e4SLinus Torvalds	.endm
1671da177e4SLinus Torvalds
1681da177e4SLinus Torvalds	.align	5
1691da177e4SLinus Torvalds__dabt_svc:
170ccea7a19SRussell King	svc_entry
1711da177e4SLinus Torvalds
1721da177e4SLinus Torvalds	@
1731da177e4SLinus Torvalds	@ get ready to re-enable interrupts if appropriate
1741da177e4SLinus Torvalds	@
1751da177e4SLinus Torvalds	mrs	r9, cpsr
1761da177e4SLinus Torvalds	tst	r3, #PSR_I_BIT
1771da177e4SLinus Torvalds	biceq	r9, r9, #PSR_I_BIT
1781da177e4SLinus Torvalds
1791da177e4SLinus Torvalds	@
1801da177e4SLinus Torvalds	@ Call the processor-specific abort handler:
1811da177e4SLinus Torvalds	@
1821da177e4SLinus Torvalds	@  r2 - aborted context pc
1831da177e4SLinus Torvalds	@  r3 - aborted context cpsr
1841da177e4SLinus Torvalds	@
1851da177e4SLinus Torvalds	@ The abort handler must return the aborted address in r0, and
1861da177e4SLinus Torvalds	@ the fault status register in r1.  r9 must be preserved.
1871da177e4SLinus Torvalds	@
18848d7927bSPaul Brook#ifdef MULTI_DABORT
1891da177e4SLinus Torvalds	ldr	r4, .LCprocfns
1901da177e4SLinus Torvalds	mov	lr, pc
19148d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_DABT_FUNC]
1921da177e4SLinus Torvalds#else
19348d7927bSPaul Brook	bl	CPU_DABORT_HANDLER
1941da177e4SLinus Torvalds#endif
1951da177e4SLinus Torvalds
1961da177e4SLinus Torvalds	@
1971da177e4SLinus Torvalds	@ set desired IRQ state, then call main handler
1981da177e4SLinus Torvalds	@
1991da177e4SLinus Torvalds	msr	cpsr_c, r9
2001da177e4SLinus Torvalds	mov	r2, sp
2011da177e4SLinus Torvalds	bl	do_DataAbort
2021da177e4SLinus Torvalds
2031da177e4SLinus Torvalds	@
2041da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2051da177e4SLinus Torvalds	@
2061ec42c0cSRussell King	disable_irq
2071da177e4SLinus Torvalds
2081da177e4SLinus Torvalds	@
2091da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2101da177e4SLinus Torvalds	@
211b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]
212b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
213c4c5716eSCatalin Marinas UNWIND(.fnend		)
21493ed3970SCatalin MarinasENDPROC(__dabt_svc)
2151da177e4SLinus Torvalds
2161da177e4SLinus Torvalds	.align	5
2171da177e4SLinus Torvalds__irq_svc:
218ccea7a19SRussell King	svc_entry
219ccea7a19SRussell King
2201da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
221706fdd9fSRussell King	get_thread_info tsk
222706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
223706fdd9fSRussell King	add	r7, r8, #1			@ increment it
224706fdd9fSRussell King	str	r7, [tsk, #TI_PREEMPT]
2251da177e4SLinus Torvalds#endif
226ccea7a19SRussell King
227187a51adSRussell King	irq_handler
2281da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
22928fab1a2SRussell King	str	r8, [tsk, #TI_PREEMPT]		@ restore preempt count
230706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
23128fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
23228fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2331da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2341da177e4SLinus Torvalds	blne	svc_preempt
2351da177e4SLinus Torvalds#endif
236b86040a5SCatalin Marinas	ldr	r4, [sp, #S_PSR]		@ irqs are already disabled
2377ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
238b86040a5SCatalin Marinas	tst	r4, #PSR_I_BIT
2397ad1bcb2SRussell King	bleq	trace_hardirqs_on
2407ad1bcb2SRussell King#endif
241b86040a5SCatalin Marinas	svc_exit r4				@ return from exception
242c4c5716eSCatalin Marinas UNWIND(.fnend		)
24393ed3970SCatalin MarinasENDPROC(__irq_svc)
2441da177e4SLinus Torvalds
2451da177e4SLinus Torvalds	.ltorg
2461da177e4SLinus Torvalds
2471da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2481da177e4SLinus Torvaldssvc_preempt:
24928fab1a2SRussell King	mov	r8, lr
2501da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
251706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2521da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
25328fab1a2SRussell King	moveq	pc, r8				@ go again
2541da177e4SLinus Torvalds	b	1b
2551da177e4SLinus Torvalds#endif
2561da177e4SLinus Torvalds
2571da177e4SLinus Torvalds	.align	5
2581da177e4SLinus Torvalds__und_svc:
259d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
260d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
261d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
262d30a0c8bSNicolas Pitre	@ the saved context.
263d30a0c8bSNicolas Pitre	svc_entry 64
264d30a0c8bSNicolas Pitre#else
265ccea7a19SRussell King	svc_entry
266d30a0c8bSNicolas Pitre#endif
2671da177e4SLinus Torvalds
2681da177e4SLinus Torvalds	@
2691da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2701da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2711da177e4SLinus Torvalds	@ this as a real undefined instruction
2721da177e4SLinus Torvalds	@
2731da177e4SLinus Torvalds	@  r0 - instruction
2741da177e4SLinus Torvalds	@
27583e686eaSCatalin Marinas#ifndef	CONFIG_THUMB2_KERNEL
2761da177e4SLinus Torvalds	ldr	r0, [r2, #-4]
27783e686eaSCatalin Marinas#else
27883e686eaSCatalin Marinas	ldrh	r0, [r2, #-2]			@ Thumb instruction at LR - 2
27983e686eaSCatalin Marinas	and	r9, r0, #0xf800
28083e686eaSCatalin Marinas	cmp	r9, #0xe800			@ 32-bit instruction if xx >= 0
28183e686eaSCatalin Marinas	ldrhhs	r9, [r2]			@ bottom 16 bits
28283e686eaSCatalin Marinas	orrhs	r0, r9, r0, lsl #16
28383e686eaSCatalin Marinas#endif
284b86040a5SCatalin Marinas	adr	r9, BSYM(1f)
2851da177e4SLinus Torvalds	bl	call_fpe
2861da177e4SLinus Torvalds
2871da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
2881da177e4SLinus Torvalds	bl	do_undefinstr
2891da177e4SLinus Torvalds
2901da177e4SLinus Torvalds	@
2911da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2921da177e4SLinus Torvalds	@
2931ec42c0cSRussell King1:	disable_irq
2941da177e4SLinus Torvalds
2951da177e4SLinus Torvalds	@
2961da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2971da177e4SLinus Torvalds	@
298b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]		@ Get SVC cpsr
299b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
300c4c5716eSCatalin Marinas UNWIND(.fnend		)
30193ed3970SCatalin MarinasENDPROC(__und_svc)
3021da177e4SLinus Torvalds
3031da177e4SLinus Torvalds	.align	5
3041da177e4SLinus Torvalds__pabt_svc:
305ccea7a19SRussell King	svc_entry
3061da177e4SLinus Torvalds
3071da177e4SLinus Torvalds	@
3081da177e4SLinus Torvalds	@ re-enable interrupts if appropriate
3091da177e4SLinus Torvalds	@
3101da177e4SLinus Torvalds	mrs	r9, cpsr
3111da177e4SLinus Torvalds	tst	r3, #PSR_I_BIT
3121da177e4SLinus Torvalds	biceq	r9, r9, #PSR_I_BIT
3131da177e4SLinus Torvalds
31448d7927bSPaul Brook	mov	r0, r2			@ pass address of aborted instruction.
3154fb28474SKirill A. Shutemov#ifdef MULTI_PABORT
31648d7927bSPaul Brook	ldr	r4, .LCprocfns
31748d7927bSPaul Brook	mov	lr, pc
31848d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_PABT_FUNC]
31948d7927bSPaul Brook#else
3204fb28474SKirill A. Shutemov	bl	CPU_PABORT_HANDLER
32148d7927bSPaul Brook#endif
32248d7927bSPaul Brook	msr	cpsr_c, r9			@ Maybe enable interrupts
3234fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
3241da177e4SLinus Torvalds	bl	do_PrefetchAbort		@ call abort handler
3251da177e4SLinus Torvalds
3261da177e4SLinus Torvalds	@
3271da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
3281da177e4SLinus Torvalds	@
3291ec42c0cSRussell King	disable_irq
3301da177e4SLinus Torvalds
3311da177e4SLinus Torvalds	@
3321da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
3331da177e4SLinus Torvalds	@
334b86040a5SCatalin Marinas	ldr	r2, [sp, #S_PSR]
335b86040a5SCatalin Marinas	svc_exit r2				@ return from exception
336c4c5716eSCatalin Marinas UNWIND(.fnend		)
33793ed3970SCatalin MarinasENDPROC(__pabt_svc)
3381da177e4SLinus Torvalds
3391da177e4SLinus Torvalds	.align	5
34049f680eaSRussell King.LCcralign:
34149f680eaSRussell King	.word	cr_alignment
34248d7927bSPaul Brook#ifdef MULTI_DABORT
3431da177e4SLinus Torvalds.LCprocfns:
3441da177e4SLinus Torvalds	.word	processor
3451da177e4SLinus Torvalds#endif
3461da177e4SLinus Torvalds.LCfp:
3471da177e4SLinus Torvalds	.word	fp_enter
3481da177e4SLinus Torvalds
3491da177e4SLinus Torvalds/*
3501da177e4SLinus Torvalds * User mode handlers
3512dede2d8SNicolas Pitre *
3522dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
3531da177e4SLinus Torvalds */
3542dede2d8SNicolas Pitre
3552dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
3562dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3572dede2d8SNicolas Pitre#endif
3582dede2d8SNicolas Pitre
359ccea7a19SRussell King	.macro	usr_entry
360c4c5716eSCatalin Marinas UNWIND(.fnstart	)
361c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
362ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
363b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
364b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
365ccea7a19SRussell King
366ccea7a19SRussell King	ldmia	r0, {r1 - r3}
367ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
368ccea7a19SRussell King	mov	r4, #-1			@  ""  ""     ""        ""
369ccea7a19SRussell King
370ccea7a19SRussell King	str	r1, [sp]		@ save the "real" r0 copied
371ccea7a19SRussell King					@ from the exception stack
3721da177e4SLinus Torvalds
3731da177e4SLinus Torvalds	@
3741da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3751da177e4SLinus Torvalds	@
3761da177e4SLinus Torvalds	@  r2 - lr_<exception>, already fixed up for correct return/restart
3771da177e4SLinus Torvalds	@  r3 - spsr_<exception>
3781da177e4SLinus Torvalds	@  r4 - orig_r0 (see pt_regs definition in ptrace.h)
3791da177e4SLinus Torvalds	@
3801da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3811da177e4SLinus Torvalds	@
382ccea7a19SRussell King	stmia	r0, {r2 - r4}
383b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
384b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3851da177e4SLinus Torvalds
3861da177e4SLinus Torvalds	@
3871da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
3881da177e4SLinus Torvalds	@
38949f680eaSRussell King	alignment_trap r0
3901da177e4SLinus Torvalds
3911da177e4SLinus Torvalds	@
3921da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3931da177e4SLinus Torvalds	@
3941da177e4SLinus Torvalds	zero_fp
3950d928b0bSUwe Kleine-König
3960d928b0bSUwe Kleine-König	asm_trace_hardirqs_off
3971da177e4SLinus Torvalds	.endm
3981da177e4SLinus Torvalds
399b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
400b49c0f24SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
401b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
402b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
403b49c0f24SNicolas Pitre#else
404b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
405b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
406b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
407b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
408b49c0f24SNicolas Pitre	cmp	r2, #TASK_SIZE
409b49c0f24SNicolas Pitre	blhs	kuser_cmpxchg_fixup
410b49c0f24SNicolas Pitre#endif
411b49c0f24SNicolas Pitre#endif
412b49c0f24SNicolas Pitre	.endm
413b49c0f24SNicolas Pitre
4141da177e4SLinus Torvalds	.align	5
4151da177e4SLinus Torvalds__dabt_usr:
416ccea7a19SRussell King	usr_entry
417b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4181da177e4SLinus Torvalds
4191da177e4SLinus Torvalds	@
4201da177e4SLinus Torvalds	@ Call the processor-specific abort handler:
4211da177e4SLinus Torvalds	@
4221da177e4SLinus Torvalds	@  r2 - aborted context pc
4231da177e4SLinus Torvalds	@  r3 - aborted context cpsr
4241da177e4SLinus Torvalds	@
4251da177e4SLinus Torvalds	@ The abort handler must return the aborted address in r0, and
4261da177e4SLinus Torvalds	@ the fault status register in r1.
4271da177e4SLinus Torvalds	@
42848d7927bSPaul Brook#ifdef MULTI_DABORT
4291da177e4SLinus Torvalds	ldr	r4, .LCprocfns
4301da177e4SLinus Torvalds	mov	lr, pc
43148d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_DABT_FUNC]
4321da177e4SLinus Torvalds#else
43348d7927bSPaul Brook	bl	CPU_DABORT_HANDLER
4341da177e4SLinus Torvalds#endif
4351da177e4SLinus Torvalds
4361da177e4SLinus Torvalds	@
4371da177e4SLinus Torvalds	@ IRQs on, then call the main handler
4381da177e4SLinus Torvalds	@
4391ec42c0cSRussell King	enable_irq
4401da177e4SLinus Torvalds	mov	r2, sp
441b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
4421da177e4SLinus Torvalds	b	do_DataAbort
443c4c5716eSCatalin Marinas UNWIND(.fnend		)
44493ed3970SCatalin MarinasENDPROC(__dabt_usr)
4451da177e4SLinus Torvalds
4461da177e4SLinus Torvalds	.align	5
4471da177e4SLinus Torvalds__irq_usr:
448ccea7a19SRussell King	usr_entry
449b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4501da177e4SLinus Torvalds
4511da177e4SLinus Torvalds	get_thread_info tsk
4521da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
453706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
454706fdd9fSRussell King	add	r7, r8, #1			@ increment it
455706fdd9fSRussell King	str	r7, [tsk, #TI_PREEMPT]
4561da177e4SLinus Torvalds#endif
457ccea7a19SRussell King
458187a51adSRussell King	irq_handler
4591da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
460706fdd9fSRussell King	ldr	r0, [tsk, #TI_PREEMPT]
461706fdd9fSRussell King	str	r8, [tsk, #TI_PREEMPT]
4621da177e4SLinus Torvalds	teq	r0, r7
463b86040a5SCatalin Marinas ARM(	strne	r0, [r0, -r0]	)
464b86040a5SCatalin Marinas THUMB(	movne	r0, #0		)
465b86040a5SCatalin Marinas THUMB(	strne	r0, [r0]	)
4661da177e4SLinus Torvalds#endif
4677ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
4687ad1bcb2SRussell King	bl	trace_hardirqs_on
4697ad1bcb2SRussell King#endif
470ccea7a19SRussell King
4711da177e4SLinus Torvalds	mov	why, #0
4721da177e4SLinus Torvalds	b	ret_to_user
473c4c5716eSCatalin Marinas UNWIND(.fnend		)
47493ed3970SCatalin MarinasENDPROC(__irq_usr)
4751da177e4SLinus Torvalds
4761da177e4SLinus Torvalds	.ltorg
4771da177e4SLinus Torvalds
4781da177e4SLinus Torvalds	.align	5
4791da177e4SLinus Torvalds__und_usr:
480ccea7a19SRussell King	usr_entry
4811da177e4SLinus Torvalds
4821da177e4SLinus Torvalds	@
4831da177e4SLinus Torvalds	@ fall through to the emulation code, which returns using r9 if
4841da177e4SLinus Torvalds	@ it has emulated the instruction, or the more conventional lr
4851da177e4SLinus Torvalds	@ if we are to treat this as a real undefined instruction
4861da177e4SLinus Torvalds	@
4871da177e4SLinus Torvalds	@  r0 - instruction
4881da177e4SLinus Torvalds	@
489b86040a5SCatalin Marinas	adr	r9, BSYM(ret_from_exception)
490b86040a5SCatalin Marinas	adr	lr, BSYM(__und_usr_unknown)
491cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
492b86040a5SCatalin Marinas	itet	eq				@ explicit IT needed for the 1f label
493cb170a45SPaul Brook	subeq	r4, r2, #4			@ ARM instr at LR - 4
494cb170a45SPaul Brook	subne	r4, r2, #2			@ Thumb instr at LR - 2
495cb170a45SPaul Brook1:	ldreqt	r0, [r4]
49626584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8
49726584853SCatalin Marinas	reveq	r0, r0				@ little endian instruction
49826584853SCatalin Marinas#endif
499cb170a45SPaul Brook	beq	call_fpe
500cb170a45SPaul Brook	@ Thumb instruction
501cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
502b86040a5SCatalin Marinas2:
503b86040a5SCatalin Marinas ARM(	ldrht	r5, [r4], #2	)
504b86040a5SCatalin Marinas THUMB(	ldrht	r5, [r4]	)
505b86040a5SCatalin Marinas THUMB(	add	r4, r4, #2	)
506cb170a45SPaul Brook	and	r0, r5, #0xf800			@ mask bits 111x x... .... ....
507cb170a45SPaul Brook	cmp	r0, #0xe800			@ 32bit instruction if xx != 0
508cb170a45SPaul Brook	blo	__und_usr_unknown
509cb170a45SPaul Brook3:	ldrht	r0, [r4]
510cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
511cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
512cb170a45SPaul Brook#else
513cb170a45SPaul Brook	b	__und_usr_unknown
514cb170a45SPaul Brook#endif
515c4c5716eSCatalin Marinas UNWIND(.fnend		)
51693ed3970SCatalin MarinasENDPROC(__und_usr)
517cb170a45SPaul Brook
5181da177e4SLinus Torvalds	@
5191da177e4SLinus Torvalds	@ fallthrough to call_fpe
5201da177e4SLinus Torvalds	@
5211da177e4SLinus Torvalds
5221da177e4SLinus Torvalds/*
5231da177e4SLinus Torvalds * The out of line fixup for the ldrt above.
5241da177e4SLinus Torvalds */
5251da177e4SLinus Torvalds	.section .fixup, "ax"
526cb170a45SPaul Brook4:	mov	pc, r9
5271da177e4SLinus Torvalds	.previous
5281da177e4SLinus Torvalds	.section __ex_table,"a"
529cb170a45SPaul Brook	.long	1b, 4b
530cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
531cb170a45SPaul Brook	.long	2b, 4b
532cb170a45SPaul Brook	.long	3b, 4b
533cb170a45SPaul Brook#endif
5341da177e4SLinus Torvalds	.previous
5351da177e4SLinus Torvalds
5361da177e4SLinus Torvalds/*
5371da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5381da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5391da177e4SLinus Torvalds *
5401da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5411da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5421da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5431da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5441da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5451da177e4SLinus Torvalds *
546b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
547b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
548b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
549b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
550b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
551b5872db4SCatalin Marinas * NEON handler code.
552b5872db4SCatalin Marinas *
5531da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
5541da177e4SLinus Torvalds *  r0  = instruction opcode.
5551da177e4SLinus Torvalds *  r2  = PC+4
556db6ccbb6SRussell King *  r9  = normal "successful" return address
5571da177e4SLinus Torvalds *  r10 = this threads thread_info structure.
558db6ccbb6SRussell King *  lr  = unrecognised instruction return address
5591da177e4SLinus Torvalds */
560cb170a45SPaul Brook	@
561cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
562cb170a45SPaul Brook	@
563cb170a45SPaul Brook#ifdef CONFIG_NEON
564cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
565cb170a45SPaul Brook	b	2f
566cb170a45SPaul Brook#endif
5671da177e4SLinus Torvaldscall_fpe:
568b5872db4SCatalin Marinas#ifdef CONFIG_NEON
569cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
570b5872db4SCatalin Marinas2:
571b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ mask value
572b5872db4SCatalin Marinas	cmp	r7, #0				@ end mask?
573b5872db4SCatalin Marinas	beq	1f
574b5872db4SCatalin Marinas	and	r8, r0, r7
575b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
576b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
577b5872db4SCatalin Marinas	bne	2b
578b5872db4SCatalin Marinas	get_thread_info r10
579b5872db4SCatalin Marinas	mov	r7, #1
580b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
581b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
582b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
583b5872db4SCatalin Marinas1:
584b5872db4SCatalin Marinas#endif
5851da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
586cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5871da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
5881da177e4SLinus Torvalds	and	r8, r0, #0x0f000000		@ mask out op-code bits
5891da177e4SLinus Torvalds	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)?
5901da177e4SLinus Torvalds#endif
5911da177e4SLinus Torvalds	moveq	pc, lr
5921da177e4SLinus Torvalds	get_thread_info r10			@ get current thread
5931da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
594b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
5951da177e4SLinus Torvalds	mov	r7, #1
5961da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
597b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
598b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
5991da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
6001da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
6011da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
6021da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
6031da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
6041da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
6051da177e4SLinus Torvalds#endif
606b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
607b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
608b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
609b86040a5SCatalin Marinas	nop
6101da177e4SLinus Torvalds
611*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#0
612b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
613b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
614*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#3
615c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
616c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
617c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
618c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
619c17fad11SLennert Buytenhek#else
620*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#4
621*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#5
622*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#6
623c17fad11SLennert Buytenhek#endif
624*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#7
625*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#8
626*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#9
6271da177e4SLinus Torvalds#ifdef CONFIG_VFP
628b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
629b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
6301da177e4SLinus Torvalds#else
631*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#10 (VFP)
632*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#11 (VFP)
6331da177e4SLinus Torvalds#endif
634*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#12
635*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#13
636*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#14 (Debug)
637*a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#15 (Control)
6381da177e4SLinus Torvalds
639b5872db4SCatalin Marinas#ifdef CONFIG_NEON
640b5872db4SCatalin Marinas	.align	6
641b5872db4SCatalin Marinas
642cb170a45SPaul Brook.LCneon_arm_opcodes:
643b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
644b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
645b5872db4SCatalin Marinas
646b5872db4SCatalin Marinas	.word	0xff100000			@ mask
647b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
648b5872db4SCatalin Marinas
649b5872db4SCatalin Marinas	.word	0x00000000			@ mask
650b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
651cb170a45SPaul Brook
652cb170a45SPaul Brook.LCneon_thumb_opcodes:
653cb170a45SPaul Brook	.word	0xef000000			@ mask
654cb170a45SPaul Brook	.word	0xef000000			@ opcode
655cb170a45SPaul Brook
656cb170a45SPaul Brook	.word	0xff100000			@ mask
657cb170a45SPaul Brook	.word	0xf9000000			@ opcode
658cb170a45SPaul Brook
659cb170a45SPaul Brook	.word	0x00000000			@ mask
660cb170a45SPaul Brook	.word	0x00000000			@ opcode
661b5872db4SCatalin Marinas#endif
662b5872db4SCatalin Marinas
6631da177e4SLinus Torvaldsdo_fpe:
6645d25ac03SRussell King	enable_irq
6651da177e4SLinus Torvalds	ldr	r4, .LCfp
6661da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6671da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6681da177e4SLinus Torvalds
6691da177e4SLinus Torvalds/*
6701da177e4SLinus Torvalds * The FP module is called with these registers set:
6711da177e4SLinus Torvalds *  r0  = instruction
6721da177e4SLinus Torvalds *  r2  = PC+4
6731da177e4SLinus Torvalds *  r9  = normal "successful" return address
6741da177e4SLinus Torvalds *  r10 = FP workspace
6751da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6761da177e4SLinus Torvalds */
6771da177e4SLinus Torvalds
6781da177e4SLinus Torvalds	.data
6791da177e4SLinus TorvaldsENTRY(fp_enter)
680db6ccbb6SRussell King	.word	no_fp
681785d3cd2SNicolas Pitre	.previous
6821da177e4SLinus Torvalds
68383e686eaSCatalin MarinasENTRY(no_fp)
68483e686eaSCatalin Marinas	mov	pc, lr
68583e686eaSCatalin MarinasENDPROC(no_fp)
686db6ccbb6SRussell King
687db6ccbb6SRussell King__und_usr_unknown:
688ecbab71cSRussell King	enable_irq
6891da177e4SLinus Torvalds	mov	r0, sp
690b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
6911da177e4SLinus Torvalds	b	do_undefinstr
69293ed3970SCatalin MarinasENDPROC(__und_usr_unknown)
6931da177e4SLinus Torvalds
6941da177e4SLinus Torvalds	.align	5
6951da177e4SLinus Torvalds__pabt_usr:
696ccea7a19SRussell King	usr_entry
6971da177e4SLinus Torvalds
69848d7927bSPaul Brook	mov	r0, r2			@ pass address of aborted instruction.
6994fb28474SKirill A. Shutemov#ifdef MULTI_PABORT
70048d7927bSPaul Brook	ldr	r4, .LCprocfns
70148d7927bSPaul Brook	mov	lr, pc
70248d7927bSPaul Brook	ldr	pc, [r4, #PROCESSOR_PABT_FUNC]
70348d7927bSPaul Brook#else
7044fb28474SKirill A. Shutemov	bl	CPU_PABORT_HANDLER
70548d7927bSPaul Brook#endif
7061ec42c0cSRussell King	enable_irq				@ Enable interrupts
7074fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
7081da177e4SLinus Torvalds	bl	do_PrefetchAbort		@ call abort handler
709c4c5716eSCatalin Marinas UNWIND(.fnend		)
7101da177e4SLinus Torvalds	/* fall through */
7111da177e4SLinus Torvalds/*
7121da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
7131da177e4SLinus Torvalds */
7141da177e4SLinus TorvaldsENTRY(ret_from_exception)
715c4c5716eSCatalin Marinas UNWIND(.fnstart	)
716c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7171da177e4SLinus Torvalds	get_thread_info tsk
7181da177e4SLinus Torvalds	mov	why, #0
7191da177e4SLinus Torvalds	b	ret_to_user
720c4c5716eSCatalin Marinas UNWIND(.fnend		)
72193ed3970SCatalin MarinasENDPROC(__pabt_usr)
72293ed3970SCatalin MarinasENDPROC(ret_from_exception)
7231da177e4SLinus Torvalds
7241da177e4SLinus Torvalds/*
7251da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
7261da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
7271da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
7281da177e4SLinus Torvalds */
7291da177e4SLinus TorvaldsENTRY(__switch_to)
730c4c5716eSCatalin Marinas UNWIND(.fnstart	)
731c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7321da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
7331da177e4SLinus Torvalds	ldr	r3, [r2, #TI_TP_VALUE]
734b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
735b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
736b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
737b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
738d6551e88SRussell King#ifdef CONFIG_MMU
739d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
740afeb90caSHyok S. Choi#endif
7414b0e07a5SNicolas Pitre#if defined(CONFIG_HAS_TLS_REG)
7422d2669b6SNicolas Pitre	mcr	p15, 0, r3, c13, c0, 3		@ set TLS register
7434b0e07a5SNicolas Pitre#elif !defined(CONFIG_TLS_REG_EMUL)
7441da177e4SLinus Torvalds	mov	r4, #0xffff0fff
7452d2669b6SNicolas Pitre	str	r3, [r4, #-15]			@ TLS val at 0xffff0ff0
7462d2669b6SNicolas Pitre#endif
747afeb90caSHyok S. Choi#ifdef CONFIG_MMU
7481da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
749afeb90caSHyok S. Choi#endif
750d6551e88SRussell King	mov	r5, r0
751d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
752d6551e88SRussell King	ldr	r0, =thread_notify_head
753d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
754d6551e88SRussell King	bl	atomic_notifier_call_chain
755b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
756d6551e88SRussell King	mov	r0, r5
757b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
758b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
759b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
760b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
761c4c5716eSCatalin Marinas UNWIND(.fnend		)
76293ed3970SCatalin MarinasENDPROC(__switch_to)
7631da177e4SLinus Torvalds
7641da177e4SLinus Torvalds	__INIT
7652d2669b6SNicolas Pitre
7662d2669b6SNicolas Pitre/*
7672d2669b6SNicolas Pitre * User helpers.
7682d2669b6SNicolas Pitre *
7692d2669b6SNicolas Pitre * These are segment of kernel provided user code reachable from user space
7702d2669b6SNicolas Pitre * at a fixed address in kernel memory.  This is used to provide user space
7712d2669b6SNicolas Pitre * with some operations which require kernel help because of unimplemented
7722d2669b6SNicolas Pitre * native feature and/or instructions in many ARM CPUs. The idea is for
7732d2669b6SNicolas Pitre * this code to be executed directly in user mode for best efficiency but
7742d2669b6SNicolas Pitre * which is too intimate with the kernel counter part to be left to user
7752d2669b6SNicolas Pitre * libraries.  In fact this code might even differ from one CPU to another
7762d2669b6SNicolas Pitre * depending on the available  instruction set and restrictions like on
7772d2669b6SNicolas Pitre * SMP systems.  In other words, the kernel reserves the right to change
7782d2669b6SNicolas Pitre * this code as needed without warning. Only the entry points and their
7792d2669b6SNicolas Pitre * results are guaranteed to be stable.
7802d2669b6SNicolas Pitre *
7812d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7822d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7832d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
7842d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
7852d2669b6SNicolas Pitre *
7862d2669b6SNicolas Pitre * User space is expected to implement those things inline when optimizing
7872d2669b6SNicolas Pitre * for a processor that has the necessary native support, but only if such
7882d2669b6SNicolas Pitre * resulting binaries are already to be incompatible with earlier ARM
7892d2669b6SNicolas Pitre * processors due to the use of unsupported instructions other than what
7902d2669b6SNicolas Pitre * is provided here.  In other words don't make binaries unable to run on
7912d2669b6SNicolas Pitre * earlier processors just for the sake of not using these kernel helpers
7922d2669b6SNicolas Pitre * if your compiled code is not going to use the new instructions for other
7932d2669b6SNicolas Pitre * purpose.
7942d2669b6SNicolas Pitre */
795b86040a5SCatalin Marinas THUMB(	.arm	)
7962d2669b6SNicolas Pitre
797ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
798ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
799ba9b5d76SNicolas Pitre	bx	\reg
800ba9b5d76SNicolas Pitre#else
801ba9b5d76SNicolas Pitre	mov	pc, \reg
802ba9b5d76SNicolas Pitre#endif
803ba9b5d76SNicolas Pitre	.endm
804ba9b5d76SNicolas Pitre
8052d2669b6SNicolas Pitre	.align	5
8062d2669b6SNicolas Pitre	.globl	__kuser_helper_start
8072d2669b6SNicolas Pitre__kuser_helper_start:
8082d2669b6SNicolas Pitre
8092d2669b6SNicolas Pitre/*
8102d2669b6SNicolas Pitre * Reference prototype:
8112d2669b6SNicolas Pitre *
8127c612bfdSNicolas Pitre *	void __kernel_memory_barrier(void)
8137c612bfdSNicolas Pitre *
8147c612bfdSNicolas Pitre * Input:
8157c612bfdSNicolas Pitre *
8167c612bfdSNicolas Pitre *	lr = return address
8177c612bfdSNicolas Pitre *
8187c612bfdSNicolas Pitre * Output:
8197c612bfdSNicolas Pitre *
8207c612bfdSNicolas Pitre *	none
8217c612bfdSNicolas Pitre *
8227c612bfdSNicolas Pitre * Clobbered:
8237c612bfdSNicolas Pitre *
824b49c0f24SNicolas Pitre *	none
8257c612bfdSNicolas Pitre *
8267c612bfdSNicolas Pitre * Definition and user space usage example:
8277c612bfdSNicolas Pitre *
8287c612bfdSNicolas Pitre *	typedef void (__kernel_dmb_t)(void);
8297c612bfdSNicolas Pitre *	#define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
8307c612bfdSNicolas Pitre *
8317c612bfdSNicolas Pitre * Apply any needed memory barrier to preserve consistency with data modified
8327c612bfdSNicolas Pitre * manually and __kuser_cmpxchg usage.
8337c612bfdSNicolas Pitre *
8347c612bfdSNicolas Pitre * This could be used as follows:
8357c612bfdSNicolas Pitre *
8367c612bfdSNicolas Pitre * #define __kernel_dmb() \
8377c612bfdSNicolas Pitre *         asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
8386896eec0SPaul Brook *	        : : : "r0", "lr","cc" )
8397c612bfdSNicolas Pitre */
8407c612bfdSNicolas Pitre
8417c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
842bac4e960SRussell King	smp_dmb
843ba9b5d76SNicolas Pitre	usr_ret	lr
8447c612bfdSNicolas Pitre
8457c612bfdSNicolas Pitre	.align	5
8467c612bfdSNicolas Pitre
8477c612bfdSNicolas Pitre/*
8487c612bfdSNicolas Pitre * Reference prototype:
8497c612bfdSNicolas Pitre *
8502d2669b6SNicolas Pitre *	int __kernel_cmpxchg(int oldval, int newval, int *ptr)
8512d2669b6SNicolas Pitre *
8522d2669b6SNicolas Pitre * Input:
8532d2669b6SNicolas Pitre *
8542d2669b6SNicolas Pitre *	r0 = oldval
8552d2669b6SNicolas Pitre *	r1 = newval
8562d2669b6SNicolas Pitre *	r2 = ptr
8572d2669b6SNicolas Pitre *	lr = return address
8582d2669b6SNicolas Pitre *
8592d2669b6SNicolas Pitre * Output:
8602d2669b6SNicolas Pitre *
8612d2669b6SNicolas Pitre *	r0 = returned value (zero or non-zero)
8622d2669b6SNicolas Pitre *	C flag = set if r0 == 0, clear if r0 != 0
8632d2669b6SNicolas Pitre *
8642d2669b6SNicolas Pitre * Clobbered:
8652d2669b6SNicolas Pitre *
8662d2669b6SNicolas Pitre *	r3, ip, flags
8672d2669b6SNicolas Pitre *
8682d2669b6SNicolas Pitre * Definition and user space usage example:
8692d2669b6SNicolas Pitre *
8702d2669b6SNicolas Pitre *	typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
8712d2669b6SNicolas Pitre *	#define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
8722d2669b6SNicolas Pitre *
8732d2669b6SNicolas Pitre * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
8742d2669b6SNicolas Pitre * Return zero if *ptr was changed or non-zero if no exchange happened.
8752d2669b6SNicolas Pitre * The C flag is also set if *ptr was changed to allow for assembly
8762d2669b6SNicolas Pitre * optimization in the calling code.
8772d2669b6SNicolas Pitre *
8785964eae8SNicolas Pitre * Notes:
8795964eae8SNicolas Pitre *
8805964eae8SNicolas Pitre *    - This routine already includes memory barriers as needed.
8815964eae8SNicolas Pitre *
8822d2669b6SNicolas Pitre * For example, a user space atomic_add implementation could look like this:
8832d2669b6SNicolas Pitre *
8842d2669b6SNicolas Pitre * #define atomic_add(ptr, val) \
8852d2669b6SNicolas Pitre *	({ register unsigned int *__ptr asm("r2") = (ptr); \
8862d2669b6SNicolas Pitre *	   register unsigned int __result asm("r1"); \
8872d2669b6SNicolas Pitre *	   asm volatile ( \
8882d2669b6SNicolas Pitre *	       "1: @ atomic_add\n\t" \
8892d2669b6SNicolas Pitre *	       "ldr	r0, [r2]\n\t" \
8902d2669b6SNicolas Pitre *	       "mov	r3, #0xffff0fff\n\t" \
8912d2669b6SNicolas Pitre *	       "add	lr, pc, #4\n\t" \
8922d2669b6SNicolas Pitre *	       "add	r1, r0, %2\n\t" \
8932d2669b6SNicolas Pitre *	       "add	pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
8942d2669b6SNicolas Pitre *	       "bcc	1b" \
8952d2669b6SNicolas Pitre *	       : "=&r" (__result) \
8962d2669b6SNicolas Pitre *	       : "r" (__ptr), "rIL" (val) \
8972d2669b6SNicolas Pitre *	       : "r0","r3","ip","lr","cc","memory" ); \
8982d2669b6SNicolas Pitre *	   __result; })
8992d2669b6SNicolas Pitre */
9002d2669b6SNicolas Pitre
9012d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
9022d2669b6SNicolas Pitre
903dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
9042d2669b6SNicolas Pitre
905dcef1f63SNicolas Pitre	/*
906dcef1f63SNicolas Pitre	 * Poor you.  No fast solution possible...
907dcef1f63SNicolas Pitre	 * The kernel itself must perform the operation.
908dcef1f63SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
909dcef1f63SNicolas Pitre	 */
9105e097445SNicolas Pitre	stmfd	sp!, {r7, lr}
9115e097445SNicolas Pitre	mov	r7, #0xff00		@ 0xfff0 into r7 for EABI
9125e097445SNicolas Pitre	orr	r7, r7, #0xf0
913dcef1f63SNicolas Pitre	swi	#0x9ffff0
9145e097445SNicolas Pitre	ldmfd	sp!, {r7, pc}
915dcef1f63SNicolas Pitre
916dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6
9172d2669b6SNicolas Pitre
91849bca4c2SNicolas Pitre#ifdef CONFIG_MMU
919b49c0f24SNicolas Pitre
920b49c0f24SNicolas Pitre	/*
921b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
922b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
923b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
924b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
925b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
926b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
927b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
928b49c0f24SNicolas Pitre	 */
929b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
930b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
931b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
932b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
933b49c0f24SNicolas Pitre	usr_ret	lr
934b49c0f24SNicolas Pitre
935b49c0f24SNicolas Pitre	.text
936b49c0f24SNicolas Pitrekuser_cmpxchg_fixup:
937b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
938b49c0f24SNicolas Pitre	@ r2 = address of interrupted insn (must be preserved).
939b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
940b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
941b49c0f24SNicolas Pitre	@ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b.
942b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
943b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
944b49c0f24SNicolas Pitre	subs	r8, r2, r7
945b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
946b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
947b49c0f24SNicolas Pitre	mov	pc, lr
948b49c0f24SNicolas Pitre	.previous
949b49c0f24SNicolas Pitre
95049bca4c2SNicolas Pitre#else
95149bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
95249bca4c2SNicolas Pitre	mov	r0, #-1
95349bca4c2SNicolas Pitre	adds	r0, r0, #0
954ba9b5d76SNicolas Pitre	usr_ret	lr
955b49c0f24SNicolas Pitre#endif
9562d2669b6SNicolas Pitre
9572d2669b6SNicolas Pitre#else
9582d2669b6SNicolas Pitre
9597c612bfdSNicolas Pitre#ifdef CONFIG_SMP
9607c612bfdSNicolas Pitre	mcr	p15, 0, r0, c7, c10, 5	@ dmb
9617c612bfdSNicolas Pitre#endif
962b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9632d2669b6SNicolas Pitre	subs	r3, r3, r0
9642d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
965b49c0f24SNicolas Pitre	teqeq	r3, #1
966b49c0f24SNicolas Pitre	beq	1b
9672d2669b6SNicolas Pitre	rsbs	r0, r3, #0
968b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
9697c612bfdSNicolas Pitre#ifdef CONFIG_SMP
970b49c0f24SNicolas Pitre	b	__kuser_memory_barrier
971b49c0f24SNicolas Pitre#else
972ba9b5d76SNicolas Pitre	usr_ret	lr
973b49c0f24SNicolas Pitre#endif
9742d2669b6SNicolas Pitre
9752d2669b6SNicolas Pitre#endif
9762d2669b6SNicolas Pitre
9772d2669b6SNicolas Pitre	.align	5
9782d2669b6SNicolas Pitre
9792d2669b6SNicolas Pitre/*
9802d2669b6SNicolas Pitre * Reference prototype:
9812d2669b6SNicolas Pitre *
9822d2669b6SNicolas Pitre *	int __kernel_get_tls(void)
9832d2669b6SNicolas Pitre *
9842d2669b6SNicolas Pitre * Input:
9852d2669b6SNicolas Pitre *
9862d2669b6SNicolas Pitre *	lr = return address
9872d2669b6SNicolas Pitre *
9882d2669b6SNicolas Pitre * Output:
9892d2669b6SNicolas Pitre *
9902d2669b6SNicolas Pitre *	r0 = TLS value
9912d2669b6SNicolas Pitre *
9922d2669b6SNicolas Pitre * Clobbered:
9932d2669b6SNicolas Pitre *
994b49c0f24SNicolas Pitre *	none
9952d2669b6SNicolas Pitre *
9962d2669b6SNicolas Pitre * Definition and user space usage example:
9972d2669b6SNicolas Pitre *
9982d2669b6SNicolas Pitre *	typedef int (__kernel_get_tls_t)(void);
9992d2669b6SNicolas Pitre *	#define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
10002d2669b6SNicolas Pitre *
10012d2669b6SNicolas Pitre * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
10022d2669b6SNicolas Pitre *
10032d2669b6SNicolas Pitre * This could be used as follows:
10042d2669b6SNicolas Pitre *
10052d2669b6SNicolas Pitre * #define __kernel_get_tls() \
10062d2669b6SNicolas Pitre *	({ register unsigned int __val asm("r0"); \
10072d2669b6SNicolas Pitre *         asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
10082d2669b6SNicolas Pitre *	        : "=r" (__val) : : "lr","cc" ); \
10092d2669b6SNicolas Pitre *	   __val; })
10102d2669b6SNicolas Pitre */
10112d2669b6SNicolas Pitre
10122d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
10132d2669b6SNicolas Pitre
10144b0e07a5SNicolas Pitre#if !defined(CONFIG_HAS_TLS_REG) && !defined(CONFIG_TLS_REG_EMUL)
10152d2669b6SNicolas Pitre	ldr	r0, [pc, #(16 - 8)]		@ TLS stored at 0xffff0ff0
10162d2669b6SNicolas Pitre#else
10172d2669b6SNicolas Pitre	mrc	p15, 0, r0, c13, c0, 3		@ read TLS register
10182d2669b6SNicolas Pitre#endif
1019ba9b5d76SNicolas Pitre	usr_ret	lr
10202d2669b6SNicolas Pitre
10212d2669b6SNicolas Pitre	.rep	5
10222d2669b6SNicolas Pitre	.word	0			@ pad up to __kuser_helper_version
10232d2669b6SNicolas Pitre	.endr
10242d2669b6SNicolas Pitre
10252d2669b6SNicolas Pitre/*
10262d2669b6SNicolas Pitre * Reference declaration:
10272d2669b6SNicolas Pitre *
10282d2669b6SNicolas Pitre *	extern unsigned int __kernel_helper_version;
10292d2669b6SNicolas Pitre *
10302d2669b6SNicolas Pitre * Definition and user space usage example:
10312d2669b6SNicolas Pitre *
10322d2669b6SNicolas Pitre *	#define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
10332d2669b6SNicolas Pitre *
10342d2669b6SNicolas Pitre * User space may read this to determine the curent number of helpers
10352d2669b6SNicolas Pitre * available.
10362d2669b6SNicolas Pitre */
10372d2669b6SNicolas Pitre
10382d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
10392d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
10402d2669b6SNicolas Pitre
10412d2669b6SNicolas Pitre	.globl	__kuser_helper_end
10422d2669b6SNicolas Pitre__kuser_helper_end:
10432d2669b6SNicolas Pitre
1044b86040a5SCatalin Marinas THUMB(	.thumb	)
10452d2669b6SNicolas Pitre
10461da177e4SLinus Torvalds/*
10471da177e4SLinus Torvalds * Vector stubs.
10481da177e4SLinus Torvalds *
10497933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the
10507933523dSRussell King * vectors, rather than ldr's.  Note that this code must not
10517933523dSRussell King * exceed 0x300 bytes.
10521da177e4SLinus Torvalds *
10531da177e4SLinus Torvalds * Common stub entry macro:
10541da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1055ccea7a19SRussell King *
1056ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
1057ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
10581da177e4SLinus Torvalds */
1059b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10601da177e4SLinus Torvalds	.align	5
10611da177e4SLinus Torvalds
10621da177e4SLinus Torvaldsvector_\name:
10631da177e4SLinus Torvalds	.if \correction
10641da177e4SLinus Torvalds	sub	lr, lr, #\correction
10651da177e4SLinus Torvalds	.endif
10661da177e4SLinus Torvalds
1067ccea7a19SRussell King	@
1068ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1069ccea7a19SRussell King	@ (parent CPSR)
1070ccea7a19SRussell King	@
1071ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1072ccea7a19SRussell King	mrs	lr, spsr
1073ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1074ccea7a19SRussell King
1075ccea7a19SRussell King	@
1076ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1077ccea7a19SRussell King	@
1078ccea7a19SRussell King	mrs	r0, cpsr
1079b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1080ccea7a19SRussell King	msr	spsr_cxsf, r0
1081ccea7a19SRussell King
1082ccea7a19SRussell King	@
1083ccea7a19SRussell King	@ the branch table must immediately follow this code
1084ccea7a19SRussell King	@
1085ccea7a19SRussell King	and	lr, lr, #0x0f
1086b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1087b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1088b7ec4795SNicolas Pitre	mov	r0, sp
1089b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1090ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
109193ed3970SCatalin MarinasENDPROC(vector_\name)
109288987ef9SCatalin Marinas
109388987ef9SCatalin Marinas	.align	2
109488987ef9SCatalin Marinas	@ handler addresses follow this label
109588987ef9SCatalin Marinas1:
10961da177e4SLinus Torvalds	.endm
10971da177e4SLinus Torvalds
10987933523dSRussell King	.globl	__stubs_start
10991da177e4SLinus Torvalds__stubs_start:
11001da177e4SLinus Torvalds/*
11011da177e4SLinus Torvalds * Interrupt dispatcher
11021da177e4SLinus Torvalds */
1103b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
11041da177e4SLinus Torvalds
11051da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
11061da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
11071da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
11081da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
11091da177e4SLinus Torvalds	.long	__irq_invalid			@  4
11101da177e4SLinus Torvalds	.long	__irq_invalid			@  5
11111da177e4SLinus Torvalds	.long	__irq_invalid			@  6
11121da177e4SLinus Torvalds	.long	__irq_invalid			@  7
11131da177e4SLinus Torvalds	.long	__irq_invalid			@  8
11141da177e4SLinus Torvalds	.long	__irq_invalid			@  9
11151da177e4SLinus Torvalds	.long	__irq_invalid			@  a
11161da177e4SLinus Torvalds	.long	__irq_invalid			@  b
11171da177e4SLinus Torvalds	.long	__irq_invalid			@  c
11181da177e4SLinus Torvalds	.long	__irq_invalid			@  d
11191da177e4SLinus Torvalds	.long	__irq_invalid			@  e
11201da177e4SLinus Torvalds	.long	__irq_invalid			@  f
11211da177e4SLinus Torvalds
11221da177e4SLinus Torvalds/*
11231da177e4SLinus Torvalds * Data abort dispatcher
11241da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11251da177e4SLinus Torvalds */
1126b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
11271da177e4SLinus Torvalds
11281da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
11291da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
11301da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
11311da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
11321da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
11331da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
11341da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
11351da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
11361da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
11371da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
11381da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
11391da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
11401da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
11411da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
11421da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
11431da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
11441da177e4SLinus Torvalds
11451da177e4SLinus Torvalds/*
11461da177e4SLinus Torvalds * Prefetch abort dispatcher
11471da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11481da177e4SLinus Torvalds */
1149b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
11501da177e4SLinus Torvalds
11511da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
11521da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
11531da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
11541da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
11551da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
11561da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
11571da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
11581da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11591da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11601da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11611da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11621da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11631da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11641da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11651da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11661da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11671da177e4SLinus Torvalds
11681da177e4SLinus Torvalds/*
11691da177e4SLinus Torvalds * Undef instr entry dispatcher
11701da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11711da177e4SLinus Torvalds */
1172b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11731da177e4SLinus Torvalds
11741da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11751da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11761da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11771da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11781da177e4SLinus Torvalds	.long	__und_invalid			@  4
11791da177e4SLinus Torvalds	.long	__und_invalid			@  5
11801da177e4SLinus Torvalds	.long	__und_invalid			@  6
11811da177e4SLinus Torvalds	.long	__und_invalid			@  7
11821da177e4SLinus Torvalds	.long	__und_invalid			@  8
11831da177e4SLinus Torvalds	.long	__und_invalid			@  9
11841da177e4SLinus Torvalds	.long	__und_invalid			@  a
11851da177e4SLinus Torvalds	.long	__und_invalid			@  b
11861da177e4SLinus Torvalds	.long	__und_invalid			@  c
11871da177e4SLinus Torvalds	.long	__und_invalid			@  d
11881da177e4SLinus Torvalds	.long	__und_invalid			@  e
11891da177e4SLinus Torvalds	.long	__und_invalid			@  f
11901da177e4SLinus Torvalds
11911da177e4SLinus Torvalds	.align	5
11921da177e4SLinus Torvalds
11931da177e4SLinus Torvalds/*=============================================================================
11941da177e4SLinus Torvalds * Undefined FIQs
11951da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11961da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
11971da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
11981da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register...  brain
11991da177e4SLinus Torvalds * damage alert!  I don't think that we can execute any code in here in any
12001da177e4SLinus Torvalds * other mode than FIQ...  Ok you can switch to another mode, but you can't
12011da177e4SLinus Torvalds * get out of that mode without clobbering one register.
12021da177e4SLinus Torvalds */
12031da177e4SLinus Torvaldsvector_fiq:
12041da177e4SLinus Torvalds	disable_fiq
12051da177e4SLinus Torvalds	subs	pc, lr, #4
12061da177e4SLinus Torvalds
12071da177e4SLinus Torvalds/*=============================================================================
12081da177e4SLinus Torvalds * Address exception handler
12091da177e4SLinus Torvalds *-----------------------------------------------------------------------------
12101da177e4SLinus Torvalds * These aren't too critical.
12111da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode).
12121da177e4SLinus Torvalds */
12131da177e4SLinus Torvalds
12141da177e4SLinus Torvaldsvector_addrexcptn:
12151da177e4SLinus Torvalds	b	vector_addrexcptn
12161da177e4SLinus Torvalds
12171da177e4SLinus Torvalds/*
12181da177e4SLinus Torvalds * We group all the following data together to optimise
12191da177e4SLinus Torvalds * for CPUs with separate I & D caches.
12201da177e4SLinus Torvalds */
12211da177e4SLinus Torvalds	.align	5
12221da177e4SLinus Torvalds
12231da177e4SLinus Torvalds.LCvswi:
12241da177e4SLinus Torvalds	.word	vector_swi
12251da177e4SLinus Torvalds
12267933523dSRussell King	.globl	__stubs_end
12271da177e4SLinus Torvalds__stubs_end:
12281da177e4SLinus Torvalds
12297933523dSRussell King	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start
12301da177e4SLinus Torvalds
12317933523dSRussell King	.globl	__vectors_start
12327933523dSRussell King__vectors_start:
1233b86040a5SCatalin Marinas ARM(	swi	SYS_ERROR0	)
1234b86040a5SCatalin Marinas THUMB(	svc	#0		)
1235b86040a5SCatalin Marinas THUMB(	nop			)
1236b86040a5SCatalin Marinas	W(b)	vector_und + stubs_offset
1237b86040a5SCatalin Marinas	W(ldr)	pc, .LCvswi + stubs_offset
1238b86040a5SCatalin Marinas	W(b)	vector_pabt + stubs_offset
1239b86040a5SCatalin Marinas	W(b)	vector_dabt + stubs_offset
1240b86040a5SCatalin Marinas	W(b)	vector_addrexcptn + stubs_offset
1241b86040a5SCatalin Marinas	W(b)	vector_irq + stubs_offset
1242b86040a5SCatalin Marinas	W(b)	vector_fiq + stubs_offset
12431da177e4SLinus Torvalds
12447933523dSRussell King	.globl	__vectors_end
12457933523dSRussell King__vectors_end:
12461da177e4SLinus Torvalds
12471da177e4SLinus Torvalds	.data
12481da177e4SLinus Torvalds
12491da177e4SLinus Torvalds	.globl	cr_alignment
12501da177e4SLinus Torvalds	.globl	cr_no_alignment
12511da177e4SLinus Torvaldscr_alignment:
12521da177e4SLinus Torvalds	.space	4
12531da177e4SLinus Torvaldscr_no_alignment:
12541da177e4SLinus Torvalds	.space	4
1255