xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision 8dfe7ac96fedd4f5219879f63a8a546a33609daf)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
18f09b9979SNicolas Pitre#include <asm/memory.h>
19753790e7SRussell King#include <asm/glue-df.h>
20753790e7SRussell King#include <asm/glue-pf.h>
211da177e4SLinus Torvalds#include <asm/vfpmacros.h>
22a09e64fbSRussell King#include <mach/entry-macro.S>
23d6551e88SRussell King#include <asm/thread_notify.h>
24c4c5716eSCatalin Marinas#include <asm/unwind.h>
25cc20d429SRussell King#include <asm/unistd.h>
26f159f4edSTony Lindgren#include <asm/tls.h>
271da177e4SLinus Torvalds
281da177e4SLinus Torvalds#include "entry-header.S"
29cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
301da177e4SLinus Torvalds
311da177e4SLinus Torvalds/*
32d9600c99SRussell King * Interrupt handling.
33187a51adSRussell King */
34187a51adSRussell King	.macro	irq_handler
3552108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
36d9600c99SRussell King	ldr	r1, =handle_arch_irq
3752108641Seric miao	mov	r0, sp
38d9600c99SRussell King	ldr	r1, [r1]
3952108641Seric miao	adr	lr, BSYM(9997f)
40d9600c99SRussell King	teq	r1, #0
41d9600c99SRussell King	movne	pc, r1
4237ee16aeSRussell King#endif
43cd544ce7SMagnus Damm	arch_irq_handler_default
44f00ec48fSRussell King9997:
45187a51adSRussell King	.endm
46187a51adSRussell King
47ac8b9c1cSRussell King	.macro	pabt_helper
48*8dfe7ac9SRussell King	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
49ac8b9c1cSRussell King#ifdef MULTI_PABORT
500402beceSRussell King	ldr	ip, .LCprocfns
51ac8b9c1cSRussell King	mov	lr, pc
520402beceSRussell King	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
53ac8b9c1cSRussell King#else
54ac8b9c1cSRussell King	bl	CPU_PABORT_HANDLER
55ac8b9c1cSRussell King#endif
56ac8b9c1cSRussell King	.endm
57ac8b9c1cSRussell King
58ac8b9c1cSRussell King	.macro	dabt_helper
59b059bdc3SRussell King	mov	r2, r4
60b059bdc3SRussell King	mov	r3, r5
61ac8b9c1cSRussell King
62ac8b9c1cSRussell King	@
63ac8b9c1cSRussell King	@ Call the processor-specific abort handler:
64ac8b9c1cSRussell King	@
65ac8b9c1cSRussell King	@  r2 - aborted context pc
66ac8b9c1cSRussell King	@  r3 - aborted context cpsr
67ac8b9c1cSRussell King	@
68ac8b9c1cSRussell King	@ The abort handler must return the aborted address in r0, and
69ac8b9c1cSRussell King	@ the fault status register in r1.  r9 must be preserved.
70ac8b9c1cSRussell King	@
71ac8b9c1cSRussell King#ifdef MULTI_DABORT
720402beceSRussell King	ldr	ip, .LCprocfns
73ac8b9c1cSRussell King	mov	lr, pc
740402beceSRussell King	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
75ac8b9c1cSRussell King#else
76ac8b9c1cSRussell King	bl	CPU_DABORT_HANDLER
77ac8b9c1cSRussell King#endif
78ac8b9c1cSRussell King	.endm
79ac8b9c1cSRussell King
80785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES
81785d3cd2SNicolas Pitre	.section	.kprobes.text,"ax",%progbits
82785d3cd2SNicolas Pitre#else
83785d3cd2SNicolas Pitre	.text
84785d3cd2SNicolas Pitre#endif
85785d3cd2SNicolas Pitre
86187a51adSRussell King/*
871da177e4SLinus Torvalds * Invalid mode handlers
881da177e4SLinus Torvalds */
89ccea7a19SRussell King	.macro	inv_entry, reason
90ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
91b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
92b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
93b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
94b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
951da177e4SLinus Torvalds	mov	r1, #\reason
961da177e4SLinus Torvalds	.endm
971da177e4SLinus Torvalds
981da177e4SLinus Torvalds__pabt_invalid:
99ccea7a19SRussell King	inv_entry BAD_PREFETCH
100ccea7a19SRussell King	b	common_invalid
10193ed3970SCatalin MarinasENDPROC(__pabt_invalid)
1021da177e4SLinus Torvalds
1031da177e4SLinus Torvalds__dabt_invalid:
104ccea7a19SRussell King	inv_entry BAD_DATA
105ccea7a19SRussell King	b	common_invalid
10693ed3970SCatalin MarinasENDPROC(__dabt_invalid)
1071da177e4SLinus Torvalds
1081da177e4SLinus Torvalds__irq_invalid:
109ccea7a19SRussell King	inv_entry BAD_IRQ
110ccea7a19SRussell King	b	common_invalid
11193ed3970SCatalin MarinasENDPROC(__irq_invalid)
1121da177e4SLinus Torvalds
1131da177e4SLinus Torvalds__und_invalid:
114ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
1151da177e4SLinus Torvalds
116ccea7a19SRussell King	@
117ccea7a19SRussell King	@ XXX fall through to common_invalid
118ccea7a19SRussell King	@
119ccea7a19SRussell King
120ccea7a19SRussell King@
121ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
122ccea7a19SRussell King@
123ccea7a19SRussell Kingcommon_invalid:
124ccea7a19SRussell King	zero_fp
125ccea7a19SRussell King
126ccea7a19SRussell King	ldmia	r0, {r4 - r6}
127ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
128ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
129ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
130ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
131ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
132ccea7a19SRussell King
1331da177e4SLinus Torvalds	mov	r0, sp
1341da177e4SLinus Torvalds	b	bad_mode
13593ed3970SCatalin MarinasENDPROC(__und_invalid)
1361da177e4SLinus Torvalds
1371da177e4SLinus Torvalds/*
1381da177e4SLinus Torvalds * SVC mode handlers
1391da177e4SLinus Torvalds */
1402dede2d8SNicolas Pitre
1412dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1422dede2d8SNicolas Pitre#define SPFIX(code...) code
1432dede2d8SNicolas Pitre#else
1442dede2d8SNicolas Pitre#define SPFIX(code...)
1452dede2d8SNicolas Pitre#endif
1462dede2d8SNicolas Pitre
147d30a0c8bSNicolas Pitre	.macro	svc_entry, stack_hole=0
148c4c5716eSCatalin Marinas UNWIND(.fnstart		)
149c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
150b86040a5SCatalin Marinas	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
151b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
152b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
153b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
154b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
155b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
156b86040a5SCatalin Marinas#else
1572dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
158b86040a5SCatalin Marinas#endif
159b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
160b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
161ccea7a19SRussell King
162b059bdc3SRussell King	ldmia	r0, {r3 - r5}
163b059bdc3SRussell King	add	r7, sp, #S_SP - 4	@ here for interlock avoidance
164b059bdc3SRussell King	mov	r6, #-1			@  ""  ""      ""       ""
165b059bdc3SRussell King	add	r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
166b059bdc3SRussell King SPFIX(	addeq	r2, r2, #4	)
167b059bdc3SRussell King	str	r3, [sp, #-4]!		@ save the "real" r0 copied
168ccea7a19SRussell King					@ from the exception stack
169ccea7a19SRussell King
170b059bdc3SRussell King	mov	r3, lr
1711da177e4SLinus Torvalds
1721da177e4SLinus Torvalds	@
1731da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1741da177e4SLinus Torvalds	@
175b059bdc3SRussell King	@  r2 - sp_svc
176b059bdc3SRussell King	@  r3 - lr_svc
177b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
178b059bdc3SRussell King	@  r5 - spsr_<exception>
179b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
1801da177e4SLinus Torvalds	@
181b059bdc3SRussell King	stmia	r7, {r2 - r6}
182f2741b78SRussell King
183f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
184f2741b78SRussell King	bl	trace_hardirqs_off
185f2741b78SRussell King#endif
1861da177e4SLinus Torvalds	.endm
1871da177e4SLinus Torvalds
1881da177e4SLinus Torvalds	.align	5
1891da177e4SLinus Torvalds__dabt_svc:
190ccea7a19SRussell King	svc_entry
191ac8b9c1cSRussell King	dabt_helper
1921da177e4SLinus Torvalds
1931da177e4SLinus Torvalds	@
19402fe2845SRussell King	@ call main handler
1951da177e4SLinus Torvalds	@
1961da177e4SLinus Torvalds	mov	r2, sp
1971da177e4SLinus Torvalds	bl	do_DataAbort
1981da177e4SLinus Torvalds
1991da177e4SLinus Torvalds	@
2001da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2011da177e4SLinus Torvalds	@
202ac78884eSRussell King	disable_irq_notrace
2031da177e4SLinus Torvalds
2041da177e4SLinus Torvalds	@
2051da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2061da177e4SLinus Torvalds	@
207b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]
20802fe2845SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
20902fe2845SRussell King	tst	r5, #PSR_I_BIT
21002fe2845SRussell King	bleq	trace_hardirqs_on
21102fe2845SRussell King	tst	r5, #PSR_I_BIT
21202fe2845SRussell King	blne	trace_hardirqs_off
21302fe2845SRussell King#endif
214b059bdc3SRussell King	svc_exit r5				@ return from exception
215c4c5716eSCatalin Marinas UNWIND(.fnend		)
21693ed3970SCatalin MarinasENDPROC(__dabt_svc)
2171da177e4SLinus Torvalds
2181da177e4SLinus Torvalds	.align	5
2191da177e4SLinus Torvalds__irq_svc:
220ccea7a19SRussell King	svc_entry
2211613cc11SRussell King	irq_handler
2221613cc11SRussell King
2231da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
224706fdd9fSRussell King	get_thread_info tsk
225706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
226706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
22728fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
22828fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2291da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2301da177e4SLinus Torvalds	blne	svc_preempt
2311da177e4SLinus Torvalds#endif
232b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]
2337ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
234fbab1c80SRussell King	@ The parent context IRQs must have been enabled to get here in
235fbab1c80SRussell King	@ the first place, so there's no point checking the PSR I bit.
236fbab1c80SRussell King	bl	trace_hardirqs_on
2377ad1bcb2SRussell King#endif
238b059bdc3SRussell King	svc_exit r5				@ return from exception
239c4c5716eSCatalin Marinas UNWIND(.fnend		)
24093ed3970SCatalin MarinasENDPROC(__irq_svc)
2411da177e4SLinus Torvalds
2421da177e4SLinus Torvalds	.ltorg
2431da177e4SLinus Torvalds
2441da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2451da177e4SLinus Torvaldssvc_preempt:
24628fab1a2SRussell King	mov	r8, lr
2471da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
248706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2491da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
25028fab1a2SRussell King	moveq	pc, r8				@ go again
2511da177e4SLinus Torvalds	b	1b
2521da177e4SLinus Torvalds#endif
2531da177e4SLinus Torvalds
2541da177e4SLinus Torvalds	.align	5
2551da177e4SLinus Torvalds__und_svc:
256d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
257d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
258d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
259d30a0c8bSNicolas Pitre	@ the saved context.
260d30a0c8bSNicolas Pitre	svc_entry 64
261d30a0c8bSNicolas Pitre#else
262ccea7a19SRussell King	svc_entry
263d30a0c8bSNicolas Pitre#endif
2641da177e4SLinus Torvalds	@
2651da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2661da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2671da177e4SLinus Torvalds	@ this as a real undefined instruction
2681da177e4SLinus Torvalds	@
2691da177e4SLinus Torvalds	@  r0 - instruction
2701da177e4SLinus Torvalds	@
27183e686eaSCatalin Marinas#ifndef	CONFIG_THUMB2_KERNEL
272b059bdc3SRussell King	ldr	r0, [r4, #-4]
27383e686eaSCatalin Marinas#else
274b059bdc3SRussell King	ldrh	r0, [r4, #-2]			@ Thumb instruction at LR - 2
27583e686eaSCatalin Marinas	and	r9, r0, #0xf800
27683e686eaSCatalin Marinas	cmp	r9, #0xe800			@ 32-bit instruction if xx >= 0
277b059bdc3SRussell King	ldrhhs	r9, [r4]			@ bottom 16 bits
27883e686eaSCatalin Marinas	orrhs	r0, r9, r0, lsl #16
27983e686eaSCatalin Marinas#endif
280b86040a5SCatalin Marinas	adr	r9, BSYM(1f)
281b059bdc3SRussell King	mov	r2, r4
2821da177e4SLinus Torvalds	bl	call_fpe
2831da177e4SLinus Torvalds
2841da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
2851da177e4SLinus Torvalds	bl	do_undefinstr
2861da177e4SLinus Torvalds
2871da177e4SLinus Torvalds	@
2881da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2891da177e4SLinus Torvalds	@
290ac78884eSRussell King1:	disable_irq_notrace
2911da177e4SLinus Torvalds
2921da177e4SLinus Torvalds	@
2931da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2941da177e4SLinus Torvalds	@
295b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr
296df295df6SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
297df295df6SRussell King	tst	r5, #PSR_I_BIT
298df295df6SRussell King	bleq	trace_hardirqs_on
299df295df6SRussell King	tst	r5, #PSR_I_BIT
300df295df6SRussell King	blne	trace_hardirqs_off
301df295df6SRussell King#endif
302b059bdc3SRussell King	svc_exit r5				@ return from exception
303c4c5716eSCatalin Marinas UNWIND(.fnend		)
30493ed3970SCatalin MarinasENDPROC(__und_svc)
3051da177e4SLinus Torvalds
3061da177e4SLinus Torvalds	.align	5
3071da177e4SLinus Torvalds__pabt_svc:
308ccea7a19SRussell King	svc_entry
3094fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
310*8dfe7ac9SRussell King	pabt_helper
3111da177e4SLinus Torvalds
3121da177e4SLinus Torvalds	@
3131da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
3141da177e4SLinus Torvalds	@
315ac78884eSRussell King	disable_irq_notrace
3161da177e4SLinus Torvalds
3171da177e4SLinus Torvalds	@
3181da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
3191da177e4SLinus Torvalds	@
320b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]
32102fe2845SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
32202fe2845SRussell King	tst	r5, #PSR_I_BIT
32302fe2845SRussell King	bleq	trace_hardirqs_on
32402fe2845SRussell King	tst	r5, #PSR_I_BIT
32502fe2845SRussell King	blne	trace_hardirqs_off
32602fe2845SRussell King#endif
327b059bdc3SRussell King	svc_exit r5				@ return from exception
328c4c5716eSCatalin Marinas UNWIND(.fnend		)
32993ed3970SCatalin MarinasENDPROC(__pabt_svc)
3301da177e4SLinus Torvalds
3311da177e4SLinus Torvalds	.align	5
33249f680eaSRussell King.LCcralign:
33349f680eaSRussell King	.word	cr_alignment
33448d7927bSPaul Brook#ifdef MULTI_DABORT
3351da177e4SLinus Torvalds.LCprocfns:
3361da177e4SLinus Torvalds	.word	processor
3371da177e4SLinus Torvalds#endif
3381da177e4SLinus Torvalds.LCfp:
3391da177e4SLinus Torvalds	.word	fp_enter
3401da177e4SLinus Torvalds
3411da177e4SLinus Torvalds/*
3421da177e4SLinus Torvalds * User mode handlers
3432dede2d8SNicolas Pitre *
3442dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
3451da177e4SLinus Torvalds */
3462dede2d8SNicolas Pitre
3472dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
3482dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3492dede2d8SNicolas Pitre#endif
3502dede2d8SNicolas Pitre
351ccea7a19SRussell King	.macro	usr_entry
352c4c5716eSCatalin Marinas UNWIND(.fnstart	)
353c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
354ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
355b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
356b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
357ccea7a19SRussell King
358b059bdc3SRussell King	ldmia	r0, {r3 - r5}
359ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
360b059bdc3SRussell King	mov	r6, #-1			@  ""  ""     ""        ""
361ccea7a19SRussell King
362b059bdc3SRussell King	str	r3, [sp]		@ save the "real" r0 copied
363ccea7a19SRussell King					@ from the exception stack
3641da177e4SLinus Torvalds
3651da177e4SLinus Torvalds	@
3661da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3671da177e4SLinus Torvalds	@
368b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
369b059bdc3SRussell King	@  r5 - spsr_<exception>
370b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
3711da177e4SLinus Torvalds	@
3721da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3731da177e4SLinus Torvalds	@
374b059bdc3SRussell King	stmia	r0, {r4 - r6}
375b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
376b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3771da177e4SLinus Torvalds
3781da177e4SLinus Torvalds	@
3791da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
3801da177e4SLinus Torvalds	@
38149f680eaSRussell King	alignment_trap r0
3821da177e4SLinus Torvalds
3831da177e4SLinus Torvalds	@
3841da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3851da177e4SLinus Torvalds	@
3861da177e4SLinus Torvalds	zero_fp
387f2741b78SRussell King
388f2741b78SRussell King#ifdef CONFIG_IRQSOFF_TRACER
389f2741b78SRussell King	bl	trace_hardirqs_off
390f2741b78SRussell King#endif
3911da177e4SLinus Torvalds	.endm
3921da177e4SLinus Torvalds
393b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
394b49c0f24SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
395b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
396b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
397b49c0f24SNicolas Pitre#else
398b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
399b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
400b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
401b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
402b059bdc3SRussell King	cmp	r4, #TASK_SIZE
403b49c0f24SNicolas Pitre	blhs	kuser_cmpxchg_fixup
404b49c0f24SNicolas Pitre#endif
405b49c0f24SNicolas Pitre#endif
406b49c0f24SNicolas Pitre	.endm
407b49c0f24SNicolas Pitre
4081da177e4SLinus Torvalds	.align	5
4091da177e4SLinus Torvalds__dabt_usr:
410ccea7a19SRussell King	usr_entry
411b49c0f24SNicolas Pitre	kuser_cmpxchg_check
412ac8b9c1cSRussell King	dabt_helper
4131da177e4SLinus Torvalds
4141da177e4SLinus Torvalds	mov	r2, sp
415b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
4161da177e4SLinus Torvalds	b	do_DataAbort
417c4c5716eSCatalin Marinas UNWIND(.fnend		)
41893ed3970SCatalin MarinasENDPROC(__dabt_usr)
4191da177e4SLinus Torvalds
4201da177e4SLinus Torvalds	.align	5
4211da177e4SLinus Torvalds__irq_usr:
422ccea7a19SRussell King	usr_entry
423bc089602SRussell King	kuser_cmpxchg_check
424187a51adSRussell King	irq_handler
4251613cc11SRussell King	get_thread_info tsk
4261da177e4SLinus Torvalds	mov	why, #0
4279fc2552aSMing Lei	b	ret_to_user_from_irq
428c4c5716eSCatalin Marinas UNWIND(.fnend		)
42993ed3970SCatalin MarinasENDPROC(__irq_usr)
4301da177e4SLinus Torvalds
4311da177e4SLinus Torvalds	.ltorg
4321da177e4SLinus Torvalds
4331da177e4SLinus Torvalds	.align	5
4341da177e4SLinus Torvalds__und_usr:
435ccea7a19SRussell King	usr_entry
436bc089602SRussell King
437b059bdc3SRussell King	mov	r2, r4
438b059bdc3SRussell King	mov	r3, r5
4391da177e4SLinus Torvalds
4401da177e4SLinus Torvalds	@
4411da177e4SLinus Torvalds	@ fall through to the emulation code, which returns using r9 if
4421da177e4SLinus Torvalds	@ it has emulated the instruction, or the more conventional lr
4431da177e4SLinus Torvalds	@ if we are to treat this as a real undefined instruction
4441da177e4SLinus Torvalds	@
4451da177e4SLinus Torvalds	@  r0 - instruction
4461da177e4SLinus Torvalds	@
447b86040a5SCatalin Marinas	adr	r9, BSYM(ret_from_exception)
448b86040a5SCatalin Marinas	adr	lr, BSYM(__und_usr_unknown)
449cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
450b86040a5SCatalin Marinas	itet	eq				@ explicit IT needed for the 1f label
451cb170a45SPaul Brook	subeq	r4, r2, #4			@ ARM instr at LR - 4
452cb170a45SPaul Brook	subne	r4, r2, #2			@ Thumb instr at LR - 2
453cb170a45SPaul Brook1:	ldreqt	r0, [r4]
45426584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8
45526584853SCatalin Marinas	reveq	r0, r0				@ little endian instruction
45626584853SCatalin Marinas#endif
457cb170a45SPaul Brook	beq	call_fpe
458cb170a45SPaul Brook	@ Thumb instruction
459cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
460b86040a5SCatalin Marinas2:
461b86040a5SCatalin Marinas ARM(	ldrht	r5, [r4], #2	)
462b86040a5SCatalin Marinas THUMB(	ldrht	r5, [r4]	)
463b86040a5SCatalin Marinas THUMB(	add	r4, r4, #2	)
464cb170a45SPaul Brook	and	r0, r5, #0xf800			@ mask bits 111x x... .... ....
465cb170a45SPaul Brook	cmp	r0, #0xe800			@ 32bit instruction if xx != 0
466cb170a45SPaul Brook	blo	__und_usr_unknown
467cb170a45SPaul Brook3:	ldrht	r0, [r4]
468cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
469cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
470cb170a45SPaul Brook#else
471cb170a45SPaul Brook	b	__und_usr_unknown
472cb170a45SPaul Brook#endif
473c4c5716eSCatalin Marinas UNWIND(.fnend		)
47493ed3970SCatalin MarinasENDPROC(__und_usr)
475cb170a45SPaul Brook
4761da177e4SLinus Torvalds	@
4771da177e4SLinus Torvalds	@ fallthrough to call_fpe
4781da177e4SLinus Torvalds	@
4791da177e4SLinus Torvalds
4801da177e4SLinus Torvalds/*
4811da177e4SLinus Torvalds * The out of line fixup for the ldrt above.
4821da177e4SLinus Torvalds */
4834260415fSRussell King	.pushsection .fixup, "ax"
484cb170a45SPaul Brook4:	mov	pc, r9
4854260415fSRussell King	.popsection
4864260415fSRussell King	.pushsection __ex_table,"a"
487cb170a45SPaul Brook	.long	1b, 4b
488cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
489cb170a45SPaul Brook	.long	2b, 4b
490cb170a45SPaul Brook	.long	3b, 4b
491cb170a45SPaul Brook#endif
4924260415fSRussell King	.popsection
4931da177e4SLinus Torvalds
4941da177e4SLinus Torvalds/*
4951da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
4961da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
4971da177e4SLinus Torvalds *
4981da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
4991da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5001da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5011da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5021da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5031da177e4SLinus Torvalds *
504b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
505b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
506b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
507b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
508b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
509b5872db4SCatalin Marinas * NEON handler code.
510b5872db4SCatalin Marinas *
5111da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
5121da177e4SLinus Torvalds *  r0  = instruction opcode.
5131da177e4SLinus Torvalds *  r2  = PC+4
514db6ccbb6SRussell King *  r9  = normal "successful" return address
5151da177e4SLinus Torvalds *  r10 = this threads thread_info structure.
516db6ccbb6SRussell King *  lr  = unrecognised instruction return address
5171da177e4SLinus Torvalds */
518cb170a45SPaul Brook	@
519cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
520cb170a45SPaul Brook	@
521cb170a45SPaul Brook#ifdef CONFIG_NEON
522cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
523cb170a45SPaul Brook	b	2f
524cb170a45SPaul Brook#endif
5251da177e4SLinus Torvaldscall_fpe:
526b5872db4SCatalin Marinas#ifdef CONFIG_NEON
527cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
528b5872db4SCatalin Marinas2:
529b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ mask value
530b5872db4SCatalin Marinas	cmp	r7, #0				@ end mask?
531b5872db4SCatalin Marinas	beq	1f
532b5872db4SCatalin Marinas	and	r8, r0, r7
533b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
534b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
535b5872db4SCatalin Marinas	bne	2b
536b5872db4SCatalin Marinas	get_thread_info r10
537b5872db4SCatalin Marinas	mov	r7, #1
538b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
539b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
540b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
541b5872db4SCatalin Marinas1:
542b5872db4SCatalin Marinas#endif
5431da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
544cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5451da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
5461da177e4SLinus Torvalds	and	r8, r0, #0x0f000000		@ mask out op-code bits
5471da177e4SLinus Torvalds	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)?
5481da177e4SLinus Torvalds#endif
5491da177e4SLinus Torvalds	moveq	pc, lr
5501da177e4SLinus Torvalds	get_thread_info r10			@ get current thread
5511da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
552b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
5531da177e4SLinus Torvalds	mov	r7, #1
5541da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
555b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
556b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
5571da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
5581da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
5591da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
5601da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
5611da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
5621da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
5631da177e4SLinus Torvalds#endif
564b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
565b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
566b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
567b86040a5SCatalin Marinas	nop
5681da177e4SLinus Torvalds
569a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#0
570b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
571b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
572a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#3
573c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
574c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
575c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
576c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
577c17fad11SLennert Buytenhek#else
578a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#4
579a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#5
580a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#6
581c17fad11SLennert Buytenhek#endif
582a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#7
583a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#8
584a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#9
5851da177e4SLinus Torvalds#ifdef CONFIG_VFP
586b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
587b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
5881da177e4SLinus Torvalds#else
589a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#10 (VFP)
590a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#11 (VFP)
5911da177e4SLinus Torvalds#endif
592a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#12
593a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#13
594a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#14 (Debug)
595a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#15 (Control)
5961da177e4SLinus Torvalds
597b5872db4SCatalin Marinas#ifdef CONFIG_NEON
598b5872db4SCatalin Marinas	.align	6
599b5872db4SCatalin Marinas
600cb170a45SPaul Brook.LCneon_arm_opcodes:
601b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
602b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
603b5872db4SCatalin Marinas
604b5872db4SCatalin Marinas	.word	0xff100000			@ mask
605b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
606b5872db4SCatalin Marinas
607b5872db4SCatalin Marinas	.word	0x00000000			@ mask
608b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
609cb170a45SPaul Brook
610cb170a45SPaul Brook.LCneon_thumb_opcodes:
611cb170a45SPaul Brook	.word	0xef000000			@ mask
612cb170a45SPaul Brook	.word	0xef000000			@ opcode
613cb170a45SPaul Brook
614cb170a45SPaul Brook	.word	0xff100000			@ mask
615cb170a45SPaul Brook	.word	0xf9000000			@ opcode
616cb170a45SPaul Brook
617cb170a45SPaul Brook	.word	0x00000000			@ mask
618cb170a45SPaul Brook	.word	0x00000000			@ opcode
619b5872db4SCatalin Marinas#endif
620b5872db4SCatalin Marinas
6211da177e4SLinus Torvaldsdo_fpe:
6225d25ac03SRussell King	enable_irq
6231da177e4SLinus Torvalds	ldr	r4, .LCfp
6241da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6251da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6261da177e4SLinus Torvalds
6271da177e4SLinus Torvalds/*
6281da177e4SLinus Torvalds * The FP module is called with these registers set:
6291da177e4SLinus Torvalds *  r0  = instruction
6301da177e4SLinus Torvalds *  r2  = PC+4
6311da177e4SLinus Torvalds *  r9  = normal "successful" return address
6321da177e4SLinus Torvalds *  r10 = FP workspace
6331da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6341da177e4SLinus Torvalds */
6351da177e4SLinus Torvalds
636124efc27SSantosh Shilimkar	.pushsection .data
6371da177e4SLinus TorvaldsENTRY(fp_enter)
638db6ccbb6SRussell King	.word	no_fp
639124efc27SSantosh Shilimkar	.popsection
6401da177e4SLinus Torvalds
64183e686eaSCatalin MarinasENTRY(no_fp)
64283e686eaSCatalin Marinas	mov	pc, lr
64383e686eaSCatalin MarinasENDPROC(no_fp)
644db6ccbb6SRussell King
645db6ccbb6SRussell King__und_usr_unknown:
646ecbab71cSRussell King	enable_irq
6471da177e4SLinus Torvalds	mov	r0, sp
648b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
6491da177e4SLinus Torvalds	b	do_undefinstr
65093ed3970SCatalin MarinasENDPROC(__und_usr_unknown)
6511da177e4SLinus Torvalds
6521da177e4SLinus Torvalds	.align	5
6531da177e4SLinus Torvalds__pabt_usr:
654ccea7a19SRussell King	usr_entry
6554fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
656*8dfe7ac9SRussell King	pabt_helper
657c4c5716eSCatalin Marinas UNWIND(.fnend		)
6581da177e4SLinus Torvalds	/* fall through */
6591da177e4SLinus Torvalds/*
6601da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
6611da177e4SLinus Torvalds */
6621da177e4SLinus TorvaldsENTRY(ret_from_exception)
663c4c5716eSCatalin Marinas UNWIND(.fnstart	)
664c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6651da177e4SLinus Torvalds	get_thread_info tsk
6661da177e4SLinus Torvalds	mov	why, #0
6671da177e4SLinus Torvalds	b	ret_to_user
668c4c5716eSCatalin Marinas UNWIND(.fnend		)
66993ed3970SCatalin MarinasENDPROC(__pabt_usr)
67093ed3970SCatalin MarinasENDPROC(ret_from_exception)
6711da177e4SLinus Torvalds
6721da177e4SLinus Torvalds/*
6731da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
6741da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
6751da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
6761da177e4SLinus Torvalds */
6771da177e4SLinus TorvaldsENTRY(__switch_to)
678c4c5716eSCatalin Marinas UNWIND(.fnstart	)
679c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6801da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
6811da177e4SLinus Torvalds	ldr	r3, [r2, #TI_TP_VALUE]
682b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
683b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
684b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
685b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
686247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
687d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
688afeb90caSHyok S. Choi#endif
689f159f4edSTony Lindgren	set_tls	r3, r4, r5
690df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
691df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
692df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
693df0698beSNicolas Pitre	ldr	r7, [r7, #TSK_STACK_CANARY]
694df0698beSNicolas Pitre#endif
695247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
6961da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
697afeb90caSHyok S. Choi#endif
698d6551e88SRussell King	mov	r5, r0
699d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
700d6551e88SRussell King	ldr	r0, =thread_notify_head
701d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
702d6551e88SRussell King	bl	atomic_notifier_call_chain
703df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
704df0698beSNicolas Pitre	str	r7, [r8]
705df0698beSNicolas Pitre#endif
706b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
707d6551e88SRussell King	mov	r0, r5
708b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
709b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
710b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
711b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
712c4c5716eSCatalin Marinas UNWIND(.fnend		)
71393ed3970SCatalin MarinasENDPROC(__switch_to)
7141da177e4SLinus Torvalds
7151da177e4SLinus Torvalds	__INIT
7162d2669b6SNicolas Pitre
7172d2669b6SNicolas Pitre/*
7182d2669b6SNicolas Pitre * User helpers.
7192d2669b6SNicolas Pitre *
7202d2669b6SNicolas Pitre * These are segment of kernel provided user code reachable from user space
7212d2669b6SNicolas Pitre * at a fixed address in kernel memory.  This is used to provide user space
7222d2669b6SNicolas Pitre * with some operations which require kernel help because of unimplemented
7232d2669b6SNicolas Pitre * native feature and/or instructions in many ARM CPUs. The idea is for
7242d2669b6SNicolas Pitre * this code to be executed directly in user mode for best efficiency but
7252d2669b6SNicolas Pitre * which is too intimate with the kernel counter part to be left to user
7262d2669b6SNicolas Pitre * libraries.  In fact this code might even differ from one CPU to another
7272d2669b6SNicolas Pitre * depending on the available  instruction set and restrictions like on
7282d2669b6SNicolas Pitre * SMP systems.  In other words, the kernel reserves the right to change
7292d2669b6SNicolas Pitre * this code as needed without warning. Only the entry points and their
7302d2669b6SNicolas Pitre * results are guaranteed to be stable.
7312d2669b6SNicolas Pitre *
7322d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7332d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7342d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
7352d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
7362d2669b6SNicolas Pitre *
7372d2669b6SNicolas Pitre * User space is expected to implement those things inline when optimizing
7382d2669b6SNicolas Pitre * for a processor that has the necessary native support, but only if such
7392d2669b6SNicolas Pitre * resulting binaries are already to be incompatible with earlier ARM
7402d2669b6SNicolas Pitre * processors due to the use of unsupported instructions other than what
7412d2669b6SNicolas Pitre * is provided here.  In other words don't make binaries unable to run on
7422d2669b6SNicolas Pitre * earlier processors just for the sake of not using these kernel helpers
7432d2669b6SNicolas Pitre * if your compiled code is not going to use the new instructions for other
7442d2669b6SNicolas Pitre * purpose.
7452d2669b6SNicolas Pitre */
746b86040a5SCatalin Marinas THUMB(	.arm	)
7472d2669b6SNicolas Pitre
748ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
749ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
750ba9b5d76SNicolas Pitre	bx	\reg
751ba9b5d76SNicolas Pitre#else
752ba9b5d76SNicolas Pitre	mov	pc, \reg
753ba9b5d76SNicolas Pitre#endif
754ba9b5d76SNicolas Pitre	.endm
755ba9b5d76SNicolas Pitre
7562d2669b6SNicolas Pitre	.align	5
7572d2669b6SNicolas Pitre	.globl	__kuser_helper_start
7582d2669b6SNicolas Pitre__kuser_helper_start:
7592d2669b6SNicolas Pitre
7602d2669b6SNicolas Pitre/*
7612d2669b6SNicolas Pitre * Reference prototype:
7622d2669b6SNicolas Pitre *
7637c612bfdSNicolas Pitre *	void __kernel_memory_barrier(void)
7647c612bfdSNicolas Pitre *
7657c612bfdSNicolas Pitre * Input:
7667c612bfdSNicolas Pitre *
7677c612bfdSNicolas Pitre *	lr = return address
7687c612bfdSNicolas Pitre *
7697c612bfdSNicolas Pitre * Output:
7707c612bfdSNicolas Pitre *
7717c612bfdSNicolas Pitre *	none
7727c612bfdSNicolas Pitre *
7737c612bfdSNicolas Pitre * Clobbered:
7747c612bfdSNicolas Pitre *
775b49c0f24SNicolas Pitre *	none
7767c612bfdSNicolas Pitre *
7777c612bfdSNicolas Pitre * Definition and user space usage example:
7787c612bfdSNicolas Pitre *
7797c612bfdSNicolas Pitre *	typedef void (__kernel_dmb_t)(void);
7807c612bfdSNicolas Pitre *	#define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0)
7817c612bfdSNicolas Pitre *
7827c612bfdSNicolas Pitre * Apply any needed memory barrier to preserve consistency with data modified
7837c612bfdSNicolas Pitre * manually and __kuser_cmpxchg usage.
7847c612bfdSNicolas Pitre *
7857c612bfdSNicolas Pitre * This could be used as follows:
7867c612bfdSNicolas Pitre *
7877c612bfdSNicolas Pitre * #define __kernel_dmb() \
7887c612bfdSNicolas Pitre *         asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \
7896896eec0SPaul Brook *	        : : : "r0", "lr","cc" )
7907c612bfdSNicolas Pitre */
7917c612bfdSNicolas Pitre
7927c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
793ed3768a8SDave Martin	smp_dmb	arm
794ba9b5d76SNicolas Pitre	usr_ret	lr
7957c612bfdSNicolas Pitre
7967c612bfdSNicolas Pitre	.align	5
7977c612bfdSNicolas Pitre
7987c612bfdSNicolas Pitre/*
7997c612bfdSNicolas Pitre * Reference prototype:
8007c612bfdSNicolas Pitre *
8012d2669b6SNicolas Pitre *	int __kernel_cmpxchg(int oldval, int newval, int *ptr)
8022d2669b6SNicolas Pitre *
8032d2669b6SNicolas Pitre * Input:
8042d2669b6SNicolas Pitre *
8052d2669b6SNicolas Pitre *	r0 = oldval
8062d2669b6SNicolas Pitre *	r1 = newval
8072d2669b6SNicolas Pitre *	r2 = ptr
8082d2669b6SNicolas Pitre *	lr = return address
8092d2669b6SNicolas Pitre *
8102d2669b6SNicolas Pitre * Output:
8112d2669b6SNicolas Pitre *
8122d2669b6SNicolas Pitre *	r0 = returned value (zero or non-zero)
8132d2669b6SNicolas Pitre *	C flag = set if r0 == 0, clear if r0 != 0
8142d2669b6SNicolas Pitre *
8152d2669b6SNicolas Pitre * Clobbered:
8162d2669b6SNicolas Pitre *
8172d2669b6SNicolas Pitre *	r3, ip, flags
8182d2669b6SNicolas Pitre *
8192d2669b6SNicolas Pitre * Definition and user space usage example:
8202d2669b6SNicolas Pitre *
8212d2669b6SNicolas Pitre *	typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr);
8222d2669b6SNicolas Pitre *	#define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0)
8232d2669b6SNicolas Pitre *
8242d2669b6SNicolas Pitre * Atomically store newval in *ptr if *ptr is equal to oldval for user space.
8252d2669b6SNicolas Pitre * Return zero if *ptr was changed or non-zero if no exchange happened.
8262d2669b6SNicolas Pitre * The C flag is also set if *ptr was changed to allow for assembly
8272d2669b6SNicolas Pitre * optimization in the calling code.
8282d2669b6SNicolas Pitre *
8295964eae8SNicolas Pitre * Notes:
8305964eae8SNicolas Pitre *
8315964eae8SNicolas Pitre *    - This routine already includes memory barriers as needed.
8325964eae8SNicolas Pitre *
8332d2669b6SNicolas Pitre * For example, a user space atomic_add implementation could look like this:
8342d2669b6SNicolas Pitre *
8352d2669b6SNicolas Pitre * #define atomic_add(ptr, val) \
8362d2669b6SNicolas Pitre *	({ register unsigned int *__ptr asm("r2") = (ptr); \
8372d2669b6SNicolas Pitre *	   register unsigned int __result asm("r1"); \
8382d2669b6SNicolas Pitre *	   asm volatile ( \
8392d2669b6SNicolas Pitre *	       "1: @ atomic_add\n\t" \
8402d2669b6SNicolas Pitre *	       "ldr	r0, [r2]\n\t" \
8412d2669b6SNicolas Pitre *	       "mov	r3, #0xffff0fff\n\t" \
8422d2669b6SNicolas Pitre *	       "add	lr, pc, #4\n\t" \
8432d2669b6SNicolas Pitre *	       "add	r1, r0, %2\n\t" \
8442d2669b6SNicolas Pitre *	       "add	pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \
8452d2669b6SNicolas Pitre *	       "bcc	1b" \
8462d2669b6SNicolas Pitre *	       : "=&r" (__result) \
8472d2669b6SNicolas Pitre *	       : "r" (__ptr), "rIL" (val) \
8482d2669b6SNicolas Pitre *	       : "r0","r3","ip","lr","cc","memory" ); \
8492d2669b6SNicolas Pitre *	   __result; })
8502d2669b6SNicolas Pitre */
8512d2669b6SNicolas Pitre
8522d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
8532d2669b6SNicolas Pitre
854dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
8552d2669b6SNicolas Pitre
856dcef1f63SNicolas Pitre	/*
857dcef1f63SNicolas Pitre	 * Poor you.  No fast solution possible...
858dcef1f63SNicolas Pitre	 * The kernel itself must perform the operation.
859dcef1f63SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
860dcef1f63SNicolas Pitre	 */
8615e097445SNicolas Pitre	stmfd	sp!, {r7, lr}
86255afd264SDave Martin	ldr	r7, 1f			@ it's 20 bits
863cc20d429SRussell King	swi	__ARM_NR_cmpxchg
8645e097445SNicolas Pitre	ldmfd	sp!, {r7, pc}
865cc20d429SRussell King1:	.word	__ARM_NR_cmpxchg
866dcef1f63SNicolas Pitre
867dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6
8682d2669b6SNicolas Pitre
86949bca4c2SNicolas Pitre#ifdef CONFIG_MMU
870b49c0f24SNicolas Pitre
871b49c0f24SNicolas Pitre	/*
872b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
873b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
874b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
875b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
876b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
877b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
878b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
879b49c0f24SNicolas Pitre	 */
880b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
881b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
882b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
883b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
884b49c0f24SNicolas Pitre	usr_ret	lr
885b49c0f24SNicolas Pitre
886b49c0f24SNicolas Pitre	.text
887b49c0f24SNicolas Pitrekuser_cmpxchg_fixup:
888b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
889b059bdc3SRussell King	@ r4 = address of interrupted insn (must be preserved).
890b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
891b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
892b059bdc3SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
893b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
894b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
895b059bdc3SRussell King	subs	r8, r4, r7
896b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
897b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
898b49c0f24SNicolas Pitre	mov	pc, lr
899b49c0f24SNicolas Pitre	.previous
900b49c0f24SNicolas Pitre
90149bca4c2SNicolas Pitre#else
90249bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
90349bca4c2SNicolas Pitre	mov	r0, #-1
90449bca4c2SNicolas Pitre	adds	r0, r0, #0
905ba9b5d76SNicolas Pitre	usr_ret	lr
906b49c0f24SNicolas Pitre#endif
9072d2669b6SNicolas Pitre
9082d2669b6SNicolas Pitre#else
9092d2669b6SNicolas Pitre
910ed3768a8SDave Martin	smp_dmb	arm
911b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9122d2669b6SNicolas Pitre	subs	r3, r3, r0
9132d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
914b49c0f24SNicolas Pitre	teqeq	r3, #1
915b49c0f24SNicolas Pitre	beq	1b
9162d2669b6SNicolas Pitre	rsbs	r0, r3, #0
917b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
918f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
919f00ec48fSRussell King	ALT_UP(usr_ret	lr)
9202d2669b6SNicolas Pitre
9212d2669b6SNicolas Pitre#endif
9222d2669b6SNicolas Pitre
9232d2669b6SNicolas Pitre	.align	5
9242d2669b6SNicolas Pitre
9252d2669b6SNicolas Pitre/*
9262d2669b6SNicolas Pitre * Reference prototype:
9272d2669b6SNicolas Pitre *
9282d2669b6SNicolas Pitre *	int __kernel_get_tls(void)
9292d2669b6SNicolas Pitre *
9302d2669b6SNicolas Pitre * Input:
9312d2669b6SNicolas Pitre *
9322d2669b6SNicolas Pitre *	lr = return address
9332d2669b6SNicolas Pitre *
9342d2669b6SNicolas Pitre * Output:
9352d2669b6SNicolas Pitre *
9362d2669b6SNicolas Pitre *	r0 = TLS value
9372d2669b6SNicolas Pitre *
9382d2669b6SNicolas Pitre * Clobbered:
9392d2669b6SNicolas Pitre *
940b49c0f24SNicolas Pitre *	none
9412d2669b6SNicolas Pitre *
9422d2669b6SNicolas Pitre * Definition and user space usage example:
9432d2669b6SNicolas Pitre *
9442d2669b6SNicolas Pitre *	typedef int (__kernel_get_tls_t)(void);
9452d2669b6SNicolas Pitre *	#define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0)
9462d2669b6SNicolas Pitre *
9472d2669b6SNicolas Pitre * Get the TLS value as previously set via the __ARM_NR_set_tls syscall.
9482d2669b6SNicolas Pitre *
9492d2669b6SNicolas Pitre * This could be used as follows:
9502d2669b6SNicolas Pitre *
9512d2669b6SNicolas Pitre * #define __kernel_get_tls() \
9522d2669b6SNicolas Pitre *	({ register unsigned int __val asm("r0"); \
9532d2669b6SNicolas Pitre *         asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \
9542d2669b6SNicolas Pitre *	        : "=r" (__val) : : "lr","cc" ); \
9552d2669b6SNicolas Pitre *	   __val; })
9562d2669b6SNicolas Pitre */
9572d2669b6SNicolas Pitre
9582d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
959f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
960ba9b5d76SNicolas Pitre	usr_ret	lr
961f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
962f159f4edSTony Lindgren	.rep	4
963f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
964f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
9652d2669b6SNicolas Pitre
9662d2669b6SNicolas Pitre/*
9672d2669b6SNicolas Pitre * Reference declaration:
9682d2669b6SNicolas Pitre *
9692d2669b6SNicolas Pitre *	extern unsigned int __kernel_helper_version;
9702d2669b6SNicolas Pitre *
9712d2669b6SNicolas Pitre * Definition and user space usage example:
9722d2669b6SNicolas Pitre *
9732d2669b6SNicolas Pitre *	#define __kernel_helper_version (*(unsigned int *)0xffff0ffc)
9742d2669b6SNicolas Pitre *
9752d2669b6SNicolas Pitre * User space may read this to determine the curent number of helpers
9762d2669b6SNicolas Pitre * available.
9772d2669b6SNicolas Pitre */
9782d2669b6SNicolas Pitre
9792d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
9802d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
9812d2669b6SNicolas Pitre
9822d2669b6SNicolas Pitre	.globl	__kuser_helper_end
9832d2669b6SNicolas Pitre__kuser_helper_end:
9842d2669b6SNicolas Pitre
985b86040a5SCatalin Marinas THUMB(	.thumb	)
9862d2669b6SNicolas Pitre
9871da177e4SLinus Torvalds/*
9881da177e4SLinus Torvalds * Vector stubs.
9891da177e4SLinus Torvalds *
9907933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the
9917933523dSRussell King * vectors, rather than ldr's.  Note that this code must not
9927933523dSRussell King * exceed 0x300 bytes.
9931da177e4SLinus Torvalds *
9941da177e4SLinus Torvalds * Common stub entry macro:
9951da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
996ccea7a19SRussell King *
997ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
998ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
9991da177e4SLinus Torvalds */
1000b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10011da177e4SLinus Torvalds	.align	5
10021da177e4SLinus Torvalds
10031da177e4SLinus Torvaldsvector_\name:
10041da177e4SLinus Torvalds	.if \correction
10051da177e4SLinus Torvalds	sub	lr, lr, #\correction
10061da177e4SLinus Torvalds	.endif
10071da177e4SLinus Torvalds
1008ccea7a19SRussell King	@
1009ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1010ccea7a19SRussell King	@ (parent CPSR)
1011ccea7a19SRussell King	@
1012ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1013ccea7a19SRussell King	mrs	lr, spsr
1014ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1015ccea7a19SRussell King
1016ccea7a19SRussell King	@
1017ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1018ccea7a19SRussell King	@
1019ccea7a19SRussell King	mrs	r0, cpsr
1020b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1021ccea7a19SRussell King	msr	spsr_cxsf, r0
1022ccea7a19SRussell King
1023ccea7a19SRussell King	@
1024ccea7a19SRussell King	@ the branch table must immediately follow this code
1025ccea7a19SRussell King	@
1026ccea7a19SRussell King	and	lr, lr, #0x0f
1027b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1028b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1029b7ec4795SNicolas Pitre	mov	r0, sp
1030b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1031ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
103293ed3970SCatalin MarinasENDPROC(vector_\name)
103388987ef9SCatalin Marinas
103488987ef9SCatalin Marinas	.align	2
103588987ef9SCatalin Marinas	@ handler addresses follow this label
103688987ef9SCatalin Marinas1:
10371da177e4SLinus Torvalds	.endm
10381da177e4SLinus Torvalds
10397933523dSRussell King	.globl	__stubs_start
10401da177e4SLinus Torvalds__stubs_start:
10411da177e4SLinus Torvalds/*
10421da177e4SLinus Torvalds * Interrupt dispatcher
10431da177e4SLinus Torvalds */
1044b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
10451da177e4SLinus Torvalds
10461da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
10471da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
10481da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
10491da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
10501da177e4SLinus Torvalds	.long	__irq_invalid			@  4
10511da177e4SLinus Torvalds	.long	__irq_invalid			@  5
10521da177e4SLinus Torvalds	.long	__irq_invalid			@  6
10531da177e4SLinus Torvalds	.long	__irq_invalid			@  7
10541da177e4SLinus Torvalds	.long	__irq_invalid			@  8
10551da177e4SLinus Torvalds	.long	__irq_invalid			@  9
10561da177e4SLinus Torvalds	.long	__irq_invalid			@  a
10571da177e4SLinus Torvalds	.long	__irq_invalid			@  b
10581da177e4SLinus Torvalds	.long	__irq_invalid			@  c
10591da177e4SLinus Torvalds	.long	__irq_invalid			@  d
10601da177e4SLinus Torvalds	.long	__irq_invalid			@  e
10611da177e4SLinus Torvalds	.long	__irq_invalid			@  f
10621da177e4SLinus Torvalds
10631da177e4SLinus Torvalds/*
10641da177e4SLinus Torvalds * Data abort dispatcher
10651da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10661da177e4SLinus Torvalds */
1067b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
10681da177e4SLinus Torvalds
10691da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
10701da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
10711da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
10721da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
10731da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
10741da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
10751da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
10761da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
10771da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
10781da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
10791da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
10801da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
10811da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
10821da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
10831da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
10841da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
10851da177e4SLinus Torvalds
10861da177e4SLinus Torvalds/*
10871da177e4SLinus Torvalds * Prefetch abort dispatcher
10881da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10891da177e4SLinus Torvalds */
1090b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
10911da177e4SLinus Torvalds
10921da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
10931da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
10941da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
10951da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
10961da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
10971da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
10981da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
10991da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11001da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11011da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11021da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11031da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11041da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11051da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11061da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11071da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11081da177e4SLinus Torvalds
11091da177e4SLinus Torvalds/*
11101da177e4SLinus Torvalds * Undef instr entry dispatcher
11111da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11121da177e4SLinus Torvalds */
1113b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11141da177e4SLinus Torvalds
11151da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11161da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11171da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11181da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11191da177e4SLinus Torvalds	.long	__und_invalid			@  4
11201da177e4SLinus Torvalds	.long	__und_invalid			@  5
11211da177e4SLinus Torvalds	.long	__und_invalid			@  6
11221da177e4SLinus Torvalds	.long	__und_invalid			@  7
11231da177e4SLinus Torvalds	.long	__und_invalid			@  8
11241da177e4SLinus Torvalds	.long	__und_invalid			@  9
11251da177e4SLinus Torvalds	.long	__und_invalid			@  a
11261da177e4SLinus Torvalds	.long	__und_invalid			@  b
11271da177e4SLinus Torvalds	.long	__und_invalid			@  c
11281da177e4SLinus Torvalds	.long	__und_invalid			@  d
11291da177e4SLinus Torvalds	.long	__und_invalid			@  e
11301da177e4SLinus Torvalds	.long	__und_invalid			@  f
11311da177e4SLinus Torvalds
11321da177e4SLinus Torvalds	.align	5
11331da177e4SLinus Torvalds
11341da177e4SLinus Torvalds/*=============================================================================
11351da177e4SLinus Torvalds * Undefined FIQs
11361da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11371da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
11381da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
11391da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register...  brain
11401da177e4SLinus Torvalds * damage alert!  I don't think that we can execute any code in here in any
11411da177e4SLinus Torvalds * other mode than FIQ...  Ok you can switch to another mode, but you can't
11421da177e4SLinus Torvalds * get out of that mode without clobbering one register.
11431da177e4SLinus Torvalds */
11441da177e4SLinus Torvaldsvector_fiq:
11451da177e4SLinus Torvalds	disable_fiq
11461da177e4SLinus Torvalds	subs	pc, lr, #4
11471da177e4SLinus Torvalds
11481da177e4SLinus Torvalds/*=============================================================================
11491da177e4SLinus Torvalds * Address exception handler
11501da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11511da177e4SLinus Torvalds * These aren't too critical.
11521da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode).
11531da177e4SLinus Torvalds */
11541da177e4SLinus Torvalds
11551da177e4SLinus Torvaldsvector_addrexcptn:
11561da177e4SLinus Torvalds	b	vector_addrexcptn
11571da177e4SLinus Torvalds
11581da177e4SLinus Torvalds/*
11591da177e4SLinus Torvalds * We group all the following data together to optimise
11601da177e4SLinus Torvalds * for CPUs with separate I & D caches.
11611da177e4SLinus Torvalds */
11621da177e4SLinus Torvalds	.align	5
11631da177e4SLinus Torvalds
11641da177e4SLinus Torvalds.LCvswi:
11651da177e4SLinus Torvalds	.word	vector_swi
11661da177e4SLinus Torvalds
11677933523dSRussell King	.globl	__stubs_end
11681da177e4SLinus Torvalds__stubs_end:
11691da177e4SLinus Torvalds
11707933523dSRussell King	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start
11711da177e4SLinus Torvalds
11727933523dSRussell King	.globl	__vectors_start
11737933523dSRussell King__vectors_start:
1174b86040a5SCatalin Marinas ARM(	swi	SYS_ERROR0	)
1175b86040a5SCatalin Marinas THUMB(	svc	#0		)
1176b86040a5SCatalin Marinas THUMB(	nop			)
1177b86040a5SCatalin Marinas	W(b)	vector_und + stubs_offset
1178b86040a5SCatalin Marinas	W(ldr)	pc, .LCvswi + stubs_offset
1179b86040a5SCatalin Marinas	W(b)	vector_pabt + stubs_offset
1180b86040a5SCatalin Marinas	W(b)	vector_dabt + stubs_offset
1181b86040a5SCatalin Marinas	W(b)	vector_addrexcptn + stubs_offset
1182b86040a5SCatalin Marinas	W(b)	vector_irq + stubs_offset
1183b86040a5SCatalin Marinas	W(b)	vector_fiq + stubs_offset
11841da177e4SLinus Torvalds
11857933523dSRussell King	.globl	__vectors_end
11867933523dSRussell King__vectors_end:
11871da177e4SLinus Torvalds
11881da177e4SLinus Torvalds	.data
11891da177e4SLinus Torvalds
11901da177e4SLinus Torvalds	.globl	cr_alignment
11911da177e4SLinus Torvalds	.globl	cr_no_alignment
11921da177e4SLinus Torvaldscr_alignment:
11931da177e4SLinus Torvalds	.space	4
11941da177e4SLinus Torvaldscr_no_alignment:
11951da177e4SLinus Torvalds	.space	4
119652108641Seric miao
119752108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
119852108641Seric miao	.globl	handle_arch_irq
119952108641Seric miaohandle_arch_irq:
120052108641Seric miao	.space	4
120152108641Seric miao#endif
1202