xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision 85519189df91c8aa9c368de0bdcfd7812200e614)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
18f09b9979SNicolas Pitre#include <asm/memory.h>
19753790e7SRussell King#include <asm/glue-df.h>
20753790e7SRussell King#include <asm/glue-pf.h>
211da177e4SLinus Torvalds#include <asm/vfpmacros.h>
22a09e64fbSRussell King#include <mach/entry-macro.S>
23d6551e88SRussell King#include <asm/thread_notify.h>
24c4c5716eSCatalin Marinas#include <asm/unwind.h>
25cc20d429SRussell King#include <asm/unistd.h>
26f159f4edSTony Lindgren#include <asm/tls.h>
271da177e4SLinus Torvalds
281da177e4SLinus Torvalds#include "entry-header.S"
29cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
301da177e4SLinus Torvalds
311da177e4SLinus Torvalds/*
32d9600c99SRussell King * Interrupt handling.
33187a51adSRussell King */
34187a51adSRussell King	.macro	irq_handler
3552108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
36d9600c99SRussell King	ldr	r1, =handle_arch_irq
3752108641Seric miao	mov	r0, sp
38d9600c99SRussell King	ldr	r1, [r1]
3952108641Seric miao	adr	lr, BSYM(9997f)
40d9600c99SRussell King	teq	r1, #0
41d9600c99SRussell King	movne	pc, r1
4237ee16aeSRussell King#endif
43cd544ce7SMagnus Damm	arch_irq_handler_default
44f00ec48fSRussell King9997:
45187a51adSRussell King	.endm
46187a51adSRussell King
47ac8b9c1cSRussell King	.macro	pabt_helper
488dfe7ac9SRussell King	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
49ac8b9c1cSRussell King#ifdef MULTI_PABORT
500402beceSRussell King	ldr	ip, .LCprocfns
51ac8b9c1cSRussell King	mov	lr, pc
520402beceSRussell King	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
53ac8b9c1cSRussell King#else
54ac8b9c1cSRussell King	bl	CPU_PABORT_HANDLER
55ac8b9c1cSRussell King#endif
56ac8b9c1cSRussell King	.endm
57ac8b9c1cSRussell King
58ac8b9c1cSRussell King	.macro	dabt_helper
59ac8b9c1cSRussell King
60ac8b9c1cSRussell King	@
61ac8b9c1cSRussell King	@ Call the processor-specific abort handler:
62ac8b9c1cSRussell King	@
63da740472SRussell King	@  r2 - pt_regs
643e287becSRussell King	@  r4 - aborted context pc
653e287becSRussell King	@  r5 - aborted context psr
66ac8b9c1cSRussell King	@
67ac8b9c1cSRussell King	@ The abort handler must return the aborted address in r0, and
68ac8b9c1cSRussell King	@ the fault status register in r1.  r9 must be preserved.
69ac8b9c1cSRussell King	@
70ac8b9c1cSRussell King#ifdef MULTI_DABORT
710402beceSRussell King	ldr	ip, .LCprocfns
72ac8b9c1cSRussell King	mov	lr, pc
730402beceSRussell King	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
74ac8b9c1cSRussell King#else
75ac8b9c1cSRussell King	bl	CPU_DABORT_HANDLER
76ac8b9c1cSRussell King#endif
77ac8b9c1cSRussell King	.endm
78ac8b9c1cSRussell King
79785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES
80785d3cd2SNicolas Pitre	.section	.kprobes.text,"ax",%progbits
81785d3cd2SNicolas Pitre#else
82785d3cd2SNicolas Pitre	.text
83785d3cd2SNicolas Pitre#endif
84785d3cd2SNicolas Pitre
85187a51adSRussell King/*
861da177e4SLinus Torvalds * Invalid mode handlers
871da177e4SLinus Torvalds */
88ccea7a19SRussell King	.macro	inv_entry, reason
89ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
90b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
91b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
92b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
93b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
941da177e4SLinus Torvalds	mov	r1, #\reason
951da177e4SLinus Torvalds	.endm
961da177e4SLinus Torvalds
971da177e4SLinus Torvalds__pabt_invalid:
98ccea7a19SRussell King	inv_entry BAD_PREFETCH
99ccea7a19SRussell King	b	common_invalid
10093ed3970SCatalin MarinasENDPROC(__pabt_invalid)
1011da177e4SLinus Torvalds
1021da177e4SLinus Torvalds__dabt_invalid:
103ccea7a19SRussell King	inv_entry BAD_DATA
104ccea7a19SRussell King	b	common_invalid
10593ed3970SCatalin MarinasENDPROC(__dabt_invalid)
1061da177e4SLinus Torvalds
1071da177e4SLinus Torvalds__irq_invalid:
108ccea7a19SRussell King	inv_entry BAD_IRQ
109ccea7a19SRussell King	b	common_invalid
11093ed3970SCatalin MarinasENDPROC(__irq_invalid)
1111da177e4SLinus Torvalds
1121da177e4SLinus Torvalds__und_invalid:
113ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
1141da177e4SLinus Torvalds
115ccea7a19SRussell King	@
116ccea7a19SRussell King	@ XXX fall through to common_invalid
117ccea7a19SRussell King	@
118ccea7a19SRussell King
119ccea7a19SRussell King@
120ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
121ccea7a19SRussell King@
122ccea7a19SRussell Kingcommon_invalid:
123ccea7a19SRussell King	zero_fp
124ccea7a19SRussell King
125ccea7a19SRussell King	ldmia	r0, {r4 - r6}
126ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
127ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
128ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
129ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
130ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
131ccea7a19SRussell King
1321da177e4SLinus Torvalds	mov	r0, sp
1331da177e4SLinus Torvalds	b	bad_mode
13493ed3970SCatalin MarinasENDPROC(__und_invalid)
1351da177e4SLinus Torvalds
1361da177e4SLinus Torvalds/*
1371da177e4SLinus Torvalds * SVC mode handlers
1381da177e4SLinus Torvalds */
1392dede2d8SNicolas Pitre
1402dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1412dede2d8SNicolas Pitre#define SPFIX(code...) code
1422dede2d8SNicolas Pitre#else
1432dede2d8SNicolas Pitre#define SPFIX(code...)
1442dede2d8SNicolas Pitre#endif
1452dede2d8SNicolas Pitre
146d30a0c8bSNicolas Pitre	.macro	svc_entry, stack_hole=0
147c4c5716eSCatalin Marinas UNWIND(.fnstart		)
148c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
149b86040a5SCatalin Marinas	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
150b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
151b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
152b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
153b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
154b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
155b86040a5SCatalin Marinas#else
1562dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
157b86040a5SCatalin Marinas#endif
158b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
159b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
160ccea7a19SRussell King
161b059bdc3SRussell King	ldmia	r0, {r3 - r5}
162b059bdc3SRussell King	add	r7, sp, #S_SP - 4	@ here for interlock avoidance
163b059bdc3SRussell King	mov	r6, #-1			@  ""  ""      ""       ""
164b059bdc3SRussell King	add	r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
165b059bdc3SRussell King SPFIX(	addeq	r2, r2, #4	)
166b059bdc3SRussell King	str	r3, [sp, #-4]!		@ save the "real" r0 copied
167ccea7a19SRussell King					@ from the exception stack
168ccea7a19SRussell King
169b059bdc3SRussell King	mov	r3, lr
1701da177e4SLinus Torvalds
1711da177e4SLinus Torvalds	@
1721da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1731da177e4SLinus Torvalds	@
174b059bdc3SRussell King	@  r2 - sp_svc
175b059bdc3SRussell King	@  r3 - lr_svc
176b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
177b059bdc3SRussell King	@  r5 - spsr_<exception>
178b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
1791da177e4SLinus Torvalds	@
180b059bdc3SRussell King	stmia	r7, {r2 - r6}
181f2741b78SRussell King
182f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
183f2741b78SRussell King	bl	trace_hardirqs_off
184f2741b78SRussell King#endif
1851da177e4SLinus Torvalds	.endm
1861da177e4SLinus Torvalds
1871da177e4SLinus Torvalds	.align	5
1881da177e4SLinus Torvalds__dabt_svc:
189ccea7a19SRussell King	svc_entry
1901da177e4SLinus Torvalds	mov	r2, sp
191da740472SRussell King	dabt_helper
1921da177e4SLinus Torvalds
1931da177e4SLinus Torvalds	@
1941da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
1951da177e4SLinus Torvalds	@
196ac78884eSRussell King	disable_irq_notrace
1971da177e4SLinus Torvalds
19802fe2845SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
19902fe2845SRussell King	tst	r5, #PSR_I_BIT
20002fe2845SRussell King	bleq	trace_hardirqs_on
20102fe2845SRussell King	tst	r5, #PSR_I_BIT
20202fe2845SRussell King	blne	trace_hardirqs_off
20302fe2845SRussell King#endif
204b059bdc3SRussell King	svc_exit r5				@ return from exception
205c4c5716eSCatalin Marinas UNWIND(.fnend		)
20693ed3970SCatalin MarinasENDPROC(__dabt_svc)
2071da177e4SLinus Torvalds
2081da177e4SLinus Torvalds	.align	5
2091da177e4SLinus Torvalds__irq_svc:
210ccea7a19SRussell King	svc_entry
2111613cc11SRussell King	irq_handler
2121613cc11SRussell King
2131da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
214706fdd9fSRussell King	get_thread_info tsk
215706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
216706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
21728fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
21828fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2191da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2201da177e4SLinus Torvalds	blne	svc_preempt
2211da177e4SLinus Torvalds#endif
22230891c90SRussell King
2237ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
224fbab1c80SRussell King	@ The parent context IRQs must have been enabled to get here in
225fbab1c80SRussell King	@ the first place, so there's no point checking the PSR I bit.
226fbab1c80SRussell King	bl	trace_hardirqs_on
2277ad1bcb2SRussell King#endif
228b059bdc3SRussell King	svc_exit r5				@ return from exception
229c4c5716eSCatalin Marinas UNWIND(.fnend		)
23093ed3970SCatalin MarinasENDPROC(__irq_svc)
2311da177e4SLinus Torvalds
2321da177e4SLinus Torvalds	.ltorg
2331da177e4SLinus Torvalds
2341da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2351da177e4SLinus Torvaldssvc_preempt:
23628fab1a2SRussell King	mov	r8, lr
2371da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
238706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2391da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
24028fab1a2SRussell King	moveq	pc, r8				@ go again
2411da177e4SLinus Torvalds	b	1b
2421da177e4SLinus Torvalds#endif
2431da177e4SLinus Torvalds
2441da177e4SLinus Torvalds	.align	5
2451da177e4SLinus Torvalds__und_svc:
246d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
247d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
248d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
249d30a0c8bSNicolas Pitre	@ the saved context.
250d30a0c8bSNicolas Pitre	svc_entry 64
251d30a0c8bSNicolas Pitre#else
252ccea7a19SRussell King	svc_entry
253d30a0c8bSNicolas Pitre#endif
2541da177e4SLinus Torvalds	@
2551da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2561da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2571da177e4SLinus Torvalds	@ this as a real undefined instruction
2581da177e4SLinus Torvalds	@
2591da177e4SLinus Torvalds	@  r0 - instruction
2601da177e4SLinus Torvalds	@
26183e686eaSCatalin Marinas#ifndef	CONFIG_THUMB2_KERNEL
262b059bdc3SRussell King	ldr	r0, [r4, #-4]
26383e686eaSCatalin Marinas#else
264b059bdc3SRussell King	ldrh	r0, [r4, #-2]			@ Thumb instruction at LR - 2
265*85519189SDave Martin	cmp	r0, #0xe800			@ 32-bit instruction if xx >= 0
266b059bdc3SRussell King	ldrhhs	r9, [r4]			@ bottom 16 bits
26783e686eaSCatalin Marinas	orrhs	r0, r9, r0, lsl #16
26883e686eaSCatalin Marinas#endif
269b86040a5SCatalin Marinas	adr	r9, BSYM(1f)
270b059bdc3SRussell King	mov	r2, r4
2711da177e4SLinus Torvalds	bl	call_fpe
2721da177e4SLinus Torvalds
2731da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
2741da177e4SLinus Torvalds	bl	do_undefinstr
2751da177e4SLinus Torvalds
2761da177e4SLinus Torvalds	@
2771da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
2781da177e4SLinus Torvalds	@
279ac78884eSRussell King1:	disable_irq_notrace
2801da177e4SLinus Torvalds
2811da177e4SLinus Torvalds	@
2821da177e4SLinus Torvalds	@ restore SPSR and restart the instruction
2831da177e4SLinus Torvalds	@
284b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr
285df295df6SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
286df295df6SRussell King	tst	r5, #PSR_I_BIT
287df295df6SRussell King	bleq	trace_hardirqs_on
288df295df6SRussell King	tst	r5, #PSR_I_BIT
289df295df6SRussell King	blne	trace_hardirqs_off
290df295df6SRussell King#endif
291b059bdc3SRussell King	svc_exit r5				@ return from exception
292c4c5716eSCatalin Marinas UNWIND(.fnend		)
29393ed3970SCatalin MarinasENDPROC(__und_svc)
2941da177e4SLinus Torvalds
2951da177e4SLinus Torvalds	.align	5
2961da177e4SLinus Torvalds__pabt_svc:
297ccea7a19SRussell King	svc_entry
2984fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
2998dfe7ac9SRussell King	pabt_helper
3001da177e4SLinus Torvalds
3011da177e4SLinus Torvalds	@
3021da177e4SLinus Torvalds	@ IRQs off again before pulling preserved data off the stack
3031da177e4SLinus Torvalds	@
304ac78884eSRussell King	disable_irq_notrace
3051da177e4SLinus Torvalds
30602fe2845SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
30702fe2845SRussell King	tst	r5, #PSR_I_BIT
30802fe2845SRussell King	bleq	trace_hardirqs_on
30902fe2845SRussell King	tst	r5, #PSR_I_BIT
31002fe2845SRussell King	blne	trace_hardirqs_off
31102fe2845SRussell King#endif
312b059bdc3SRussell King	svc_exit r5				@ return from exception
313c4c5716eSCatalin Marinas UNWIND(.fnend		)
31493ed3970SCatalin MarinasENDPROC(__pabt_svc)
3151da177e4SLinus Torvalds
3161da177e4SLinus Torvalds	.align	5
31749f680eaSRussell King.LCcralign:
31849f680eaSRussell King	.word	cr_alignment
31948d7927bSPaul Brook#ifdef MULTI_DABORT
3201da177e4SLinus Torvalds.LCprocfns:
3211da177e4SLinus Torvalds	.word	processor
3221da177e4SLinus Torvalds#endif
3231da177e4SLinus Torvalds.LCfp:
3241da177e4SLinus Torvalds	.word	fp_enter
3251da177e4SLinus Torvalds
3261da177e4SLinus Torvalds/*
3271da177e4SLinus Torvalds * User mode handlers
3282dede2d8SNicolas Pitre *
3292dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
3301da177e4SLinus Torvalds */
3312dede2d8SNicolas Pitre
3322dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
3332dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3342dede2d8SNicolas Pitre#endif
3352dede2d8SNicolas Pitre
336ccea7a19SRussell King	.macro	usr_entry
337c4c5716eSCatalin Marinas UNWIND(.fnstart	)
338c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
339ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
340b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
341b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
342ccea7a19SRussell King
343b059bdc3SRussell King	ldmia	r0, {r3 - r5}
344ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
345b059bdc3SRussell King	mov	r6, #-1			@  ""  ""     ""        ""
346ccea7a19SRussell King
347b059bdc3SRussell King	str	r3, [sp]		@ save the "real" r0 copied
348ccea7a19SRussell King					@ from the exception stack
3491da177e4SLinus Torvalds
3501da177e4SLinus Torvalds	@
3511da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3521da177e4SLinus Torvalds	@
353b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
354b059bdc3SRussell King	@  r5 - spsr_<exception>
355b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
3561da177e4SLinus Torvalds	@
3571da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3581da177e4SLinus Torvalds	@
359b059bdc3SRussell King	stmia	r0, {r4 - r6}
360b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
361b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3621da177e4SLinus Torvalds
3631da177e4SLinus Torvalds	@
3641da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
3651da177e4SLinus Torvalds	@
36649f680eaSRussell King	alignment_trap r0
3671da177e4SLinus Torvalds
3681da177e4SLinus Torvalds	@
3691da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3701da177e4SLinus Torvalds	@
3711da177e4SLinus Torvalds	zero_fp
372f2741b78SRussell King
373f2741b78SRussell King#ifdef CONFIG_IRQSOFF_TRACER
374f2741b78SRussell King	bl	trace_hardirqs_off
375f2741b78SRussell King#endif
3761da177e4SLinus Torvalds	.endm
3771da177e4SLinus Torvalds
378b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
37940fb79c8SNicolas Pitre#if !defined(CONFIG_CPU_32v6K) && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
380b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
381b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
382b49c0f24SNicolas Pitre#else
383b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
384b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
385b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
386b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
387b059bdc3SRussell King	cmp	r4, #TASK_SIZE
38840fb79c8SNicolas Pitre	blhs	kuser_cmpxchg64_fixup
389b49c0f24SNicolas Pitre#endif
390b49c0f24SNicolas Pitre#endif
391b49c0f24SNicolas Pitre	.endm
392b49c0f24SNicolas Pitre
3931da177e4SLinus Torvalds	.align	5
3941da177e4SLinus Torvalds__dabt_usr:
395ccea7a19SRussell King	usr_entry
396b49c0f24SNicolas Pitre	kuser_cmpxchg_check
3971da177e4SLinus Torvalds	mov	r2, sp
398da740472SRussell King	dabt_helper
399da740472SRussell King	b	ret_from_exception
400c4c5716eSCatalin Marinas UNWIND(.fnend		)
40193ed3970SCatalin MarinasENDPROC(__dabt_usr)
4021da177e4SLinus Torvalds
4031da177e4SLinus Torvalds	.align	5
4041da177e4SLinus Torvalds__irq_usr:
405ccea7a19SRussell King	usr_entry
406bc089602SRussell King	kuser_cmpxchg_check
407187a51adSRussell King	irq_handler
4081613cc11SRussell King	get_thread_info tsk
4091da177e4SLinus Torvalds	mov	why, #0
4109fc2552aSMing Lei	b	ret_to_user_from_irq
411c4c5716eSCatalin Marinas UNWIND(.fnend		)
41293ed3970SCatalin MarinasENDPROC(__irq_usr)
4131da177e4SLinus Torvalds
4141da177e4SLinus Torvalds	.ltorg
4151da177e4SLinus Torvalds
4161da177e4SLinus Torvalds	.align	5
4171da177e4SLinus Torvalds__und_usr:
418ccea7a19SRussell King	usr_entry
419bc089602SRussell King
420b059bdc3SRussell King	mov	r2, r4
421b059bdc3SRussell King	mov	r3, r5
4221da177e4SLinus Torvalds
4231da177e4SLinus Torvalds	@
4241da177e4SLinus Torvalds	@ fall through to the emulation code, which returns using r9 if
4251da177e4SLinus Torvalds	@ it has emulated the instruction, or the more conventional lr
4261da177e4SLinus Torvalds	@ if we are to treat this as a real undefined instruction
4271da177e4SLinus Torvalds	@
4281da177e4SLinus Torvalds	@  r0 - instruction
4291da177e4SLinus Torvalds	@
430b86040a5SCatalin Marinas	adr	r9, BSYM(ret_from_exception)
431b86040a5SCatalin Marinas	adr	lr, BSYM(__und_usr_unknown)
432cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
433b86040a5SCatalin Marinas	itet	eq				@ explicit IT needed for the 1f label
434cb170a45SPaul Brook	subeq	r4, r2, #4			@ ARM instr at LR - 4
435cb170a45SPaul Brook	subne	r4, r2, #2			@ Thumb instr at LR - 2
436cb170a45SPaul Brook1:	ldreqt	r0, [r4]
43726584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8
43826584853SCatalin Marinas	reveq	r0, r0				@ little endian instruction
43926584853SCatalin Marinas#endif
440cb170a45SPaul Brook	beq	call_fpe
441cb170a45SPaul Brook	@ Thumb instruction
442cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
443b86040a5SCatalin Marinas2:
444b86040a5SCatalin Marinas ARM(	ldrht	r5, [r4], #2	)
445b86040a5SCatalin Marinas THUMB(	ldrht	r5, [r4]	)
446b86040a5SCatalin Marinas THUMB(	add	r4, r4, #2	)
447*85519189SDave Martin	cmp	r5, #0xe800			@ 32bit instruction if xx != 0
448cb170a45SPaul Brook	blo	__und_usr_unknown
449cb170a45SPaul Brook3:	ldrht	r0, [r4]
450cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
451cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
452cb170a45SPaul Brook#else
453cb170a45SPaul Brook	b	__und_usr_unknown
454cb170a45SPaul Brook#endif
455c4c5716eSCatalin Marinas UNWIND(.fnend		)
45693ed3970SCatalin MarinasENDPROC(__und_usr)
457cb170a45SPaul Brook
4581da177e4SLinus Torvalds	@
4591da177e4SLinus Torvalds	@ fallthrough to call_fpe
4601da177e4SLinus Torvalds	@
4611da177e4SLinus Torvalds
4621da177e4SLinus Torvalds/*
4631da177e4SLinus Torvalds * The out of line fixup for the ldrt above.
4641da177e4SLinus Torvalds */
4654260415fSRussell King	.pushsection .fixup, "ax"
466cb170a45SPaul Brook4:	mov	pc, r9
4674260415fSRussell King	.popsection
4684260415fSRussell King	.pushsection __ex_table,"a"
469cb170a45SPaul Brook	.long	1b, 4b
470cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7
471cb170a45SPaul Brook	.long	2b, 4b
472cb170a45SPaul Brook	.long	3b, 4b
473cb170a45SPaul Brook#endif
4744260415fSRussell King	.popsection
4751da177e4SLinus Torvalds
4761da177e4SLinus Torvalds/*
4771da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
4781da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
4791da177e4SLinus Torvalds *
4801da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
4811da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
4821da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
4831da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
4841da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
4851da177e4SLinus Torvalds *
486b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
487b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
488b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
489b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
490b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
491b5872db4SCatalin Marinas * NEON handler code.
492b5872db4SCatalin Marinas *
4931da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
4941da177e4SLinus Torvalds *  r0  = instruction opcode.
4951da177e4SLinus Torvalds *  r2  = PC+4
496db6ccbb6SRussell King *  r9  = normal "successful" return address
4971da177e4SLinus Torvalds *  r10 = this threads thread_info structure.
498db6ccbb6SRussell King *  lr  = unrecognised instruction return address
4991da177e4SLinus Torvalds */
500cb170a45SPaul Brook	@
501cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
502cb170a45SPaul Brook	@
503cb170a45SPaul Brook#ifdef CONFIG_NEON
504cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
505cb170a45SPaul Brook	b	2f
506cb170a45SPaul Brook#endif
5071da177e4SLinus Torvaldscall_fpe:
508b5872db4SCatalin Marinas#ifdef CONFIG_NEON
509cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
510b5872db4SCatalin Marinas2:
511b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ mask value
512b5872db4SCatalin Marinas	cmp	r7, #0				@ end mask?
513b5872db4SCatalin Marinas	beq	1f
514b5872db4SCatalin Marinas	and	r8, r0, r7
515b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
516b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
517b5872db4SCatalin Marinas	bne	2b
518b5872db4SCatalin Marinas	get_thread_info r10
519b5872db4SCatalin Marinas	mov	r7, #1
520b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
521b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
522b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
523b5872db4SCatalin Marinas1:
524b5872db4SCatalin Marinas#endif
5251da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
526cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5271da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710)
5281da177e4SLinus Torvalds	and	r8, r0, #0x0f000000		@ mask out op-code bits
5291da177e4SLinus Torvalds	teqne	r8, #0x0f000000			@ SWI (ARM6/7 bug)?
5301da177e4SLinus Torvalds#endif
5311da177e4SLinus Torvalds	moveq	pc, lr
5321da177e4SLinus Torvalds	get_thread_info r10			@ get current thread
5331da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
534b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
5351da177e4SLinus Torvalds	mov	r7, #1
5361da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
537b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
538b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
5391da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
5401da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
5411da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
5421da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
5431da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
5441da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
5451da177e4SLinus Torvalds#endif
546b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
547b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
548b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
549b86040a5SCatalin Marinas	nop
5501da177e4SLinus Torvalds
551a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#0
552b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
553b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
554a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#3
555c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
556c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
557c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
558c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
559c17fad11SLennert Buytenhek#else
560a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#4
561a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#5
562a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#6
563c17fad11SLennert Buytenhek#endif
564a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#7
565a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#8
566a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#9
5671da177e4SLinus Torvalds#ifdef CONFIG_VFP
568b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
569b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
5701da177e4SLinus Torvalds#else
571a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#10 (VFP)
572a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#11 (VFP)
5731da177e4SLinus Torvalds#endif
574a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#12
575a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#13
576a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#14 (Debug)
577a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#15 (Control)
5781da177e4SLinus Torvalds
579b5872db4SCatalin Marinas#ifdef CONFIG_NEON
580b5872db4SCatalin Marinas	.align	6
581b5872db4SCatalin Marinas
582cb170a45SPaul Brook.LCneon_arm_opcodes:
583b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
584b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
585b5872db4SCatalin Marinas
586b5872db4SCatalin Marinas	.word	0xff100000			@ mask
587b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
588b5872db4SCatalin Marinas
589b5872db4SCatalin Marinas	.word	0x00000000			@ mask
590b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
591cb170a45SPaul Brook
592cb170a45SPaul Brook.LCneon_thumb_opcodes:
593cb170a45SPaul Brook	.word	0xef000000			@ mask
594cb170a45SPaul Brook	.word	0xef000000			@ opcode
595cb170a45SPaul Brook
596cb170a45SPaul Brook	.word	0xff100000			@ mask
597cb170a45SPaul Brook	.word	0xf9000000			@ opcode
598cb170a45SPaul Brook
599cb170a45SPaul Brook	.word	0x00000000			@ mask
600cb170a45SPaul Brook	.word	0x00000000			@ opcode
601b5872db4SCatalin Marinas#endif
602b5872db4SCatalin Marinas
6031da177e4SLinus Torvaldsdo_fpe:
6045d25ac03SRussell King	enable_irq
6051da177e4SLinus Torvalds	ldr	r4, .LCfp
6061da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6071da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6081da177e4SLinus Torvalds
6091da177e4SLinus Torvalds/*
6101da177e4SLinus Torvalds * The FP module is called with these registers set:
6111da177e4SLinus Torvalds *  r0  = instruction
6121da177e4SLinus Torvalds *  r2  = PC+4
6131da177e4SLinus Torvalds *  r9  = normal "successful" return address
6141da177e4SLinus Torvalds *  r10 = FP workspace
6151da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6161da177e4SLinus Torvalds */
6171da177e4SLinus Torvalds
618124efc27SSantosh Shilimkar	.pushsection .data
6191da177e4SLinus TorvaldsENTRY(fp_enter)
620db6ccbb6SRussell King	.word	no_fp
621124efc27SSantosh Shilimkar	.popsection
6221da177e4SLinus Torvalds
62383e686eaSCatalin MarinasENTRY(no_fp)
62483e686eaSCatalin Marinas	mov	pc, lr
62583e686eaSCatalin MarinasENDPROC(no_fp)
626db6ccbb6SRussell King
627db6ccbb6SRussell King__und_usr_unknown:
628ecbab71cSRussell King	enable_irq
6291da177e4SLinus Torvalds	mov	r0, sp
630b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
6311da177e4SLinus Torvalds	b	do_undefinstr
63293ed3970SCatalin MarinasENDPROC(__und_usr_unknown)
6331da177e4SLinus Torvalds
6341da177e4SLinus Torvalds	.align	5
6351da177e4SLinus Torvalds__pabt_usr:
636ccea7a19SRussell King	usr_entry
6374fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
6388dfe7ac9SRussell King	pabt_helper
639c4c5716eSCatalin Marinas UNWIND(.fnend		)
6401da177e4SLinus Torvalds	/* fall through */
6411da177e4SLinus Torvalds/*
6421da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
6431da177e4SLinus Torvalds */
6441da177e4SLinus TorvaldsENTRY(ret_from_exception)
645c4c5716eSCatalin Marinas UNWIND(.fnstart	)
646c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6471da177e4SLinus Torvalds	get_thread_info tsk
6481da177e4SLinus Torvalds	mov	why, #0
6491da177e4SLinus Torvalds	b	ret_to_user
650c4c5716eSCatalin Marinas UNWIND(.fnend		)
65193ed3970SCatalin MarinasENDPROC(__pabt_usr)
65293ed3970SCatalin MarinasENDPROC(ret_from_exception)
6531da177e4SLinus Torvalds
6541da177e4SLinus Torvalds/*
6551da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
6561da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
6571da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
6581da177e4SLinus Torvalds */
6591da177e4SLinus TorvaldsENTRY(__switch_to)
660c4c5716eSCatalin Marinas UNWIND(.fnstart	)
661c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6621da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
6631da177e4SLinus Torvalds	ldr	r3, [r2, #TI_TP_VALUE]
664b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
665b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
666b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
667b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
668247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
669d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
670afeb90caSHyok S. Choi#endif
671f159f4edSTony Lindgren	set_tls	r3, r4, r5
672df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
673df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
674df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
675df0698beSNicolas Pitre	ldr	r7, [r7, #TSK_STACK_CANARY]
676df0698beSNicolas Pitre#endif
677247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
6781da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
679afeb90caSHyok S. Choi#endif
680d6551e88SRussell King	mov	r5, r0
681d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
682d6551e88SRussell King	ldr	r0, =thread_notify_head
683d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
684d6551e88SRussell King	bl	atomic_notifier_call_chain
685df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
686df0698beSNicolas Pitre	str	r7, [r8]
687df0698beSNicolas Pitre#endif
688b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
689d6551e88SRussell King	mov	r0, r5
690b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
691b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
692b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
693b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
694c4c5716eSCatalin Marinas UNWIND(.fnend		)
69593ed3970SCatalin MarinasENDPROC(__switch_to)
6961da177e4SLinus Torvalds
6971da177e4SLinus Torvalds	__INIT
6982d2669b6SNicolas Pitre
6992d2669b6SNicolas Pitre/*
7002d2669b6SNicolas Pitre * User helpers.
7012d2669b6SNicolas Pitre *
7022d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7032d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7042d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
7052d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
7062d2669b6SNicolas Pitre *
70737b83046SNicolas Pitre * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
7082d2669b6SNicolas Pitre */
709b86040a5SCatalin Marinas THUMB(	.arm	)
7102d2669b6SNicolas Pitre
711ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
712ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
713ba9b5d76SNicolas Pitre	bx	\reg
714ba9b5d76SNicolas Pitre#else
715ba9b5d76SNicolas Pitre	mov	pc, \reg
716ba9b5d76SNicolas Pitre#endif
717ba9b5d76SNicolas Pitre	.endm
718ba9b5d76SNicolas Pitre
7192d2669b6SNicolas Pitre	.align	5
7202d2669b6SNicolas Pitre	.globl	__kuser_helper_start
7212d2669b6SNicolas Pitre__kuser_helper_start:
7222d2669b6SNicolas Pitre
7232d2669b6SNicolas Pitre/*
72440fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
72540fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
7267c612bfdSNicolas Pitre */
7277c612bfdSNicolas Pitre
72840fb79c8SNicolas Pitre__kuser_cmpxchg64:				@ 0xffff0f60
72940fb79c8SNicolas Pitre
73040fb79c8SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
73140fb79c8SNicolas Pitre
73240fb79c8SNicolas Pitre	/*
73340fb79c8SNicolas Pitre	 * Poor you.  No fast solution possible...
73440fb79c8SNicolas Pitre	 * The kernel itself must perform the operation.
73540fb79c8SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
73640fb79c8SNicolas Pitre	 */
73740fb79c8SNicolas Pitre	stmfd	sp!, {r7, lr}
73840fb79c8SNicolas Pitre	ldr	r7, 1f			@ it's 20 bits
73940fb79c8SNicolas Pitre	swi	__ARM_NR_cmpxchg64
74040fb79c8SNicolas Pitre	ldmfd	sp!, {r7, pc}
74140fb79c8SNicolas Pitre1:	.word	__ARM_NR_cmpxchg64
74240fb79c8SNicolas Pitre
74340fb79c8SNicolas Pitre#elif defined(CONFIG_CPU_32v6K)
74440fb79c8SNicolas Pitre
74540fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, r7}
74640fb79c8SNicolas Pitre	ldrd	r4, r5, [r0]			@ load old val
74740fb79c8SNicolas Pitre	ldrd	r6, r7, [r1]			@ load new val
74840fb79c8SNicolas Pitre	smp_dmb	arm
74940fb79c8SNicolas Pitre1:	ldrexd	r0, r1, [r2]			@ load current val
75040fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
75140fb79c8SNicolas Pitre	eoreqs	r3, r1, r5			@ compare with oldval (2)
75240fb79c8SNicolas Pitre	strexdeq r3, r6, r7, [r2]		@ store newval if eq
75340fb79c8SNicolas Pitre	teqeq	r3, #1				@ success?
75440fb79c8SNicolas Pitre	beq	1b				@ if no then retry
75540fb79c8SNicolas Pitre	smp_dmb	arm
75640fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set returned val and C flag
75740fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, r7}
75840fb79c8SNicolas Pitre	bx	lr
75940fb79c8SNicolas Pitre
76040fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP)
76140fb79c8SNicolas Pitre
76240fb79c8SNicolas Pitre#ifdef CONFIG_MMU
76340fb79c8SNicolas Pitre
76440fb79c8SNicolas Pitre	/*
76540fb79c8SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg64
76640fb79c8SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
76740fb79c8SNicolas Pitre	 * causing another process/thread to be scheduled in the middle of
76840fb79c8SNicolas Pitre	 * the critical sequence.  The same strategy as for cmpxchg is used.
76940fb79c8SNicolas Pitre	 */
77040fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, lr}
77140fb79c8SNicolas Pitre	ldmia	r0, {r4, r5}			@ load old val
77240fb79c8SNicolas Pitre	ldmia	r1, {r6, lr}			@ load new val
77340fb79c8SNicolas Pitre1:	ldmia	r2, {r0, r1}			@ load current val
77440fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
77540fb79c8SNicolas Pitre	eoreqs	r3, r1, r5			@ compare with oldval (2)
77640fb79c8SNicolas Pitre2:	stmeqia	r2, {r6, lr}			@ store newval if eq
77740fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
77840fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, pc}
77940fb79c8SNicolas Pitre
78040fb79c8SNicolas Pitre	.text
78140fb79c8SNicolas Pitrekuser_cmpxchg64_fixup:
78240fb79c8SNicolas Pitre	@ Called from kuser_cmpxchg_fixup.
7833ad55155SRussell King	@ r4 = address of interrupted insn (must be preserved).
78440fb79c8SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
78540fb79c8SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
7863ad55155SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
78740fb79c8SNicolas Pitre	mov	r7, #0xffff0fff
78840fb79c8SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
7893ad55155SRussell King	subs	r8, r4, r7
79040fb79c8SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
79140fb79c8SNicolas Pitre	strcs	r7, [sp, #S_PC]
79240fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6
79340fb79c8SNicolas Pitre	bcc	kuser_cmpxchg32_fixup
79440fb79c8SNicolas Pitre#endif
79540fb79c8SNicolas Pitre	mov	pc, lr
79640fb79c8SNicolas Pitre	.previous
79740fb79c8SNicolas Pitre
79840fb79c8SNicolas Pitre#else
79940fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing"
80040fb79c8SNicolas Pitre	mov	r0, #-1
80140fb79c8SNicolas Pitre	adds	r0, r0, #0
80240fb79c8SNicolas Pitre	usr_ret	lr
80340fb79c8SNicolas Pitre#endif
80440fb79c8SNicolas Pitre
80540fb79c8SNicolas Pitre#else
80640fb79c8SNicolas Pitre#error "incoherent kernel configuration"
80740fb79c8SNicolas Pitre#endif
80840fb79c8SNicolas Pitre
80940fb79c8SNicolas Pitre	/* pad to next slot */
81040fb79c8SNicolas Pitre	.rept	(16 - (. - __kuser_cmpxchg64)/4)
81140fb79c8SNicolas Pitre	.word	0
81240fb79c8SNicolas Pitre	.endr
81340fb79c8SNicolas Pitre
81440fb79c8SNicolas Pitre	.align	5
81540fb79c8SNicolas Pitre
8167c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
817ed3768a8SDave Martin	smp_dmb	arm
818ba9b5d76SNicolas Pitre	usr_ret	lr
8197c612bfdSNicolas Pitre
8207c612bfdSNicolas Pitre	.align	5
8217c612bfdSNicolas Pitre
8222d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
8232d2669b6SNicolas Pitre
824dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
8252d2669b6SNicolas Pitre
826dcef1f63SNicolas Pitre	/*
827dcef1f63SNicolas Pitre	 * Poor you.  No fast solution possible...
828dcef1f63SNicolas Pitre	 * The kernel itself must perform the operation.
829dcef1f63SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
830dcef1f63SNicolas Pitre	 */
8315e097445SNicolas Pitre	stmfd	sp!, {r7, lr}
83255afd264SDave Martin	ldr	r7, 1f			@ it's 20 bits
833cc20d429SRussell King	swi	__ARM_NR_cmpxchg
8345e097445SNicolas Pitre	ldmfd	sp!, {r7, pc}
835cc20d429SRussell King1:	.word	__ARM_NR_cmpxchg
836dcef1f63SNicolas Pitre
837dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6
8382d2669b6SNicolas Pitre
83949bca4c2SNicolas Pitre#ifdef CONFIG_MMU
840b49c0f24SNicolas Pitre
841b49c0f24SNicolas Pitre	/*
842b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
843b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
844b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
845b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
846b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
847b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
848b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
849b49c0f24SNicolas Pitre	 */
850b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
851b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
852b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
853b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
854b49c0f24SNicolas Pitre	usr_ret	lr
855b49c0f24SNicolas Pitre
856b49c0f24SNicolas Pitre	.text
85740fb79c8SNicolas Pitrekuser_cmpxchg32_fixup:
858b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
859b059bdc3SRussell King	@ r4 = address of interrupted insn (must be preserved).
860b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
861b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
862b059bdc3SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
863b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
864b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
865b059bdc3SRussell King	subs	r8, r4, r7
866b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
867b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
868b49c0f24SNicolas Pitre	mov	pc, lr
869b49c0f24SNicolas Pitre	.previous
870b49c0f24SNicolas Pitre
87149bca4c2SNicolas Pitre#else
87249bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
87349bca4c2SNicolas Pitre	mov	r0, #-1
87449bca4c2SNicolas Pitre	adds	r0, r0, #0
875ba9b5d76SNicolas Pitre	usr_ret	lr
876b49c0f24SNicolas Pitre#endif
8772d2669b6SNicolas Pitre
8782d2669b6SNicolas Pitre#else
8792d2669b6SNicolas Pitre
880ed3768a8SDave Martin	smp_dmb	arm
881b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
8822d2669b6SNicolas Pitre	subs	r3, r3, r0
8832d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
884b49c0f24SNicolas Pitre	teqeq	r3, #1
885b49c0f24SNicolas Pitre	beq	1b
8862d2669b6SNicolas Pitre	rsbs	r0, r3, #0
887b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
888f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
889f00ec48fSRussell King	ALT_UP(usr_ret	lr)
8902d2669b6SNicolas Pitre
8912d2669b6SNicolas Pitre#endif
8922d2669b6SNicolas Pitre
8932d2669b6SNicolas Pitre	.align	5
8942d2669b6SNicolas Pitre
8952d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
896f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
897ba9b5d76SNicolas Pitre	usr_ret	lr
898f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
899f159f4edSTony Lindgren	.rep	4
900f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
901f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
9022d2669b6SNicolas Pitre
9032d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
9042d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
9052d2669b6SNicolas Pitre
9062d2669b6SNicolas Pitre	.globl	__kuser_helper_end
9072d2669b6SNicolas Pitre__kuser_helper_end:
9082d2669b6SNicolas Pitre
909b86040a5SCatalin Marinas THUMB(	.thumb	)
9102d2669b6SNicolas Pitre
9111da177e4SLinus Torvalds/*
9121da177e4SLinus Torvalds * Vector stubs.
9131da177e4SLinus Torvalds *
9147933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the
9157933523dSRussell King * vectors, rather than ldr's.  Note that this code must not
9167933523dSRussell King * exceed 0x300 bytes.
9171da177e4SLinus Torvalds *
9181da177e4SLinus Torvalds * Common stub entry macro:
9191da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
920ccea7a19SRussell King *
921ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
922ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
9231da177e4SLinus Torvalds */
924b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
9251da177e4SLinus Torvalds	.align	5
9261da177e4SLinus Torvalds
9271da177e4SLinus Torvaldsvector_\name:
9281da177e4SLinus Torvalds	.if \correction
9291da177e4SLinus Torvalds	sub	lr, lr, #\correction
9301da177e4SLinus Torvalds	.endif
9311da177e4SLinus Torvalds
932ccea7a19SRussell King	@
933ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
934ccea7a19SRussell King	@ (parent CPSR)
935ccea7a19SRussell King	@
936ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
937ccea7a19SRussell King	mrs	lr, spsr
938ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
939ccea7a19SRussell King
940ccea7a19SRussell King	@
941ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
942ccea7a19SRussell King	@
943ccea7a19SRussell King	mrs	r0, cpsr
944b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
945ccea7a19SRussell King	msr	spsr_cxsf, r0
946ccea7a19SRussell King
947ccea7a19SRussell King	@
948ccea7a19SRussell King	@ the branch table must immediately follow this code
949ccea7a19SRussell King	@
950ccea7a19SRussell King	and	lr, lr, #0x0f
951b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
952b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
953b7ec4795SNicolas Pitre	mov	r0, sp
954b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
955ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
95693ed3970SCatalin MarinasENDPROC(vector_\name)
95788987ef9SCatalin Marinas
95888987ef9SCatalin Marinas	.align	2
95988987ef9SCatalin Marinas	@ handler addresses follow this label
96088987ef9SCatalin Marinas1:
9611da177e4SLinus Torvalds	.endm
9621da177e4SLinus Torvalds
9637933523dSRussell King	.globl	__stubs_start
9641da177e4SLinus Torvalds__stubs_start:
9651da177e4SLinus Torvalds/*
9661da177e4SLinus Torvalds * Interrupt dispatcher
9671da177e4SLinus Torvalds */
968b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
9691da177e4SLinus Torvalds
9701da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
9711da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
9721da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
9731da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
9741da177e4SLinus Torvalds	.long	__irq_invalid			@  4
9751da177e4SLinus Torvalds	.long	__irq_invalid			@  5
9761da177e4SLinus Torvalds	.long	__irq_invalid			@  6
9771da177e4SLinus Torvalds	.long	__irq_invalid			@  7
9781da177e4SLinus Torvalds	.long	__irq_invalid			@  8
9791da177e4SLinus Torvalds	.long	__irq_invalid			@  9
9801da177e4SLinus Torvalds	.long	__irq_invalid			@  a
9811da177e4SLinus Torvalds	.long	__irq_invalid			@  b
9821da177e4SLinus Torvalds	.long	__irq_invalid			@  c
9831da177e4SLinus Torvalds	.long	__irq_invalid			@  d
9841da177e4SLinus Torvalds	.long	__irq_invalid			@  e
9851da177e4SLinus Torvalds	.long	__irq_invalid			@  f
9861da177e4SLinus Torvalds
9871da177e4SLinus Torvalds/*
9881da177e4SLinus Torvalds * Data abort dispatcher
9891da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
9901da177e4SLinus Torvalds */
991b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
9921da177e4SLinus Torvalds
9931da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
9941da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
9951da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
9961da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
9971da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
9981da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
9991da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
10001da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
10011da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
10021da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
10031da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
10041da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
10051da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
10061da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
10071da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
10081da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
10091da177e4SLinus Torvalds
10101da177e4SLinus Torvalds/*
10111da177e4SLinus Torvalds * Prefetch abort dispatcher
10121da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10131da177e4SLinus Torvalds */
1014b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
10151da177e4SLinus Torvalds
10161da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
10171da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
10181da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
10191da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
10201da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
10211da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
10221da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
10231da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
10241da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
10251da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
10261da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
10271da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
10281da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
10291da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
10301da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
10311da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
10321da177e4SLinus Torvalds
10331da177e4SLinus Torvalds/*
10341da177e4SLinus Torvalds * Undef instr entry dispatcher
10351da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
10361da177e4SLinus Torvalds */
1037b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
10381da177e4SLinus Torvalds
10391da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
10401da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
10411da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
10421da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
10431da177e4SLinus Torvalds	.long	__und_invalid			@  4
10441da177e4SLinus Torvalds	.long	__und_invalid			@  5
10451da177e4SLinus Torvalds	.long	__und_invalid			@  6
10461da177e4SLinus Torvalds	.long	__und_invalid			@  7
10471da177e4SLinus Torvalds	.long	__und_invalid			@  8
10481da177e4SLinus Torvalds	.long	__und_invalid			@  9
10491da177e4SLinus Torvalds	.long	__und_invalid			@  a
10501da177e4SLinus Torvalds	.long	__und_invalid			@  b
10511da177e4SLinus Torvalds	.long	__und_invalid			@  c
10521da177e4SLinus Torvalds	.long	__und_invalid			@  d
10531da177e4SLinus Torvalds	.long	__und_invalid			@  e
10541da177e4SLinus Torvalds	.long	__und_invalid			@  f
10551da177e4SLinus Torvalds
10561da177e4SLinus Torvalds	.align	5
10571da177e4SLinus Torvalds
10581da177e4SLinus Torvalds/*=============================================================================
10591da177e4SLinus Torvalds * Undefined FIQs
10601da177e4SLinus Torvalds *-----------------------------------------------------------------------------
10611da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
10621da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
10631da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register...  brain
10641da177e4SLinus Torvalds * damage alert!  I don't think that we can execute any code in here in any
10651da177e4SLinus Torvalds * other mode than FIQ...  Ok you can switch to another mode, but you can't
10661da177e4SLinus Torvalds * get out of that mode without clobbering one register.
10671da177e4SLinus Torvalds */
10681da177e4SLinus Torvaldsvector_fiq:
10691da177e4SLinus Torvalds	disable_fiq
10701da177e4SLinus Torvalds	subs	pc, lr, #4
10711da177e4SLinus Torvalds
10721da177e4SLinus Torvalds/*=============================================================================
10731da177e4SLinus Torvalds * Address exception handler
10741da177e4SLinus Torvalds *-----------------------------------------------------------------------------
10751da177e4SLinus Torvalds * These aren't too critical.
10761da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode).
10771da177e4SLinus Torvalds */
10781da177e4SLinus Torvalds
10791da177e4SLinus Torvaldsvector_addrexcptn:
10801da177e4SLinus Torvalds	b	vector_addrexcptn
10811da177e4SLinus Torvalds
10821da177e4SLinus Torvalds/*
10831da177e4SLinus Torvalds * We group all the following data together to optimise
10841da177e4SLinus Torvalds * for CPUs with separate I & D caches.
10851da177e4SLinus Torvalds */
10861da177e4SLinus Torvalds	.align	5
10871da177e4SLinus Torvalds
10881da177e4SLinus Torvalds.LCvswi:
10891da177e4SLinus Torvalds	.word	vector_swi
10901da177e4SLinus Torvalds
10917933523dSRussell King	.globl	__stubs_end
10921da177e4SLinus Torvalds__stubs_end:
10931da177e4SLinus Torvalds
10947933523dSRussell King	.equ	stubs_offset, __vectors_start + 0x200 - __stubs_start
10951da177e4SLinus Torvalds
10967933523dSRussell King	.globl	__vectors_start
10977933523dSRussell King__vectors_start:
1098b86040a5SCatalin Marinas ARM(	swi	SYS_ERROR0	)
1099b86040a5SCatalin Marinas THUMB(	svc	#0		)
1100b86040a5SCatalin Marinas THUMB(	nop			)
1101b86040a5SCatalin Marinas	W(b)	vector_und + stubs_offset
1102b86040a5SCatalin Marinas	W(ldr)	pc, .LCvswi + stubs_offset
1103b86040a5SCatalin Marinas	W(b)	vector_pabt + stubs_offset
1104b86040a5SCatalin Marinas	W(b)	vector_dabt + stubs_offset
1105b86040a5SCatalin Marinas	W(b)	vector_addrexcptn + stubs_offset
1106b86040a5SCatalin Marinas	W(b)	vector_irq + stubs_offset
1107b86040a5SCatalin Marinas	W(b)	vector_fiq + stubs_offset
11081da177e4SLinus Torvalds
11097933523dSRussell King	.globl	__vectors_end
11107933523dSRussell King__vectors_end:
11111da177e4SLinus Torvalds
11121da177e4SLinus Torvalds	.data
11131da177e4SLinus Torvalds
11141da177e4SLinus Torvalds	.globl	cr_alignment
11151da177e4SLinus Torvalds	.globl	cr_no_alignment
11161da177e4SLinus Torvaldscr_alignment:
11171da177e4SLinus Torvalds	.space	4
11181da177e4SLinus Torvaldscr_no_alignment:
11191da177e4SLinus Torvalds	.space	4
112052108641Seric miao
112152108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
112252108641Seric miao	.globl	handle_arch_irq
112352108641Seric miaohandle_arch_irq:
112452108641Seric miao	.space	4
112552108641Seric miao#endif
1126