1d2912cb1SThomas Gleixner/* SPDX-License-Identifier: GPL-2.0-only */ 21da177e4SLinus Torvalds/* 31da177e4SLinus Torvalds * linux/arch/arm/kernel/entry-armv.S 41da177e4SLinus Torvalds * 51da177e4SLinus Torvalds * Copyright (C) 1996,1997,1998 Russell King. 61da177e4SLinus Torvalds * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) 7afeb90caSHyok S. Choi * nommu support by Hyok S. Choi (hyok.choi@samsung.com) 81da177e4SLinus Torvalds * 91da177e4SLinus Torvalds * Low-level vector interface routines 101da177e4SLinus Torvalds * 1170b6f2b4SNicolas Pitre * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction 1270b6f2b4SNicolas Pitre * that causes it to save wrong values... Be aware! 131da177e4SLinus Torvalds */ 141da177e4SLinus Torvalds 159b9cf81aSPaul Gortmaker#include <linux/init.h> 169b9cf81aSPaul Gortmaker 176f6f6a70SRob Herring#include <asm/assembler.h> 18f09b9979SNicolas Pitre#include <asm/memory.h> 19753790e7SRussell King#include <asm/glue-df.h> 20753790e7SRussell King#include <asm/glue-pf.h> 211da177e4SLinus Torvalds#include <asm/vfpmacros.h> 224c301f9bSPalmer Dabbelt#ifndef CONFIG_GENERIC_IRQ_MULTI_HANDLER 23a09e64fbSRussell King#include <mach/entry-macro.S> 24243c8654SRob Herring#endif 25d6551e88SRussell King#include <asm/thread_notify.h> 26c4c5716eSCatalin Marinas#include <asm/unwind.h> 27cc20d429SRussell King#include <asm/unistd.h> 28f159f4edSTony Lindgren#include <asm/tls.h> 299f97da78SDavid Howells#include <asm/system_info.h> 30*747ffc2fSRussell King#include <asm/uaccess-asm.h> 311da177e4SLinus Torvalds 321da177e4SLinus Torvalds#include "entry-header.S" 33cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S> 34a0266c21SWang Nan#include <asm/probes.h> 351da177e4SLinus Torvalds 361da177e4SLinus Torvalds/* 37d9600c99SRussell King * Interrupt handling. 38187a51adSRussell King */ 39187a51adSRussell King .macro irq_handler 404c301f9bSPalmer Dabbelt#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER 41d9600c99SRussell King ldr r1, =handle_arch_irq 4252108641Seric miao mov r0, sp 4314327c66SRussell King badr lr, 9997f 44abeb24aeSMarc Zyngier ldr pc, [r1] 45abeb24aeSMarc Zyngier#else 46cd544ce7SMagnus Damm arch_irq_handler_default 47abeb24aeSMarc Zyngier#endif 48f00ec48fSRussell King9997: 49187a51adSRussell King .endm 50187a51adSRussell King 51ac8b9c1cSRussell King .macro pabt_helper 528dfe7ac9SRussell King @ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5 53ac8b9c1cSRussell King#ifdef MULTI_PABORT 540402beceSRussell King ldr ip, .LCprocfns 55ac8b9c1cSRussell King mov lr, pc 560402beceSRussell King ldr pc, [ip, #PROCESSOR_PABT_FUNC] 57ac8b9c1cSRussell King#else 58ac8b9c1cSRussell King bl CPU_PABORT_HANDLER 59ac8b9c1cSRussell King#endif 60ac8b9c1cSRussell King .endm 61ac8b9c1cSRussell King 62ac8b9c1cSRussell King .macro dabt_helper 63ac8b9c1cSRussell King 64ac8b9c1cSRussell King @ 65ac8b9c1cSRussell King @ Call the processor-specific abort handler: 66ac8b9c1cSRussell King @ 67da740472SRussell King @ r2 - pt_regs 683e287becSRussell King @ r4 - aborted context pc 693e287becSRussell King @ r5 - aborted context psr 70ac8b9c1cSRussell King @ 71ac8b9c1cSRussell King @ The abort handler must return the aborted address in r0, and 72ac8b9c1cSRussell King @ the fault status register in r1. r9 must be preserved. 73ac8b9c1cSRussell King @ 74ac8b9c1cSRussell King#ifdef MULTI_DABORT 750402beceSRussell King ldr ip, .LCprocfns 76ac8b9c1cSRussell King mov lr, pc 770402beceSRussell King ldr pc, [ip, #PROCESSOR_DABT_FUNC] 78ac8b9c1cSRussell King#else 79ac8b9c1cSRussell King bl CPU_DABORT_HANDLER 80ac8b9c1cSRussell King#endif 81ac8b9c1cSRussell King .endm 82ac8b9c1cSRussell King 83c6089061SRussell King .section .entry.text,"ax",%progbits 84785d3cd2SNicolas Pitre 85187a51adSRussell King/* 861da177e4SLinus Torvalds * Invalid mode handlers 871da177e4SLinus Torvalds */ 88ccea7a19SRussell King .macro inv_entry, reason 895745eef6SRussell King sub sp, sp, #PT_REGS_SIZE 90b86040a5SCatalin Marinas ARM( stmib sp, {r1 - lr} ) 91b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 92b86040a5SCatalin Marinas THUMB( str sp, [sp, #S_SP] ) 93b86040a5SCatalin Marinas THUMB( str lr, [sp, #S_LR] ) 941da177e4SLinus Torvalds mov r1, #\reason 951da177e4SLinus Torvalds .endm 961da177e4SLinus Torvalds 971da177e4SLinus Torvalds__pabt_invalid: 98ccea7a19SRussell King inv_entry BAD_PREFETCH 99ccea7a19SRussell King b common_invalid 10093ed3970SCatalin MarinasENDPROC(__pabt_invalid) 1011da177e4SLinus Torvalds 1021da177e4SLinus Torvalds__dabt_invalid: 103ccea7a19SRussell King inv_entry BAD_DATA 104ccea7a19SRussell King b common_invalid 10593ed3970SCatalin MarinasENDPROC(__dabt_invalid) 1061da177e4SLinus Torvalds 1071da177e4SLinus Torvalds__irq_invalid: 108ccea7a19SRussell King inv_entry BAD_IRQ 109ccea7a19SRussell King b common_invalid 11093ed3970SCatalin MarinasENDPROC(__irq_invalid) 1111da177e4SLinus Torvalds 1121da177e4SLinus Torvalds__und_invalid: 113ccea7a19SRussell King inv_entry BAD_UNDEFINSTR 1141da177e4SLinus Torvalds 115ccea7a19SRussell King @ 116ccea7a19SRussell King @ XXX fall through to common_invalid 117ccea7a19SRussell King @ 118ccea7a19SRussell King 119ccea7a19SRussell King@ 120ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers) 121ccea7a19SRussell King@ 122ccea7a19SRussell Kingcommon_invalid: 123ccea7a19SRussell King zero_fp 124ccea7a19SRussell King 125ccea7a19SRussell King ldmia r0, {r4 - r6} 126ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 127ccea7a19SRussell King mov r7, #-1 @ "" "" "" "" 128ccea7a19SRussell King str r4, [sp] @ save preserved r0 129ccea7a19SRussell King stmia r0, {r5 - r7} @ lr_<exception>, 130ccea7a19SRussell King @ cpsr_<exception>, "old_r0" 131ccea7a19SRussell King 1321da177e4SLinus Torvalds mov r0, sp 1331da177e4SLinus Torvalds b bad_mode 13493ed3970SCatalin MarinasENDPROC(__und_invalid) 1351da177e4SLinus Torvalds 1361da177e4SLinus Torvalds/* 1371da177e4SLinus Torvalds * SVC mode handlers 1381da177e4SLinus Torvalds */ 1392dede2d8SNicolas Pitre 1402dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 1412dede2d8SNicolas Pitre#define SPFIX(code...) code 1422dede2d8SNicolas Pitre#else 1432dede2d8SNicolas Pitre#define SPFIX(code...) 1442dede2d8SNicolas Pitre#endif 1452dede2d8SNicolas Pitre 1462190fed6SRussell King .macro svc_entry, stack_hole=0, trace=1, uaccess=1 147c4c5716eSCatalin Marinas UNWIND(.fnstart ) 148c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc} ) 149e6a9dc61SRussell King sub sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4) 150b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL 151b86040a5SCatalin Marinas SPFIX( str r0, [sp] ) @ temporarily saved 152b86040a5SCatalin Marinas SPFIX( mov r0, sp ) 153b86040a5SCatalin Marinas SPFIX( tst r0, #4 ) @ test original stack alignment 154b86040a5SCatalin Marinas SPFIX( ldr r0, [sp] ) @ restored 155b86040a5SCatalin Marinas#else 1562dede2d8SNicolas Pitre SPFIX( tst sp, #4 ) 157b86040a5SCatalin Marinas#endif 158b86040a5SCatalin Marinas SPFIX( subeq sp, sp, #4 ) 159b86040a5SCatalin Marinas stmia sp, {r1 - r12} 160ccea7a19SRussell King 161b059bdc3SRussell King ldmia r0, {r3 - r5} 162b059bdc3SRussell King add r7, sp, #S_SP - 4 @ here for interlock avoidance 163b059bdc3SRussell King mov r6, #-1 @ "" "" "" "" 164e6a9dc61SRussell King add r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4) 165b059bdc3SRussell King SPFIX( addeq r2, r2, #4 ) 166b059bdc3SRussell King str r3, [sp, #-4]! @ save the "real" r0 copied 167ccea7a19SRussell King @ from the exception stack 168ccea7a19SRussell King 169b059bdc3SRussell King mov r3, lr 1701da177e4SLinus Torvalds 1711da177e4SLinus Torvalds @ 1721da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 1731da177e4SLinus Torvalds @ 174b059bdc3SRussell King @ r2 - sp_svc 175b059bdc3SRussell King @ r3 - lr_svc 176b059bdc3SRussell King @ r4 - lr_<exception>, already fixed up for correct return/restart 177b059bdc3SRussell King @ r5 - spsr_<exception> 178b059bdc3SRussell King @ r6 - orig_r0 (see pt_regs definition in ptrace.h) 1791da177e4SLinus Torvalds @ 180b059bdc3SRussell King stmia r7, {r2 - r6} 181f2741b78SRussell King 182e6978e4bSRussell King get_thread_info tsk 183*747ffc2fSRussell King uaccess_entry tsk, r0, r1, r2, \uaccess 1842190fed6SRussell King 185c0e7f7eeSDaniel Thompson .if \trace 186f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 187f2741b78SRussell King bl trace_hardirqs_off 188f2741b78SRussell King#endif 189c0e7f7eeSDaniel Thompson .endif 1901da177e4SLinus Torvalds .endm 1911da177e4SLinus Torvalds 1921da177e4SLinus Torvalds .align 5 1931da177e4SLinus Torvalds__dabt_svc: 1942190fed6SRussell King svc_entry uaccess=0 1951da177e4SLinus Torvalds mov r2, sp 196da740472SRussell King dabt_helper 197e16b31bfSMarc Zyngier THUMB( ldr r5, [sp, #S_PSR] ) @ potentially updated CPSR 198b059bdc3SRussell King svc_exit r5 @ return from exception 199c4c5716eSCatalin Marinas UNWIND(.fnend ) 20093ed3970SCatalin MarinasENDPROC(__dabt_svc) 2011da177e4SLinus Torvalds 2021da177e4SLinus Torvalds .align 5 2031da177e4SLinus Torvalds__irq_svc: 204ccea7a19SRussell King svc_entry 2051613cc11SRussell King irq_handler 2061613cc11SRussell King 207e7289c6dSThomas Gleixner#ifdef CONFIG_PREEMPTION 208706fdd9fSRussell King ldr r8, [tsk, #TI_PREEMPT] @ get preempt count 209706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get flags 21028fab1a2SRussell King teq r8, #0 @ if preempt count != 0 21128fab1a2SRussell King movne r0, #0 @ force flags to 0 2121da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2131da177e4SLinus Torvalds blne svc_preempt 2141da177e4SLinus Torvalds#endif 21530891c90SRussell King 2169b56febeSRussell King svc_exit r5, irq = 1 @ return from exception 217c4c5716eSCatalin Marinas UNWIND(.fnend ) 21893ed3970SCatalin MarinasENDPROC(__irq_svc) 2191da177e4SLinus Torvalds 2201da177e4SLinus Torvalds .ltorg 2211da177e4SLinus Torvalds 222e7289c6dSThomas Gleixner#ifdef CONFIG_PREEMPTION 2231da177e4SLinus Torvaldssvc_preempt: 22428fab1a2SRussell King mov r8, lr 2251da177e4SLinus Torvalds1: bl preempt_schedule_irq @ irq en/disable is done inside 226706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS 2271da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2286ebbf2ceSRussell King reteq r8 @ go again 2291da177e4SLinus Torvalds b 1b 2301da177e4SLinus Torvalds#endif 2311da177e4SLinus Torvalds 23215ac49b6SRussell King__und_fault: 23315ac49b6SRussell King @ Correct the PC such that it is pointing at the instruction 23415ac49b6SRussell King @ which caused the fault. If the faulting instruction was ARM 23515ac49b6SRussell King @ the PC will be pointing at the next instruction, and have to 23615ac49b6SRussell King @ subtract 4. Otherwise, it is Thumb, and the PC will be 23715ac49b6SRussell King @ pointing at the second half of the Thumb instruction. We 23815ac49b6SRussell King @ have to subtract 2. 23915ac49b6SRussell King ldr r2, [r0, #S_PC] 24015ac49b6SRussell King sub r2, r2, r1 24115ac49b6SRussell King str r2, [r0, #S_PC] 24215ac49b6SRussell King b do_undefinstr 24315ac49b6SRussell KingENDPROC(__und_fault) 24415ac49b6SRussell King 2451da177e4SLinus Torvalds .align 5 2461da177e4SLinus Torvalds__und_svc: 247d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES 248d30a0c8bSNicolas Pitre @ If a kprobe is about to simulate a "stmdb sp..." instruction, 249d30a0c8bSNicolas Pitre @ it obviously needs free stack space which then will belong to 250d30a0c8bSNicolas Pitre @ the saved context. 251a0266c21SWang Nan svc_entry MAX_STACK_SIZE 252d30a0c8bSNicolas Pitre#else 253ccea7a19SRussell King svc_entry 254d30a0c8bSNicolas Pitre#endif 2551da177e4SLinus Torvalds @ 2561da177e4SLinus Torvalds @ call emulation code, which returns using r9 if it has emulated 2571da177e4SLinus Torvalds @ the instruction, or the more conventional lr if we are to treat 2581da177e4SLinus Torvalds @ this as a real undefined instruction 2591da177e4SLinus Torvalds @ 2601da177e4SLinus Torvalds @ r0 - instruction 2611da177e4SLinus Torvalds @ 26283e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL 263b059bdc3SRussell King ldr r0, [r4, #-4] 26483e686eaSCatalin Marinas#else 26515ac49b6SRussell King mov r1, #2 266b059bdc3SRussell King ldrh r0, [r4, #-2] @ Thumb instruction at LR - 2 26785519189SDave Martin cmp r0, #0xe800 @ 32-bit instruction if xx >= 0 26815ac49b6SRussell King blo __und_svc_fault 26915ac49b6SRussell King ldrh r9, [r4] @ bottom 16 bits 27015ac49b6SRussell King add r4, r4, #2 27115ac49b6SRussell King str r4, [sp, #S_PC] 27215ac49b6SRussell King orr r0, r9, r0, lsl #16 27383e686eaSCatalin Marinas#endif 27414327c66SRussell King badr r9, __und_svc_finish 275b059bdc3SRussell King mov r2, r4 2761da177e4SLinus Torvalds bl call_fpe 2771da177e4SLinus Torvalds 27815ac49b6SRussell King mov r1, #4 @ PC correction to apply 27915ac49b6SRussell King__und_svc_fault: 2801da177e4SLinus Torvalds mov r0, sp @ struct pt_regs *regs 28115ac49b6SRussell King bl __und_fault 2821da177e4SLinus Torvalds 28315ac49b6SRussell King__und_svc_finish: 28487eed3c7SRussell King get_thread_info tsk 285b059bdc3SRussell King ldr r5, [sp, #S_PSR] @ Get SVC cpsr 286b059bdc3SRussell King svc_exit r5 @ return from exception 287c4c5716eSCatalin Marinas UNWIND(.fnend ) 28893ed3970SCatalin MarinasENDPROC(__und_svc) 2891da177e4SLinus Torvalds 2901da177e4SLinus Torvalds .align 5 2911da177e4SLinus Torvalds__pabt_svc: 292ccea7a19SRussell King svc_entry 2934fb28474SKirill A. Shutemov mov r2, sp @ regs 2948dfe7ac9SRussell King pabt_helper 295b059bdc3SRussell King svc_exit r5 @ return from exception 296c4c5716eSCatalin Marinas UNWIND(.fnend ) 29793ed3970SCatalin MarinasENDPROC(__pabt_svc) 2981da177e4SLinus Torvalds 2991da177e4SLinus Torvalds .align 5 300c0e7f7eeSDaniel Thompson__fiq_svc: 301c0e7f7eeSDaniel Thompson svc_entry trace=0 302c0e7f7eeSDaniel Thompson mov r0, sp @ struct pt_regs *regs 303c0e7f7eeSDaniel Thompson bl handle_fiq_as_nmi 304c0e7f7eeSDaniel Thompson svc_exit_via_fiq 305c0e7f7eeSDaniel Thompson UNWIND(.fnend ) 306c0e7f7eeSDaniel ThompsonENDPROC(__fiq_svc) 307c0e7f7eeSDaniel Thompson 308c0e7f7eeSDaniel Thompson .align 5 30949f680eaSRussell King.LCcralign: 31049f680eaSRussell King .word cr_alignment 31148d7927bSPaul Brook#ifdef MULTI_DABORT 3121da177e4SLinus Torvalds.LCprocfns: 3131da177e4SLinus Torvalds .word processor 3141da177e4SLinus Torvalds#endif 3151da177e4SLinus Torvalds.LCfp: 3161da177e4SLinus Torvalds .word fp_enter 3171da177e4SLinus Torvalds 3181da177e4SLinus Torvalds/* 319c0e7f7eeSDaniel Thompson * Abort mode handlers 320c0e7f7eeSDaniel Thompson */ 321c0e7f7eeSDaniel Thompson 322c0e7f7eeSDaniel Thompson@ 323c0e7f7eeSDaniel Thompson@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode 324c0e7f7eeSDaniel Thompson@ and reuses the same macros. However in abort mode we must also 325c0e7f7eeSDaniel Thompson@ save/restore lr_abt and spsr_abt to make nested aborts safe. 326c0e7f7eeSDaniel Thompson@ 327c0e7f7eeSDaniel Thompson .align 5 328c0e7f7eeSDaniel Thompson__fiq_abt: 329c0e7f7eeSDaniel Thompson svc_entry trace=0 330c0e7f7eeSDaniel Thompson 331c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 332c0e7f7eeSDaniel Thompson THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 333c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 334c0e7f7eeSDaniel Thompson mov r1, lr @ Save lr_abt 335c0e7f7eeSDaniel Thompson mrs r2, spsr @ Save spsr_abt, abort is now safe 336c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 337c0e7f7eeSDaniel Thompson THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 338c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 339c0e7f7eeSDaniel Thompson stmfd sp!, {r1 - r2} 340c0e7f7eeSDaniel Thompson 341c0e7f7eeSDaniel Thompson add r0, sp, #8 @ struct pt_regs *regs 342c0e7f7eeSDaniel Thompson bl handle_fiq_as_nmi 343c0e7f7eeSDaniel Thompson 344c0e7f7eeSDaniel Thompson ldmfd sp!, {r1 - r2} 345c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 346c0e7f7eeSDaniel Thompson THUMB( mov r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT ) 347c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 348c0e7f7eeSDaniel Thompson mov lr, r1 @ Restore lr_abt, abort is unsafe 349c0e7f7eeSDaniel Thompson msr spsr_cxsf, r2 @ Restore spsr_abt 350c0e7f7eeSDaniel Thompson ARM( msr cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 351c0e7f7eeSDaniel Thompson THUMB( mov r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT ) 352c0e7f7eeSDaniel Thompson THUMB( msr cpsr_c, r0 ) 353c0e7f7eeSDaniel Thompson 354c0e7f7eeSDaniel Thompson svc_exit_via_fiq 355c0e7f7eeSDaniel Thompson UNWIND(.fnend ) 356c0e7f7eeSDaniel ThompsonENDPROC(__fiq_abt) 357c0e7f7eeSDaniel Thompson 358c0e7f7eeSDaniel Thompson/* 3591da177e4SLinus Torvalds * User mode handlers 3602dede2d8SNicolas Pitre * 3615745eef6SRussell King * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE 3621da177e4SLinus Torvalds */ 3632dede2d8SNicolas Pitre 3645745eef6SRussell King#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7) 3652dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8" 3662dede2d8SNicolas Pitre#endif 3672dede2d8SNicolas Pitre 3682190fed6SRussell King .macro usr_entry, trace=1, uaccess=1 369c4c5716eSCatalin Marinas UNWIND(.fnstart ) 370c4c5716eSCatalin Marinas UNWIND(.cantunwind ) @ don't unwind the user space 3715745eef6SRussell King sub sp, sp, #PT_REGS_SIZE 372b86040a5SCatalin Marinas ARM( stmib sp, {r1 - r12} ) 373b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 374ccea7a19SRussell King 375195b58adSRussell King ATRAP( mrc p15, 0, r7, c1, c0, 0) 376195b58adSRussell King ATRAP( ldr r8, .LCcralign) 377195b58adSRussell King 378b059bdc3SRussell King ldmia r0, {r3 - r5} 379ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 380b059bdc3SRussell King mov r6, #-1 @ "" "" "" "" 381ccea7a19SRussell King 382b059bdc3SRussell King str r3, [sp] @ save the "real" r0 copied 383ccea7a19SRussell King @ from the exception stack 3841da177e4SLinus Torvalds 385195b58adSRussell King ATRAP( ldr r8, [r8, #0]) 386195b58adSRussell King 3871da177e4SLinus Torvalds @ 3881da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 3891da177e4SLinus Torvalds @ 390b059bdc3SRussell King @ r4 - lr_<exception>, already fixed up for correct return/restart 391b059bdc3SRussell King @ r5 - spsr_<exception> 392b059bdc3SRussell King @ r6 - orig_r0 (see pt_regs definition in ptrace.h) 3931da177e4SLinus Torvalds @ 3941da177e4SLinus Torvalds @ Also, separately save sp_usr and lr_usr 3951da177e4SLinus Torvalds @ 396b059bdc3SRussell King stmia r0, {r4 - r6} 397b86040a5SCatalin Marinas ARM( stmdb r0, {sp, lr}^ ) 398b86040a5SCatalin Marinas THUMB( store_user_sp_lr r0, r1, S_SP - S_PC ) 3991da177e4SLinus Torvalds 4002190fed6SRussell King .if \uaccess 4012190fed6SRussell King uaccess_disable ip 4022190fed6SRussell King .endif 4032190fed6SRussell King 4041da177e4SLinus Torvalds @ Enable the alignment trap while in kernel mode 405195b58adSRussell King ATRAP( teq r8, r7) 406195b58adSRussell King ATRAP( mcrne p15, 0, r8, c1, c0, 0) 4071da177e4SLinus Torvalds 4081da177e4SLinus Torvalds @ 4091da177e4SLinus Torvalds @ Clear FP to mark the first stack frame 4101da177e4SLinus Torvalds @ 4111da177e4SLinus Torvalds zero_fp 412f2741b78SRussell King 413c0e7f7eeSDaniel Thompson .if \trace 41411b8b25cSRussell King#ifdef CONFIG_TRACE_IRQFLAGS 415f2741b78SRussell King bl trace_hardirqs_off 416f2741b78SRussell King#endif 417b0088480SKevin Hilman ct_user_exit save = 0 418c0e7f7eeSDaniel Thompson .endif 4191da177e4SLinus Torvalds .endm 4201da177e4SLinus Torvalds 421b49c0f24SNicolas Pitre .macro kuser_cmpxchg_check 422db695c05SRussell King#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS) 423b49c0f24SNicolas Pitre#ifndef CONFIG_MMU 424b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing" 425b49c0f24SNicolas Pitre#else 426b49c0f24SNicolas Pitre @ Make sure our user space atomic helper is restarted 427b49c0f24SNicolas Pitre @ if it was interrupted in a critical region. Here we 428b49c0f24SNicolas Pitre @ perform a quick test inline since it should be false 429b49c0f24SNicolas Pitre @ 99.9999% of the time. The rest is done out of line. 430b059bdc3SRussell King cmp r4, #TASK_SIZE 43140fb79c8SNicolas Pitre blhs kuser_cmpxchg64_fixup 432b49c0f24SNicolas Pitre#endif 433b49c0f24SNicolas Pitre#endif 434b49c0f24SNicolas Pitre .endm 435b49c0f24SNicolas Pitre 4361da177e4SLinus Torvalds .align 5 4371da177e4SLinus Torvalds__dabt_usr: 4382190fed6SRussell King usr_entry uaccess=0 439b49c0f24SNicolas Pitre kuser_cmpxchg_check 4401da177e4SLinus Torvalds mov r2, sp 441da740472SRussell King dabt_helper 442da740472SRussell King b ret_from_exception 443c4c5716eSCatalin Marinas UNWIND(.fnend ) 44493ed3970SCatalin MarinasENDPROC(__dabt_usr) 4451da177e4SLinus Torvalds 4461da177e4SLinus Torvalds .align 5 4471da177e4SLinus Torvalds__irq_usr: 448ccea7a19SRussell King usr_entry 449bc089602SRussell King kuser_cmpxchg_check 450187a51adSRussell King irq_handler 4511613cc11SRussell King get_thread_info tsk 4521da177e4SLinus Torvalds mov why, #0 4539fc2552aSMing Lei b ret_to_user_from_irq 454c4c5716eSCatalin Marinas UNWIND(.fnend ) 45593ed3970SCatalin MarinasENDPROC(__irq_usr) 4561da177e4SLinus Torvalds 4571da177e4SLinus Torvalds .ltorg 4581da177e4SLinus Torvalds 4591da177e4SLinus Torvalds .align 5 4601da177e4SLinus Torvalds__und_usr: 4612190fed6SRussell King usr_entry uaccess=0 462bc089602SRussell King 463b059bdc3SRussell King mov r2, r4 464b059bdc3SRussell King mov r3, r5 4651da177e4SLinus Torvalds 46615ac49b6SRussell King @ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the 46715ac49b6SRussell King @ faulting instruction depending on Thumb mode. 46815ac49b6SRussell King @ r3 = regs->ARM_cpsr 4691da177e4SLinus Torvalds @ 47015ac49b6SRussell King @ The emulation code returns using r9 if it has emulated the 47115ac49b6SRussell King @ instruction, or the more conventional lr if we are to treat 47215ac49b6SRussell King @ this as a real undefined instruction 4731da177e4SLinus Torvalds @ 47414327c66SRussell King badr r9, ret_from_exception 47515ac49b6SRussell King 4761417a6b8SCatalin Marinas @ IRQs must be enabled before attempting to read the instruction from 4771417a6b8SCatalin Marinas @ user space since that could cause a page/translation fault if the 4781417a6b8SCatalin Marinas @ page table was modified by another CPU. 4791417a6b8SCatalin Marinas enable_irq 4801417a6b8SCatalin Marinas 481cb170a45SPaul Brook tst r3, #PSR_T_BIT @ Thumb mode? 48215ac49b6SRussell King bne __und_usr_thumb 48315ac49b6SRussell King sub r4, r2, #4 @ ARM instr at LR - 4 48415ac49b6SRussell King1: ldrt r0, [r4] 485457c2403SBen Dooks ARM_BE8(rev r0, r0) @ little endian instruction 486457c2403SBen Dooks 4872190fed6SRussell King uaccess_disable ip 4882190fed6SRussell King 48915ac49b6SRussell King @ r0 = 32-bit ARM instruction which caused the exception 49015ac49b6SRussell King @ r2 = PC value for the following instruction (:= regs->ARM_pc) 49115ac49b6SRussell King @ r4 = PC value for the faulting instruction 49215ac49b6SRussell King @ lr = 32-bit undefined instruction function 49314327c66SRussell King badr lr, __und_usr_fault_32 49415ac49b6SRussell King b call_fpe 49515ac49b6SRussell King 49615ac49b6SRussell King__und_usr_thumb: 497cb170a45SPaul Brook @ Thumb instruction 49815ac49b6SRussell King sub r4, r2, #2 @ First half of thumb instr at LR - 2 499ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 500ef4c5368SDave Martin/* 501ef4c5368SDave Martin * Thumb-2 instruction handling. Note that because pre-v6 and >= v6 platforms 502ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at 503ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6. This allows simplifying assumptions to be 504ef4c5368SDave Martin * made about .arch directives. 505ef4c5368SDave Martin */ 506ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7 507ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */ 508ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE 509ef4c5368SDave Martin ldr r5, .LCcpu_architecture 510ef4c5368SDave Martin ldr r5, [r5] 511ef4c5368SDave Martin cmp r5, #CPU_ARCH_ARMv7 51215ac49b6SRussell King blo __und_usr_fault_16 @ 16bit undefined instruction 513ef4c5368SDave Martin/* 514ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so 515ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless. Temporarily 516ef4c5368SDave Martin * override the assembler target arch with the minimum required instead: 517ef4c5368SDave Martin */ 518ef4c5368SDave Martin .arch armv6t2 519ef4c5368SDave Martin#endif 52015ac49b6SRussell King2: ldrht r5, [r4] 521f8fe23ecSVictor KamenskyARM_BE8(rev16 r5, r5) @ little endian instruction 52285519189SDave Martin cmp r5, #0xe800 @ 32bit instruction if xx != 0 5232190fed6SRussell King blo __und_usr_fault_16_pan @ 16bit undefined instruction 52415ac49b6SRussell King3: ldrht r0, [r2] 525f8fe23ecSVictor KamenskyARM_BE8(rev16 r0, r0) @ little endian instruction 5262190fed6SRussell King uaccess_disable ip 527cb170a45SPaul Brook add r2, r2, #2 @ r2 is PC + 2, make it PC + 4 52815ac49b6SRussell King str r2, [sp, #S_PC] @ it's a 2x16bit instr, update 529cb170a45SPaul Brook orr r0, r0, r5, lsl #16 53014327c66SRussell King badr lr, __und_usr_fault_32 53115ac49b6SRussell King @ r0 = the two 16-bit Thumb instructions which caused the exception 53215ac49b6SRussell King @ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc) 53315ac49b6SRussell King @ r4 = PC value for the first 16-bit Thumb instruction 53415ac49b6SRussell King @ lr = 32bit undefined instruction function 535ef4c5368SDave Martin 536ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7 537ef4c5368SDave Martin/* If the target arch was overridden, change it back: */ 538ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K 539ef4c5368SDave Martin .arch armv6k 540cb170a45SPaul Brook#else 541ef4c5368SDave Martin .arch armv6 542ef4c5368SDave Martin#endif 543ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */ 544ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */ 54515ac49b6SRussell King b __und_usr_fault_16 546cb170a45SPaul Brook#endif 547c4c5716eSCatalin Marinas UNWIND(.fnend) 54893ed3970SCatalin MarinasENDPROC(__und_usr) 549cb170a45SPaul Brook 5501da177e4SLinus Torvalds/* 55115ac49b6SRussell King * The out of line fixup for the ldrt instructions above. 5521da177e4SLinus Torvalds */ 553c4a84ae3SArd Biesheuvel .pushsection .text.fixup, "ax" 554667d1b48SWill Deacon .align 2 5553780f7abSArun K S4: str r4, [sp, #S_PC] @ retry current instruction 5566ebbf2ceSRussell King ret r9 5574260415fSRussell King .popsection 5584260415fSRussell King .pushsection __ex_table,"a" 559cb170a45SPaul Brook .long 1b, 4b 560c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7 561cb170a45SPaul Brook .long 2b, 4b 562cb170a45SPaul Brook .long 3b, 4b 563cb170a45SPaul Brook#endif 5644260415fSRussell King .popsection 5651da177e4SLinus Torvalds 5661da177e4SLinus Torvalds/* 5671da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction. 5681da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler. 5691da177e4SLinus Torvalds * 5701da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor 5711da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well 5721da177e4SLinus Torvalds * defined. The only instructions that should fault are the 5731da177e4SLinus Torvalds * co-processor instructions. However, we have to watch out 5741da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug. 5751da177e4SLinus Torvalds * 576b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all 577b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have 578b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's 579b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs 580b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the 581b5872db4SCatalin Marinas * NEON handler code. 582b5872db4SCatalin Marinas * 5831da177e4SLinus Torvalds * Emulators may wish to make use of the following registers: 58415ac49b6SRussell King * r0 = instruction opcode (32-bit ARM or two 16-bit Thumb) 58515ac49b6SRussell King * r2 = PC value to resume execution after successful emulation 586db6ccbb6SRussell King * r9 = normal "successful" return address 58715ac49b6SRussell King * r10 = this threads thread_info structure 588db6ccbb6SRussell King * lr = unrecognised instruction return address 5891417a6b8SCatalin Marinas * IRQs enabled, FIQs enabled. 5901da177e4SLinus Torvalds */ 591cb170a45SPaul Brook @ 592cb170a45SPaul Brook @ Fall-through from Thumb-2 __und_usr 593cb170a45SPaul Brook @ 594cb170a45SPaul Brook#ifdef CONFIG_NEON 595d3f79584SRussell King get_thread_info r10 @ get current thread 596cb170a45SPaul Brook adr r6, .LCneon_thumb_opcodes 597cb170a45SPaul Brook b 2f 598cb170a45SPaul Brook#endif 5991da177e4SLinus Torvaldscall_fpe: 600d3f79584SRussell King get_thread_info r10 @ get current thread 601b5872db4SCatalin Marinas#ifdef CONFIG_NEON 602cb170a45SPaul Brook adr r6, .LCneon_arm_opcodes 603d3f79584SRussell King2: ldr r5, [r6], #4 @ mask value 604b5872db4SCatalin Marinas ldr r7, [r6], #4 @ opcode bits matching in mask 605d3f79584SRussell King cmp r5, #0 @ end mask? 606d3f79584SRussell King beq 1f 607d3f79584SRussell King and r8, r0, r5 608b5872db4SCatalin Marinas cmp r8, r7 @ NEON instruction? 609b5872db4SCatalin Marinas bne 2b 610b5872db4SCatalin Marinas mov r7, #1 611b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used 612b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used 613b5872db4SCatalin Marinas b do_vfp @ let VFP handler handle this 614b5872db4SCatalin Marinas1: 615b5872db4SCatalin Marinas#endif 6161da177e4SLinus Torvalds tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 617cb170a45SPaul Brook tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2 6186ebbf2ceSRussell King reteq lr 6191da177e4SLinus Torvalds and r8, r0, #0x00000f00 @ mask out CP number 620b86040a5SCatalin Marinas THUMB( lsr r8, r8, #8 ) 6211da177e4SLinus Torvalds mov r7, #1 6221da177e4SLinus Torvalds add r6, r10, #TI_USED_CP 623b86040a5SCatalin Marinas ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[] 624b86040a5SCatalin Marinas THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[] 6251da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT 6261da177e4SLinus Torvalds @ Test if we need to give access to iWMMXt coprocessors 6271da177e4SLinus Torvalds ldr r5, [r10, #TI_FLAGS] 6281da177e4SLinus Torvalds rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only 629e44fc388SStefan Agner movscs r7, r5, lsr #(TIF_USING_IWMMXT + 1) 6301da177e4SLinus Torvalds bcs iwmmxt_task_enable 6311da177e4SLinus Torvalds#endif 632b86040a5SCatalin Marinas ARM( add pc, pc, r8, lsr #6 ) 633b86040a5SCatalin Marinas THUMB( lsl r8, r8, #2 ) 634b86040a5SCatalin Marinas THUMB( add pc, r8 ) 635b86040a5SCatalin Marinas nop 6361da177e4SLinus Torvalds 6376ebbf2ceSRussell King ret.w lr @ CP#0 638b86040a5SCatalin Marinas W(b) do_fpe @ CP#1 (FPE) 639b86040a5SCatalin Marinas W(b) do_fpe @ CP#2 (FPE) 6406ebbf2ceSRussell King ret.w lr @ CP#3 641c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH 642c17fad11SLennert Buytenhek b crunch_task_enable @ CP#4 (MaverickCrunch) 643c17fad11SLennert Buytenhek b crunch_task_enable @ CP#5 (MaverickCrunch) 644c17fad11SLennert Buytenhek b crunch_task_enable @ CP#6 (MaverickCrunch) 645c17fad11SLennert Buytenhek#else 6466ebbf2ceSRussell King ret.w lr @ CP#4 6476ebbf2ceSRussell King ret.w lr @ CP#5 6486ebbf2ceSRussell King ret.w lr @ CP#6 649c17fad11SLennert Buytenhek#endif 6506ebbf2ceSRussell King ret.w lr @ CP#7 6516ebbf2ceSRussell King ret.w lr @ CP#8 6526ebbf2ceSRussell King ret.w lr @ CP#9 6531da177e4SLinus Torvalds#ifdef CONFIG_VFP 654b86040a5SCatalin Marinas W(b) do_vfp @ CP#10 (VFP) 655b86040a5SCatalin Marinas W(b) do_vfp @ CP#11 (VFP) 6561da177e4SLinus Torvalds#else 6576ebbf2ceSRussell King ret.w lr @ CP#10 (VFP) 6586ebbf2ceSRussell King ret.w lr @ CP#11 (VFP) 6591da177e4SLinus Torvalds#endif 6606ebbf2ceSRussell King ret.w lr @ CP#12 6616ebbf2ceSRussell King ret.w lr @ CP#13 6626ebbf2ceSRussell King ret.w lr @ CP#14 (Debug) 6636ebbf2ceSRussell King ret.w lr @ CP#15 (Control) 6641da177e4SLinus Torvalds 665ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE 666ef4c5368SDave Martin .align 2 667ef4c5368SDave Martin.LCcpu_architecture: 668ef4c5368SDave Martin .word __cpu_architecture 669ef4c5368SDave Martin#endif 670ef4c5368SDave Martin 671b5872db4SCatalin Marinas#ifdef CONFIG_NEON 672b5872db4SCatalin Marinas .align 6 673b5872db4SCatalin Marinas 674cb170a45SPaul Brook.LCneon_arm_opcodes: 675b5872db4SCatalin Marinas .word 0xfe000000 @ mask 676b5872db4SCatalin Marinas .word 0xf2000000 @ opcode 677b5872db4SCatalin Marinas 678b5872db4SCatalin Marinas .word 0xff100000 @ mask 679b5872db4SCatalin Marinas .word 0xf4000000 @ opcode 680b5872db4SCatalin Marinas 681b5872db4SCatalin Marinas .word 0x00000000 @ mask 682b5872db4SCatalin Marinas .word 0x00000000 @ opcode 683cb170a45SPaul Brook 684cb170a45SPaul Brook.LCneon_thumb_opcodes: 685cb170a45SPaul Brook .word 0xef000000 @ mask 686cb170a45SPaul Brook .word 0xef000000 @ opcode 687cb170a45SPaul Brook 688cb170a45SPaul Brook .word 0xff100000 @ mask 689cb170a45SPaul Brook .word 0xf9000000 @ opcode 690cb170a45SPaul Brook 691cb170a45SPaul Brook .word 0x00000000 @ mask 692cb170a45SPaul Brook .word 0x00000000 @ opcode 693b5872db4SCatalin Marinas#endif 694b5872db4SCatalin Marinas 6951da177e4SLinus Torvaldsdo_fpe: 6961da177e4SLinus Torvalds ldr r4, .LCfp 6971da177e4SLinus Torvalds add r10, r10, #TI_FPSTATE @ r10 = workspace 6981da177e4SLinus Torvalds ldr pc, [r4] @ Call FP module USR entry point 6991da177e4SLinus Torvalds 7001da177e4SLinus Torvalds/* 7011da177e4SLinus Torvalds * The FP module is called with these registers set: 7021da177e4SLinus Torvalds * r0 = instruction 7031da177e4SLinus Torvalds * r2 = PC+4 7041da177e4SLinus Torvalds * r9 = normal "successful" return address 7051da177e4SLinus Torvalds * r10 = FP workspace 7061da177e4SLinus Torvalds * lr = unrecognised FP instruction return address 7071da177e4SLinus Torvalds */ 7081da177e4SLinus Torvalds 709124efc27SSantosh Shilimkar .pushsection .data 7101abd3502SRussell King .align 2 7111da177e4SLinus TorvaldsENTRY(fp_enter) 712db6ccbb6SRussell King .word no_fp 713124efc27SSantosh Shilimkar .popsection 7141da177e4SLinus Torvalds 71583e686eaSCatalin MarinasENTRY(no_fp) 7166ebbf2ceSRussell King ret lr 71783e686eaSCatalin MarinasENDPROC(no_fp) 718db6ccbb6SRussell King 71915ac49b6SRussell King__und_usr_fault_32: 72015ac49b6SRussell King mov r1, #4 72115ac49b6SRussell King b 1f 7222190fed6SRussell King__und_usr_fault_16_pan: 7232190fed6SRussell King uaccess_disable ip 72415ac49b6SRussell King__und_usr_fault_16: 72515ac49b6SRussell King mov r1, #2 7261417a6b8SCatalin Marinas1: mov r0, sp 72714327c66SRussell King badr lr, ret_from_exception 72815ac49b6SRussell King b __und_fault 72915ac49b6SRussell KingENDPROC(__und_usr_fault_32) 73015ac49b6SRussell KingENDPROC(__und_usr_fault_16) 7311da177e4SLinus Torvalds 7321da177e4SLinus Torvalds .align 5 7331da177e4SLinus Torvalds__pabt_usr: 734ccea7a19SRussell King usr_entry 7354fb28474SKirill A. Shutemov mov r2, sp @ regs 7368dfe7ac9SRussell King pabt_helper 737c4c5716eSCatalin Marinas UNWIND(.fnend ) 7381da177e4SLinus Torvalds /* fall through */ 7391da177e4SLinus Torvalds/* 7401da177e4SLinus Torvalds * This is the return code to user mode for abort handlers 7411da177e4SLinus Torvalds */ 7421da177e4SLinus TorvaldsENTRY(ret_from_exception) 743c4c5716eSCatalin Marinas UNWIND(.fnstart ) 744c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 7451da177e4SLinus Torvalds get_thread_info tsk 7461da177e4SLinus Torvalds mov why, #0 7471da177e4SLinus Torvalds b ret_to_user 748c4c5716eSCatalin Marinas UNWIND(.fnend ) 74993ed3970SCatalin MarinasENDPROC(__pabt_usr) 75093ed3970SCatalin MarinasENDPROC(ret_from_exception) 7511da177e4SLinus Torvalds 752c0e7f7eeSDaniel Thompson .align 5 753c0e7f7eeSDaniel Thompson__fiq_usr: 754c0e7f7eeSDaniel Thompson usr_entry trace=0 755c0e7f7eeSDaniel Thompson kuser_cmpxchg_check 756c0e7f7eeSDaniel Thompson mov r0, sp @ struct pt_regs *regs 757c0e7f7eeSDaniel Thompson bl handle_fiq_as_nmi 758c0e7f7eeSDaniel Thompson get_thread_info tsk 759c0e7f7eeSDaniel Thompson restore_user_regs fast = 0, offset = 0 760c0e7f7eeSDaniel Thompson UNWIND(.fnend ) 761c0e7f7eeSDaniel ThompsonENDPROC(__fiq_usr) 762c0e7f7eeSDaniel Thompson 7631da177e4SLinus Torvalds/* 7641da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors 7651da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info 7661da177e4SLinus Torvalds * previous and next are guaranteed not to be the same. 7671da177e4SLinus Torvalds */ 7681da177e4SLinus TorvaldsENTRY(__switch_to) 769c4c5716eSCatalin Marinas UNWIND(.fnstart ) 770c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 7711da177e4SLinus Torvalds add ip, r1, #TI_CPU_SAVE 772b86040a5SCatalin Marinas ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack 773b86040a5SCatalin Marinas THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack 774b86040a5SCatalin Marinas THUMB( str sp, [ip], #4 ) 775b86040a5SCatalin Marinas THUMB( str lr, [ip], #4 ) 776a4780adeSAndré Hentschel ldr r4, [r2, #TI_TP_VALUE] 777a4780adeSAndré Hentschel ldr r5, [r2, #TI_TP_VALUE + 4] 778247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 7791eef5d2fSRussell King mrc p15, 0, r6, c3, c0, 0 @ Get domain register 7801eef5d2fSRussell King str r6, [r1, #TI_CPU_DOMAIN] @ Save old domain register 781d6551e88SRussell King ldr r6, [r2, #TI_CPU_DOMAIN] 782afeb90caSHyok S. Choi#endif 783a4780adeSAndré Hentschel switch_tls r1, r4, r5, r3, r7 784050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP) 785df0698beSNicolas Pitre ldr r7, [r2, #TI_TASK] 786df0698beSNicolas Pitre ldr r8, =__stack_chk_guard 787ffa47aa6SArnd Bergmann .if (TSK_STACK_CANARY > IMM12_MASK) 788ffa47aa6SArnd Bergmann add r7, r7, #TSK_STACK_CANARY & ~IMM12_MASK 789ffa47aa6SArnd Bergmann .endif 790ffa47aa6SArnd Bergmann ldr r7, [r7, #TSK_STACK_CANARY & IMM12_MASK] 791df0698beSNicolas Pitre#endif 792247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 7931da177e4SLinus Torvalds mcr p15, 0, r6, c3, c0, 0 @ Set domain register 794afeb90caSHyok S. Choi#endif 795d6551e88SRussell King mov r5, r0 796d6551e88SRussell King add r4, r2, #TI_CPU_SAVE 797d6551e88SRussell King ldr r0, =thread_notify_head 798d6551e88SRussell King mov r1, #THREAD_NOTIFY_SWITCH 799d6551e88SRussell King bl atomic_notifier_call_chain 800050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP) 801df0698beSNicolas Pitre str r7, [r8] 802df0698beSNicolas Pitre#endif 803b86040a5SCatalin Marinas THUMB( mov ip, r4 ) 804d6551e88SRussell King mov r0, r5 805b86040a5SCatalin Marinas ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously 806b86040a5SCatalin Marinas THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously 807b86040a5SCatalin Marinas THUMB( ldr sp, [ip], #4 ) 808b86040a5SCatalin Marinas THUMB( ldr pc, [ip] ) 809c4c5716eSCatalin Marinas UNWIND(.fnend ) 81093ed3970SCatalin MarinasENDPROC(__switch_to) 8111da177e4SLinus Torvalds 8121da177e4SLinus Torvalds __INIT 8132d2669b6SNicolas Pitre 8142d2669b6SNicolas Pitre/* 8152d2669b6SNicolas Pitre * User helpers. 8162d2669b6SNicolas Pitre * 8172d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high 8182d2669b6SNicolas Pitre * vector page. New segments (if ever needed) must be added in front of 8192d2669b6SNicolas Pitre * existing ones. This mechanism should be used only for things that are 8202d2669b6SNicolas Pitre * really small and justified, and not be abused freely. 8212d2669b6SNicolas Pitre * 822dc7a12bdSMauro Carvalho Chehab * See Documentation/arm/kernel_user_helpers.rst for formal definitions. 8232d2669b6SNicolas Pitre */ 824b86040a5SCatalin Marinas THUMB( .arm ) 8252d2669b6SNicolas Pitre 826ba9b5d76SNicolas Pitre .macro usr_ret, reg 827ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB 828ba9b5d76SNicolas Pitre bx \reg 829ba9b5d76SNicolas Pitre#else 8306ebbf2ceSRussell King ret \reg 831ba9b5d76SNicolas Pitre#endif 832ba9b5d76SNicolas Pitre .endm 833ba9b5d76SNicolas Pitre 8345b43e7a3SRussell King .macro kuser_pad, sym, size 8355b43e7a3SRussell King .if (. - \sym) & 3 8365b43e7a3SRussell King .rept 4 - (. - \sym) & 3 8375b43e7a3SRussell King .byte 0 8385b43e7a3SRussell King .endr 8395b43e7a3SRussell King .endif 8405b43e7a3SRussell King .rept (\size - (. - \sym)) / 4 8415b43e7a3SRussell King .word 0xe7fddef1 8425b43e7a3SRussell King .endr 8435b43e7a3SRussell King .endm 8445b43e7a3SRussell King 845f6f91b0dSRussell King#ifdef CONFIG_KUSER_HELPERS 8462d2669b6SNicolas Pitre .align 5 8472d2669b6SNicolas Pitre .globl __kuser_helper_start 8482d2669b6SNicolas Pitre__kuser_helper_start: 8492d2669b6SNicolas Pitre 8502d2669b6SNicolas Pitre/* 85140fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular 85240fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point. 8537c612bfdSNicolas Pitre */ 8547c612bfdSNicolas Pitre 85540fb79c8SNicolas Pitre__kuser_cmpxchg64: @ 0xffff0f60 85640fb79c8SNicolas Pitre 857db695c05SRussell King#if defined(CONFIG_CPU_32v6K) 85840fb79c8SNicolas Pitre 85940fb79c8SNicolas Pitre stmfd sp!, {r4, r5, r6, r7} 86040fb79c8SNicolas Pitre ldrd r4, r5, [r0] @ load old val 86140fb79c8SNicolas Pitre ldrd r6, r7, [r1] @ load new val 86240fb79c8SNicolas Pitre smp_dmb arm 86340fb79c8SNicolas Pitre1: ldrexd r0, r1, [r2] @ load current val 86440fb79c8SNicolas Pitre eors r3, r0, r4 @ compare with oldval (1) 865e44fc388SStefan Agner eorseq r3, r1, r5 @ compare with oldval (2) 86640fb79c8SNicolas Pitre strexdeq r3, r6, r7, [r2] @ store newval if eq 86740fb79c8SNicolas Pitre teqeq r3, #1 @ success? 86840fb79c8SNicolas Pitre beq 1b @ if no then retry 86940fb79c8SNicolas Pitre smp_dmb arm 87040fb79c8SNicolas Pitre rsbs r0, r3, #0 @ set returned val and C flag 87140fb79c8SNicolas Pitre ldmfd sp!, {r4, r5, r6, r7} 8725a97d0aeSWill Deacon usr_ret lr 87340fb79c8SNicolas Pitre 87440fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP) 87540fb79c8SNicolas Pitre 87640fb79c8SNicolas Pitre#ifdef CONFIG_MMU 87740fb79c8SNicolas Pitre 87840fb79c8SNicolas Pitre /* 87940fb79c8SNicolas Pitre * The only thing that can break atomicity in this cmpxchg64 88040fb79c8SNicolas Pitre * implementation is either an IRQ or a data abort exception 88140fb79c8SNicolas Pitre * causing another process/thread to be scheduled in the middle of 88240fb79c8SNicolas Pitre * the critical sequence. The same strategy as for cmpxchg is used. 88340fb79c8SNicolas Pitre */ 88440fb79c8SNicolas Pitre stmfd sp!, {r4, r5, r6, lr} 88540fb79c8SNicolas Pitre ldmia r0, {r4, r5} @ load old val 88640fb79c8SNicolas Pitre ldmia r1, {r6, lr} @ load new val 88740fb79c8SNicolas Pitre1: ldmia r2, {r0, r1} @ load current val 88840fb79c8SNicolas Pitre eors r3, r0, r4 @ compare with oldval (1) 889e44fc388SStefan Agner eorseq r3, r1, r5 @ compare with oldval (2) 890e44fc388SStefan Agner2: stmiaeq r2, {r6, lr} @ store newval if eq 89140fb79c8SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 89240fb79c8SNicolas Pitre ldmfd sp!, {r4, r5, r6, pc} 89340fb79c8SNicolas Pitre 89440fb79c8SNicolas Pitre .text 89540fb79c8SNicolas Pitrekuser_cmpxchg64_fixup: 89640fb79c8SNicolas Pitre @ Called from kuser_cmpxchg_fixup. 8973ad55155SRussell King @ r4 = address of interrupted insn (must be preserved). 89840fb79c8SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 89940fb79c8SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 9003ad55155SRussell King @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. 90140fb79c8SNicolas Pitre mov r7, #0xffff0fff 90240fb79c8SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64))) 9033ad55155SRussell King subs r8, r4, r7 904e44fc388SStefan Agner rsbscs r8, r8, #(2b - 1b) 90540fb79c8SNicolas Pitre strcs r7, [sp, #S_PC] 90640fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 90740fb79c8SNicolas Pitre bcc kuser_cmpxchg32_fixup 90840fb79c8SNicolas Pitre#endif 9096ebbf2ceSRussell King ret lr 91040fb79c8SNicolas Pitre .previous 91140fb79c8SNicolas Pitre 91240fb79c8SNicolas Pitre#else 91340fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing" 91440fb79c8SNicolas Pitre mov r0, #-1 91540fb79c8SNicolas Pitre adds r0, r0, #0 91640fb79c8SNicolas Pitre usr_ret lr 91740fb79c8SNicolas Pitre#endif 91840fb79c8SNicolas Pitre 91940fb79c8SNicolas Pitre#else 92040fb79c8SNicolas Pitre#error "incoherent kernel configuration" 92140fb79c8SNicolas Pitre#endif 92240fb79c8SNicolas Pitre 9235b43e7a3SRussell King kuser_pad __kuser_cmpxchg64, 64 92440fb79c8SNicolas Pitre 9257c612bfdSNicolas Pitre__kuser_memory_barrier: @ 0xffff0fa0 926ed3768a8SDave Martin smp_dmb arm 927ba9b5d76SNicolas Pitre usr_ret lr 9287c612bfdSNicolas Pitre 9295b43e7a3SRussell King kuser_pad __kuser_memory_barrier, 32 9307c612bfdSNicolas Pitre 9312d2669b6SNicolas Pitre__kuser_cmpxchg: @ 0xffff0fc0 9322d2669b6SNicolas Pitre 933db695c05SRussell King#if __LINUX_ARM_ARCH__ < 6 9342d2669b6SNicolas Pitre 93549bca4c2SNicolas Pitre#ifdef CONFIG_MMU 936b49c0f24SNicolas Pitre 937b49c0f24SNicolas Pitre /* 938b49c0f24SNicolas Pitre * The only thing that can break atomicity in this cmpxchg 939b49c0f24SNicolas Pitre * implementation is either an IRQ or a data abort exception 940b49c0f24SNicolas Pitre * causing another process/thread to be scheduled in the middle 941b49c0f24SNicolas Pitre * of the critical sequence. To prevent this, code is added to 942b49c0f24SNicolas Pitre * the IRQ and data abort exception handlers to set the pc back 943b49c0f24SNicolas Pitre * to the beginning of the critical section if it is found to be 944b49c0f24SNicolas Pitre * within that critical section (see kuser_cmpxchg_fixup). 945b49c0f24SNicolas Pitre */ 946b49c0f24SNicolas Pitre1: ldr r3, [r2] @ load current val 947b49c0f24SNicolas Pitre subs r3, r3, r0 @ compare with oldval 948b49c0f24SNicolas Pitre2: streq r1, [r2] @ store newval if eq 949b49c0f24SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 950b49c0f24SNicolas Pitre usr_ret lr 951b49c0f24SNicolas Pitre 952b49c0f24SNicolas Pitre .text 95340fb79c8SNicolas Pitrekuser_cmpxchg32_fixup: 954b49c0f24SNicolas Pitre @ Called from kuser_cmpxchg_check macro. 955b059bdc3SRussell King @ r4 = address of interrupted insn (must be preserved). 956b49c0f24SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 957b49c0f24SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 958b059bdc3SRussell King @ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b. 959b49c0f24SNicolas Pitre mov r7, #0xffff0fff 960b49c0f24SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) 961b059bdc3SRussell King subs r8, r4, r7 962e44fc388SStefan Agner rsbscs r8, r8, #(2b - 1b) 963b49c0f24SNicolas Pitre strcs r7, [sp, #S_PC] 9646ebbf2ceSRussell King ret lr 965b49c0f24SNicolas Pitre .previous 966b49c0f24SNicolas Pitre 96749bca4c2SNicolas Pitre#else 96849bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing" 96949bca4c2SNicolas Pitre mov r0, #-1 97049bca4c2SNicolas Pitre adds r0, r0, #0 971ba9b5d76SNicolas Pitre usr_ret lr 972b49c0f24SNicolas Pitre#endif 9732d2669b6SNicolas Pitre 9742d2669b6SNicolas Pitre#else 9752d2669b6SNicolas Pitre 976ed3768a8SDave Martin smp_dmb arm 977b49c0f24SNicolas Pitre1: ldrex r3, [r2] 9782d2669b6SNicolas Pitre subs r3, r3, r0 9792d2669b6SNicolas Pitre strexeq r3, r1, [r2] 980b49c0f24SNicolas Pitre teqeq r3, #1 981b49c0f24SNicolas Pitre beq 1b 9822d2669b6SNicolas Pitre rsbs r0, r3, #0 983b49c0f24SNicolas Pitre /* beware -- each __kuser slot must be 8 instructions max */ 984f00ec48fSRussell King ALT_SMP(b __kuser_memory_barrier) 985f00ec48fSRussell King ALT_UP(usr_ret lr) 9862d2669b6SNicolas Pitre 9872d2669b6SNicolas Pitre#endif 9882d2669b6SNicolas Pitre 9895b43e7a3SRussell King kuser_pad __kuser_cmpxchg, 32 9902d2669b6SNicolas Pitre 9912d2669b6SNicolas Pitre__kuser_get_tls: @ 0xffff0fe0 992f159f4edSTony Lindgren ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init 993ba9b5d76SNicolas Pitre usr_ret lr 994f159f4edSTony Lindgren mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code 9955b43e7a3SRussell King kuser_pad __kuser_get_tls, 16 9965b43e7a3SRussell King .rep 3 997f159f4edSTony Lindgren .word 0 @ 0xffff0ff0 software TLS value, then 998f159f4edSTony Lindgren .endr @ pad up to __kuser_helper_version 9992d2669b6SNicolas Pitre 10002d2669b6SNicolas Pitre__kuser_helper_version: @ 0xffff0ffc 10012d2669b6SNicolas Pitre .word ((__kuser_helper_end - __kuser_helper_start) >> 5) 10022d2669b6SNicolas Pitre 10032d2669b6SNicolas Pitre .globl __kuser_helper_end 10042d2669b6SNicolas Pitre__kuser_helper_end: 10052d2669b6SNicolas Pitre 1006f6f91b0dSRussell King#endif 1007f6f91b0dSRussell King 1008b86040a5SCatalin Marinas THUMB( .thumb ) 10092d2669b6SNicolas Pitre 10101da177e4SLinus Torvalds/* 10111da177e4SLinus Torvalds * Vector stubs. 10121da177e4SLinus Torvalds * 101319accfd3SRussell King * This code is copied to 0xffff1000 so we can use branches in the 101419accfd3SRussell King * vectors, rather than ldr's. Note that this code must not exceed 101519accfd3SRussell King * a page size. 10161da177e4SLinus Torvalds * 10171da177e4SLinus Torvalds * Common stub entry macro: 10181da177e4SLinus Torvalds * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 1019ccea7a19SRussell King * 1020ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address 1021ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler. 10221da177e4SLinus Torvalds */ 1023b7ec4795SNicolas Pitre .macro vector_stub, name, mode, correction=0 10241da177e4SLinus Torvalds .align 5 10251da177e4SLinus Torvalds 10261da177e4SLinus Torvaldsvector_\name: 10271da177e4SLinus Torvalds .if \correction 10281da177e4SLinus Torvalds sub lr, lr, #\correction 10291da177e4SLinus Torvalds .endif 10301da177e4SLinus Torvalds 1031ccea7a19SRussell King @ 1032ccea7a19SRussell King @ Save r0, lr_<exception> (parent PC) and spsr_<exception> 1033ccea7a19SRussell King @ (parent CPSR) 1034ccea7a19SRussell King @ 1035ccea7a19SRussell King stmia sp, {r0, lr} @ save r0, lr 1036ccea7a19SRussell King mrs lr, spsr 1037ccea7a19SRussell King str lr, [sp, #8] @ save spsr 1038ccea7a19SRussell King 1039ccea7a19SRussell King @ 1040ccea7a19SRussell King @ Prepare for SVC32 mode. IRQs remain disabled. 1041ccea7a19SRussell King @ 1042ccea7a19SRussell King mrs r0, cpsr 1043b86040a5SCatalin Marinas eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) 1044ccea7a19SRussell King msr spsr_cxsf, r0 1045ccea7a19SRussell King 1046ccea7a19SRussell King @ 1047ccea7a19SRussell King @ the branch table must immediately follow this code 1048ccea7a19SRussell King @ 1049ccea7a19SRussell King and lr, lr, #0x0f 1050b86040a5SCatalin Marinas THUMB( adr r0, 1f ) 1051b86040a5SCatalin Marinas THUMB( ldr lr, [r0, lr, lsl #2] ) 1052b7ec4795SNicolas Pitre mov r0, sp 1053b86040a5SCatalin Marinas ARM( ldr lr, [pc, lr, lsl #2] ) 1054ccea7a19SRussell King movs pc, lr @ branch to handler in SVC mode 105593ed3970SCatalin MarinasENDPROC(vector_\name) 105688987ef9SCatalin Marinas 105788987ef9SCatalin Marinas .align 2 105888987ef9SCatalin Marinas @ handler addresses follow this label 105988987ef9SCatalin Marinas1: 10601da177e4SLinus Torvalds .endm 10611da177e4SLinus Torvalds 1062b9b32bf7SRussell King .section .stubs, "ax", %progbits 106319accfd3SRussell King @ This must be the first word 106419accfd3SRussell King .word vector_swi 106519accfd3SRussell King 106619accfd3SRussell Kingvector_rst: 106719accfd3SRussell King ARM( swi SYS_ERROR0 ) 106819accfd3SRussell King THUMB( svc #0 ) 106919accfd3SRussell King THUMB( nop ) 107019accfd3SRussell King b vector_und 107119accfd3SRussell King 10721da177e4SLinus Torvalds/* 10731da177e4SLinus Torvalds * Interrupt dispatcher 10741da177e4SLinus Torvalds */ 1075b7ec4795SNicolas Pitre vector_stub irq, IRQ_MODE, 4 10761da177e4SLinus Torvalds 10771da177e4SLinus Torvalds .long __irq_usr @ 0 (USR_26 / USR_32) 10781da177e4SLinus Torvalds .long __irq_invalid @ 1 (FIQ_26 / FIQ_32) 10791da177e4SLinus Torvalds .long __irq_invalid @ 2 (IRQ_26 / IRQ_32) 10801da177e4SLinus Torvalds .long __irq_svc @ 3 (SVC_26 / SVC_32) 10811da177e4SLinus Torvalds .long __irq_invalid @ 4 10821da177e4SLinus Torvalds .long __irq_invalid @ 5 10831da177e4SLinus Torvalds .long __irq_invalid @ 6 10841da177e4SLinus Torvalds .long __irq_invalid @ 7 10851da177e4SLinus Torvalds .long __irq_invalid @ 8 10861da177e4SLinus Torvalds .long __irq_invalid @ 9 10871da177e4SLinus Torvalds .long __irq_invalid @ a 10881da177e4SLinus Torvalds .long __irq_invalid @ b 10891da177e4SLinus Torvalds .long __irq_invalid @ c 10901da177e4SLinus Torvalds .long __irq_invalid @ d 10911da177e4SLinus Torvalds .long __irq_invalid @ e 10921da177e4SLinus Torvalds .long __irq_invalid @ f 10931da177e4SLinus Torvalds 10941da177e4SLinus Torvalds/* 10951da177e4SLinus Torvalds * Data abort dispatcher 10961da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 10971da177e4SLinus Torvalds */ 1098b7ec4795SNicolas Pitre vector_stub dabt, ABT_MODE, 8 10991da177e4SLinus Torvalds 11001da177e4SLinus Torvalds .long __dabt_usr @ 0 (USR_26 / USR_32) 11011da177e4SLinus Torvalds .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32) 11021da177e4SLinus Torvalds .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32) 11031da177e4SLinus Torvalds .long __dabt_svc @ 3 (SVC_26 / SVC_32) 11041da177e4SLinus Torvalds .long __dabt_invalid @ 4 11051da177e4SLinus Torvalds .long __dabt_invalid @ 5 11061da177e4SLinus Torvalds .long __dabt_invalid @ 6 11071da177e4SLinus Torvalds .long __dabt_invalid @ 7 11081da177e4SLinus Torvalds .long __dabt_invalid @ 8 11091da177e4SLinus Torvalds .long __dabt_invalid @ 9 11101da177e4SLinus Torvalds .long __dabt_invalid @ a 11111da177e4SLinus Torvalds .long __dabt_invalid @ b 11121da177e4SLinus Torvalds .long __dabt_invalid @ c 11131da177e4SLinus Torvalds .long __dabt_invalid @ d 11141da177e4SLinus Torvalds .long __dabt_invalid @ e 11151da177e4SLinus Torvalds .long __dabt_invalid @ f 11161da177e4SLinus Torvalds 11171da177e4SLinus Torvalds/* 11181da177e4SLinus Torvalds * Prefetch abort dispatcher 11191da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 11201da177e4SLinus Torvalds */ 1121b7ec4795SNicolas Pitre vector_stub pabt, ABT_MODE, 4 11221da177e4SLinus Torvalds 11231da177e4SLinus Torvalds .long __pabt_usr @ 0 (USR_26 / USR_32) 11241da177e4SLinus Torvalds .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32) 11251da177e4SLinus Torvalds .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32) 11261da177e4SLinus Torvalds .long __pabt_svc @ 3 (SVC_26 / SVC_32) 11271da177e4SLinus Torvalds .long __pabt_invalid @ 4 11281da177e4SLinus Torvalds .long __pabt_invalid @ 5 11291da177e4SLinus Torvalds .long __pabt_invalid @ 6 11301da177e4SLinus Torvalds .long __pabt_invalid @ 7 11311da177e4SLinus Torvalds .long __pabt_invalid @ 8 11321da177e4SLinus Torvalds .long __pabt_invalid @ 9 11331da177e4SLinus Torvalds .long __pabt_invalid @ a 11341da177e4SLinus Torvalds .long __pabt_invalid @ b 11351da177e4SLinus Torvalds .long __pabt_invalid @ c 11361da177e4SLinus Torvalds .long __pabt_invalid @ d 11371da177e4SLinus Torvalds .long __pabt_invalid @ e 11381da177e4SLinus Torvalds .long __pabt_invalid @ f 11391da177e4SLinus Torvalds 11401da177e4SLinus Torvalds/* 11411da177e4SLinus Torvalds * Undef instr entry dispatcher 11421da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 11431da177e4SLinus Torvalds */ 1144b7ec4795SNicolas Pitre vector_stub und, UND_MODE 11451da177e4SLinus Torvalds 11461da177e4SLinus Torvalds .long __und_usr @ 0 (USR_26 / USR_32) 11471da177e4SLinus Torvalds .long __und_invalid @ 1 (FIQ_26 / FIQ_32) 11481da177e4SLinus Torvalds .long __und_invalid @ 2 (IRQ_26 / IRQ_32) 11491da177e4SLinus Torvalds .long __und_svc @ 3 (SVC_26 / SVC_32) 11501da177e4SLinus Torvalds .long __und_invalid @ 4 11511da177e4SLinus Torvalds .long __und_invalid @ 5 11521da177e4SLinus Torvalds .long __und_invalid @ 6 11531da177e4SLinus Torvalds .long __und_invalid @ 7 11541da177e4SLinus Torvalds .long __und_invalid @ 8 11551da177e4SLinus Torvalds .long __und_invalid @ 9 11561da177e4SLinus Torvalds .long __und_invalid @ a 11571da177e4SLinus Torvalds .long __und_invalid @ b 11581da177e4SLinus Torvalds .long __und_invalid @ c 11591da177e4SLinus Torvalds .long __und_invalid @ d 11601da177e4SLinus Torvalds .long __und_invalid @ e 11611da177e4SLinus Torvalds .long __und_invalid @ f 11621da177e4SLinus Torvalds 11631da177e4SLinus Torvalds .align 5 11641da177e4SLinus Torvalds 11651da177e4SLinus Torvalds/*============================================================================= 116619accfd3SRussell King * Address exception handler 116719accfd3SRussell King *----------------------------------------------------------------------------- 116819accfd3SRussell King * These aren't too critical. 116919accfd3SRussell King * (they're not supposed to happen, and won't happen in 32-bit data mode). 117019accfd3SRussell King */ 117119accfd3SRussell King 117219accfd3SRussell Kingvector_addrexcptn: 117319accfd3SRussell King b vector_addrexcptn 117419accfd3SRussell King 117519accfd3SRussell King/*============================================================================= 1176c0e7f7eeSDaniel Thompson * FIQ "NMI" handler 11771da177e4SLinus Torvalds *----------------------------------------------------------------------------- 1178c0e7f7eeSDaniel Thompson * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86 1179c0e7f7eeSDaniel Thompson * systems. 11801da177e4SLinus Torvalds */ 1181c0e7f7eeSDaniel Thompson vector_stub fiq, FIQ_MODE, 4 1182c0e7f7eeSDaniel Thompson 1183c0e7f7eeSDaniel Thompson .long __fiq_usr @ 0 (USR_26 / USR_32) 1184c0e7f7eeSDaniel Thompson .long __fiq_svc @ 1 (FIQ_26 / FIQ_32) 1185c0e7f7eeSDaniel Thompson .long __fiq_svc @ 2 (IRQ_26 / IRQ_32) 1186c0e7f7eeSDaniel Thompson .long __fiq_svc @ 3 (SVC_26 / SVC_32) 1187c0e7f7eeSDaniel Thompson .long __fiq_svc @ 4 1188c0e7f7eeSDaniel Thompson .long __fiq_svc @ 5 1189c0e7f7eeSDaniel Thompson .long __fiq_svc @ 6 1190c0e7f7eeSDaniel Thompson .long __fiq_abt @ 7 1191c0e7f7eeSDaniel Thompson .long __fiq_svc @ 8 1192c0e7f7eeSDaniel Thompson .long __fiq_svc @ 9 1193c0e7f7eeSDaniel Thompson .long __fiq_svc @ a 1194c0e7f7eeSDaniel Thompson .long __fiq_svc @ b 1195c0e7f7eeSDaniel Thompson .long __fiq_svc @ c 1196c0e7f7eeSDaniel Thompson .long __fiq_svc @ d 1197c0e7f7eeSDaniel Thompson .long __fiq_svc @ e 1198c0e7f7eeSDaniel Thompson .long __fiq_svc @ f 11991da177e4SLinus Torvalds 120031b96caeSArd Biesheuvel .globl vector_fiq 1201e39e3f3eSRussell King 1202b9b32bf7SRussell King .section .vectors, "ax", %progbits 1203b48da558SArd Biesheuvel.L__vectors_start: 1204b9b32bf7SRussell King W(b) vector_rst 1205b9b32bf7SRussell King W(b) vector_und 1206b48da558SArd Biesheuvel W(ldr) pc, .L__vectors_start + 0x1000 1207b9b32bf7SRussell King W(b) vector_pabt 1208b9b32bf7SRussell King W(b) vector_dabt 1209b9b32bf7SRussell King W(b) vector_addrexcptn 1210b9b32bf7SRussell King W(b) vector_irq 1211b9b32bf7SRussell King W(b) vector_fiq 12121da177e4SLinus Torvalds 12131da177e4SLinus Torvalds .data 12141abd3502SRussell King .align 2 12151da177e4SLinus Torvalds 12161da177e4SLinus Torvalds .globl cr_alignment 12171da177e4SLinus Torvaldscr_alignment: 12181da177e4SLinus Torvalds .space 4 1219