11da177e4SLinus Torvalds/* 21da177e4SLinus Torvalds * linux/arch/arm/kernel/entry-armv.S 31da177e4SLinus Torvalds * 41da177e4SLinus Torvalds * Copyright (C) 1996,1997,1998 Russell King. 51da177e4SLinus Torvalds * ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk) 6afeb90caSHyok S. Choi * nommu support by Hyok S. Choi (hyok.choi@samsung.com) 71da177e4SLinus Torvalds * 81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify 91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as 101da177e4SLinus Torvalds * published by the Free Software Foundation. 111da177e4SLinus Torvalds * 121da177e4SLinus Torvalds * Low-level vector interface routines 131da177e4SLinus Torvalds * 1470b6f2b4SNicolas Pitre * Note: there is a StrongARM bug in the STMIA rn, {regs}^ instruction 1570b6f2b4SNicolas Pitre * that causes it to save wrong values... Be aware! 161da177e4SLinus Torvalds */ 171da177e4SLinus Torvalds 18f09b9979SNicolas Pitre#include <asm/memory.h> 191da177e4SLinus Torvalds#include <asm/glue.h> 201da177e4SLinus Torvalds#include <asm/vfpmacros.h> 21a09e64fbSRussell King#include <mach/entry-macro.S> 22d6551e88SRussell King#include <asm/thread_notify.h> 23c4c5716eSCatalin Marinas#include <asm/unwind.h> 24cc20d429SRussell King#include <asm/unistd.h> 25f159f4edSTony Lindgren#include <asm/tls.h> 261da177e4SLinus Torvalds 271da177e4SLinus Torvalds#include "entry-header.S" 281da177e4SLinus Torvalds 291da177e4SLinus Torvalds/* 30187a51adSRussell King * Interrupt handling. Preserves r7, r8, r9 31187a51adSRussell King */ 32187a51adSRussell King .macro irq_handler 33*52108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 34*52108641Seric miao ldr r5, =handle_arch_irq 35*52108641Seric miao mov r0, sp 36*52108641Seric miao ldr r5, [r5] 37*52108641Seric miao adr lr, BSYM(9997f) 38*52108641Seric miao teq r5, #0 39*52108641Seric miao movne pc, r5 40*52108641Seric miao#endif 41f80dff9dSDan Williams get_irqnr_preamble r5, lr 42187a51adSRussell King1: get_irqnr_and_base r0, r6, r5, lr 43187a51adSRussell King movne r1, sp 44187a51adSRussell King @ 45187a51adSRussell King @ routine called with r0 = irq number, r1 = struct pt_regs * 46187a51adSRussell King @ 47b86040a5SCatalin Marinas adrne lr, BSYM(1b) 48187a51adSRussell King bne asm_do_IRQ 49791be9b9SRussell King 50791be9b9SRussell King#ifdef CONFIG_SMP 51791be9b9SRussell King /* 52791be9b9SRussell King * XXX 53791be9b9SRussell King * 54791be9b9SRussell King * this macro assumes that irqstat (r6) and base (r5) are 55791be9b9SRussell King * preserved from get_irqnr_and_base above 56791be9b9SRussell King */ 57f00ec48fSRussell King ALT_SMP(test_for_ipi r0, r6, r5, lr) 58f00ec48fSRussell King ALT_UP_B(9997f) 59791be9b9SRussell King movne r0, sp 60b86040a5SCatalin Marinas adrne lr, BSYM(1b) 61791be9b9SRussell King bne do_IPI 6237ee16aeSRussell King 6337ee16aeSRussell King#ifdef CONFIG_LOCAL_TIMERS 6437ee16aeSRussell King test_for_ltirq r0, r6, r5, lr 6537ee16aeSRussell King movne r0, sp 66b86040a5SCatalin Marinas adrne lr, BSYM(1b) 6737ee16aeSRussell King bne do_local_timer 6837ee16aeSRussell King#endif 69791be9b9SRussell King#endif 70*52108641Seric miao9997: 71187a51adSRussell King .endm 72187a51adSRussell King 73785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES 74785d3cd2SNicolas Pitre .section .kprobes.text,"ax",%progbits 75785d3cd2SNicolas Pitre#else 76785d3cd2SNicolas Pitre .text 77785d3cd2SNicolas Pitre#endif 78785d3cd2SNicolas Pitre 79187a51adSRussell King/* 801da177e4SLinus Torvalds * Invalid mode handlers 811da177e4SLinus Torvalds */ 82ccea7a19SRussell King .macro inv_entry, reason 83ccea7a19SRussell King sub sp, sp, #S_FRAME_SIZE 84b86040a5SCatalin Marinas ARM( stmib sp, {r1 - lr} ) 85b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 86b86040a5SCatalin Marinas THUMB( str sp, [sp, #S_SP] ) 87b86040a5SCatalin Marinas THUMB( str lr, [sp, #S_LR] ) 881da177e4SLinus Torvalds mov r1, #\reason 891da177e4SLinus Torvalds .endm 901da177e4SLinus Torvalds 911da177e4SLinus Torvalds__pabt_invalid: 92ccea7a19SRussell King inv_entry BAD_PREFETCH 93ccea7a19SRussell King b common_invalid 9493ed3970SCatalin MarinasENDPROC(__pabt_invalid) 951da177e4SLinus Torvalds 961da177e4SLinus Torvalds__dabt_invalid: 97ccea7a19SRussell King inv_entry BAD_DATA 98ccea7a19SRussell King b common_invalid 9993ed3970SCatalin MarinasENDPROC(__dabt_invalid) 1001da177e4SLinus Torvalds 1011da177e4SLinus Torvalds__irq_invalid: 102ccea7a19SRussell King inv_entry BAD_IRQ 103ccea7a19SRussell King b common_invalid 10493ed3970SCatalin MarinasENDPROC(__irq_invalid) 1051da177e4SLinus Torvalds 1061da177e4SLinus Torvalds__und_invalid: 107ccea7a19SRussell King inv_entry BAD_UNDEFINSTR 1081da177e4SLinus Torvalds 109ccea7a19SRussell King @ 110ccea7a19SRussell King @ XXX fall through to common_invalid 111ccea7a19SRussell King @ 112ccea7a19SRussell King 113ccea7a19SRussell King@ 114ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers) 115ccea7a19SRussell King@ 116ccea7a19SRussell Kingcommon_invalid: 117ccea7a19SRussell King zero_fp 118ccea7a19SRussell King 119ccea7a19SRussell King ldmia r0, {r4 - r6} 120ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 121ccea7a19SRussell King mov r7, #-1 @ "" "" "" "" 122ccea7a19SRussell King str r4, [sp] @ save preserved r0 123ccea7a19SRussell King stmia r0, {r5 - r7} @ lr_<exception>, 124ccea7a19SRussell King @ cpsr_<exception>, "old_r0" 125ccea7a19SRussell King 1261da177e4SLinus Torvalds mov r0, sp 1271da177e4SLinus Torvalds b bad_mode 12893ed3970SCatalin MarinasENDPROC(__und_invalid) 1291da177e4SLinus Torvalds 1301da177e4SLinus Torvalds/* 1311da177e4SLinus Torvalds * SVC mode handlers 1321da177e4SLinus Torvalds */ 1332dede2d8SNicolas Pitre 1342dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) 1352dede2d8SNicolas Pitre#define SPFIX(code...) code 1362dede2d8SNicolas Pitre#else 1372dede2d8SNicolas Pitre#define SPFIX(code...) 1382dede2d8SNicolas Pitre#endif 1392dede2d8SNicolas Pitre 140d30a0c8bSNicolas Pitre .macro svc_entry, stack_hole=0 141c4c5716eSCatalin Marinas UNWIND(.fnstart ) 142c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc} ) 143b86040a5SCatalin Marinas sub sp, sp, #(S_FRAME_SIZE + \stack_hole - 4) 144b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL 145b86040a5SCatalin Marinas SPFIX( str r0, [sp] ) @ temporarily saved 146b86040a5SCatalin Marinas SPFIX( mov r0, sp ) 147b86040a5SCatalin Marinas SPFIX( tst r0, #4 ) @ test original stack alignment 148b86040a5SCatalin Marinas SPFIX( ldr r0, [sp] ) @ restored 149b86040a5SCatalin Marinas#else 1502dede2d8SNicolas Pitre SPFIX( tst sp, #4 ) 151b86040a5SCatalin Marinas#endif 152b86040a5SCatalin Marinas SPFIX( subeq sp, sp, #4 ) 153b86040a5SCatalin Marinas stmia sp, {r1 - r12} 154ccea7a19SRussell King 155ccea7a19SRussell King ldmia r0, {r1 - r3} 156b86040a5SCatalin Marinas add r5, sp, #S_SP - 4 @ here for interlock avoidance 157ccea7a19SRussell King mov r4, #-1 @ "" "" "" "" 158b86040a5SCatalin Marinas add r0, sp, #(S_FRAME_SIZE + \stack_hole - 4) 159b86040a5SCatalin Marinas SPFIX( addeq r0, r0, #4 ) 160b86040a5SCatalin Marinas str r1, [sp, #-4]! @ save the "real" r0 copied 161ccea7a19SRussell King @ from the exception stack 162ccea7a19SRussell King 1631da177e4SLinus Torvalds mov r1, lr 1641da177e4SLinus Torvalds 1651da177e4SLinus Torvalds @ 1661da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 1671da177e4SLinus Torvalds @ 1681da177e4SLinus Torvalds @ r0 - sp_svc 1691da177e4SLinus Torvalds @ r1 - lr_svc 1701da177e4SLinus Torvalds @ r2 - lr_<exception>, already fixed up for correct return/restart 1711da177e4SLinus Torvalds @ r3 - spsr_<exception> 1721da177e4SLinus Torvalds @ r4 - orig_r0 (see pt_regs definition in ptrace.h) 1731da177e4SLinus Torvalds @ 1741da177e4SLinus Torvalds stmia r5, {r0 - r4} 1751da177e4SLinus Torvalds .endm 1761da177e4SLinus Torvalds 1771da177e4SLinus Torvalds .align 5 1781da177e4SLinus Torvalds__dabt_svc: 179ccea7a19SRussell King svc_entry 1801da177e4SLinus Torvalds 1811da177e4SLinus Torvalds @ 1821da177e4SLinus Torvalds @ get ready to re-enable interrupts if appropriate 1831da177e4SLinus Torvalds @ 1841da177e4SLinus Torvalds mrs r9, cpsr 1851da177e4SLinus Torvalds tst r3, #PSR_I_BIT 1861da177e4SLinus Torvalds biceq r9, r9, #PSR_I_BIT 1871da177e4SLinus Torvalds 1881da177e4SLinus Torvalds @ 1891da177e4SLinus Torvalds @ Call the processor-specific abort handler: 1901da177e4SLinus Torvalds @ 1911da177e4SLinus Torvalds @ r2 - aborted context pc 1921da177e4SLinus Torvalds @ r3 - aborted context cpsr 1931da177e4SLinus Torvalds @ 1941da177e4SLinus Torvalds @ The abort handler must return the aborted address in r0, and 1951da177e4SLinus Torvalds @ the fault status register in r1. r9 must be preserved. 1961da177e4SLinus Torvalds @ 19748d7927bSPaul Brook#ifdef MULTI_DABORT 1981da177e4SLinus Torvalds ldr r4, .LCprocfns 1991da177e4SLinus Torvalds mov lr, pc 20048d7927bSPaul Brook ldr pc, [r4, #PROCESSOR_DABT_FUNC] 2011da177e4SLinus Torvalds#else 20248d7927bSPaul Brook bl CPU_DABORT_HANDLER 2031da177e4SLinus Torvalds#endif 2041da177e4SLinus Torvalds 2051da177e4SLinus Torvalds @ 2061da177e4SLinus Torvalds @ set desired IRQ state, then call main handler 2071da177e4SLinus Torvalds @ 2081da177e4SLinus Torvalds msr cpsr_c, r9 2091da177e4SLinus Torvalds mov r2, sp 2101da177e4SLinus Torvalds bl do_DataAbort 2111da177e4SLinus Torvalds 2121da177e4SLinus Torvalds @ 2131da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 2141da177e4SLinus Torvalds @ 215ac78884eSRussell King disable_irq_notrace 2161da177e4SLinus Torvalds 2171da177e4SLinus Torvalds @ 2181da177e4SLinus Torvalds @ restore SPSR and restart the instruction 2191da177e4SLinus Torvalds @ 220b86040a5SCatalin Marinas ldr r2, [sp, #S_PSR] 221b86040a5SCatalin Marinas svc_exit r2 @ return from exception 222c4c5716eSCatalin Marinas UNWIND(.fnend ) 22393ed3970SCatalin MarinasENDPROC(__dabt_svc) 2241da177e4SLinus Torvalds 2251da177e4SLinus Torvalds .align 5 2261da177e4SLinus Torvalds__irq_svc: 227ccea7a19SRussell King svc_entry 228ccea7a19SRussell King 229ac78884eSRussell King#ifdef CONFIG_TRACE_IRQFLAGS 230ac78884eSRussell King bl trace_hardirqs_off 231ac78884eSRussell King#endif 2321da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 233706fdd9fSRussell King get_thread_info tsk 234706fdd9fSRussell King ldr r8, [tsk, #TI_PREEMPT] @ get preempt count 235706fdd9fSRussell King add r7, r8, #1 @ increment it 236706fdd9fSRussell King str r7, [tsk, #TI_PREEMPT] 2371da177e4SLinus Torvalds#endif 238ccea7a19SRussell King 239187a51adSRussell King irq_handler 2401da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 24128fab1a2SRussell King str r8, [tsk, #TI_PREEMPT] @ restore preempt count 242706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get flags 24328fab1a2SRussell King teq r8, #0 @ if preempt count != 0 24428fab1a2SRussell King movne r0, #0 @ force flags to 0 2451da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 2461da177e4SLinus Torvalds blne svc_preempt 2471da177e4SLinus Torvalds#endif 248b86040a5SCatalin Marinas ldr r4, [sp, #S_PSR] @ irqs are already disabled 2497ad1bcb2SRussell King#ifdef CONFIG_TRACE_IRQFLAGS 250b86040a5SCatalin Marinas tst r4, #PSR_I_BIT 2517ad1bcb2SRussell King bleq trace_hardirqs_on 2527ad1bcb2SRussell King#endif 253b86040a5SCatalin Marinas svc_exit r4 @ return from exception 254c4c5716eSCatalin Marinas UNWIND(.fnend ) 25593ed3970SCatalin MarinasENDPROC(__irq_svc) 2561da177e4SLinus Torvalds 2571da177e4SLinus Torvalds .ltorg 2581da177e4SLinus Torvalds 2591da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 2601da177e4SLinus Torvaldssvc_preempt: 26128fab1a2SRussell King mov r8, lr 2621da177e4SLinus Torvalds1: bl preempt_schedule_irq @ irq en/disable is done inside 263706fdd9fSRussell King ldr r0, [tsk, #TI_FLAGS] @ get new tasks TI_FLAGS 2641da177e4SLinus Torvalds tst r0, #_TIF_NEED_RESCHED 26528fab1a2SRussell King moveq pc, r8 @ go again 2661da177e4SLinus Torvalds b 1b 2671da177e4SLinus Torvalds#endif 2681da177e4SLinus Torvalds 2691da177e4SLinus Torvalds .align 5 2701da177e4SLinus Torvalds__und_svc: 271d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES 272d30a0c8bSNicolas Pitre @ If a kprobe is about to simulate a "stmdb sp..." instruction, 273d30a0c8bSNicolas Pitre @ it obviously needs free stack space which then will belong to 274d30a0c8bSNicolas Pitre @ the saved context. 275d30a0c8bSNicolas Pitre svc_entry 64 276d30a0c8bSNicolas Pitre#else 277ccea7a19SRussell King svc_entry 278d30a0c8bSNicolas Pitre#endif 2791da177e4SLinus Torvalds 2801da177e4SLinus Torvalds @ 2811da177e4SLinus Torvalds @ call emulation code, which returns using r9 if it has emulated 2821da177e4SLinus Torvalds @ the instruction, or the more conventional lr if we are to treat 2831da177e4SLinus Torvalds @ this as a real undefined instruction 2841da177e4SLinus Torvalds @ 2851da177e4SLinus Torvalds @ r0 - instruction 2861da177e4SLinus Torvalds @ 28783e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL 2881da177e4SLinus Torvalds ldr r0, [r2, #-4] 28983e686eaSCatalin Marinas#else 29083e686eaSCatalin Marinas ldrh r0, [r2, #-2] @ Thumb instruction at LR - 2 29183e686eaSCatalin Marinas and r9, r0, #0xf800 29283e686eaSCatalin Marinas cmp r9, #0xe800 @ 32-bit instruction if xx >= 0 29383e686eaSCatalin Marinas ldrhhs r9, [r2] @ bottom 16 bits 29483e686eaSCatalin Marinas orrhs r0, r9, r0, lsl #16 29583e686eaSCatalin Marinas#endif 296b86040a5SCatalin Marinas adr r9, BSYM(1f) 2971da177e4SLinus Torvalds bl call_fpe 2981da177e4SLinus Torvalds 2991da177e4SLinus Torvalds mov r0, sp @ struct pt_regs *regs 3001da177e4SLinus Torvalds bl do_undefinstr 3011da177e4SLinus Torvalds 3021da177e4SLinus Torvalds @ 3031da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 3041da177e4SLinus Torvalds @ 305ac78884eSRussell King1: disable_irq_notrace 3061da177e4SLinus Torvalds 3071da177e4SLinus Torvalds @ 3081da177e4SLinus Torvalds @ restore SPSR and restart the instruction 3091da177e4SLinus Torvalds @ 310b86040a5SCatalin Marinas ldr r2, [sp, #S_PSR] @ Get SVC cpsr 311b86040a5SCatalin Marinas svc_exit r2 @ return from exception 312c4c5716eSCatalin Marinas UNWIND(.fnend ) 31393ed3970SCatalin MarinasENDPROC(__und_svc) 3141da177e4SLinus Torvalds 3151da177e4SLinus Torvalds .align 5 3161da177e4SLinus Torvalds__pabt_svc: 317ccea7a19SRussell King svc_entry 3181da177e4SLinus Torvalds 3191da177e4SLinus Torvalds @ 3201da177e4SLinus Torvalds @ re-enable interrupts if appropriate 3211da177e4SLinus Torvalds @ 3221da177e4SLinus Torvalds mrs r9, cpsr 3231da177e4SLinus Torvalds tst r3, #PSR_I_BIT 3241da177e4SLinus Torvalds biceq r9, r9, #PSR_I_BIT 3251da177e4SLinus Torvalds 32648d7927bSPaul Brook mov r0, r2 @ pass address of aborted instruction. 3274fb28474SKirill A. Shutemov#ifdef MULTI_PABORT 32848d7927bSPaul Brook ldr r4, .LCprocfns 32948d7927bSPaul Brook mov lr, pc 33048d7927bSPaul Brook ldr pc, [r4, #PROCESSOR_PABT_FUNC] 33148d7927bSPaul Brook#else 3324fb28474SKirill A. Shutemov bl CPU_PABORT_HANDLER 33348d7927bSPaul Brook#endif 33448d7927bSPaul Brook msr cpsr_c, r9 @ Maybe enable interrupts 3354fb28474SKirill A. Shutemov mov r2, sp @ regs 3361da177e4SLinus Torvalds bl do_PrefetchAbort @ call abort handler 3371da177e4SLinus Torvalds 3381da177e4SLinus Torvalds @ 3391da177e4SLinus Torvalds @ IRQs off again before pulling preserved data off the stack 3401da177e4SLinus Torvalds @ 341ac78884eSRussell King disable_irq_notrace 3421da177e4SLinus Torvalds 3431da177e4SLinus Torvalds @ 3441da177e4SLinus Torvalds @ restore SPSR and restart the instruction 3451da177e4SLinus Torvalds @ 346b86040a5SCatalin Marinas ldr r2, [sp, #S_PSR] 347b86040a5SCatalin Marinas svc_exit r2 @ return from exception 348c4c5716eSCatalin Marinas UNWIND(.fnend ) 34993ed3970SCatalin MarinasENDPROC(__pabt_svc) 3501da177e4SLinus Torvalds 3511da177e4SLinus Torvalds .align 5 35249f680eaSRussell King.LCcralign: 35349f680eaSRussell King .word cr_alignment 35448d7927bSPaul Brook#ifdef MULTI_DABORT 3551da177e4SLinus Torvalds.LCprocfns: 3561da177e4SLinus Torvalds .word processor 3571da177e4SLinus Torvalds#endif 3581da177e4SLinus Torvalds.LCfp: 3591da177e4SLinus Torvalds .word fp_enter 3601da177e4SLinus Torvalds 3611da177e4SLinus Torvalds/* 3621da177e4SLinus Torvalds * User mode handlers 3632dede2d8SNicolas Pitre * 3642dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE 3651da177e4SLinus Torvalds */ 3662dede2d8SNicolas Pitre 3672dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7) 3682dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8" 3692dede2d8SNicolas Pitre#endif 3702dede2d8SNicolas Pitre 371ccea7a19SRussell King .macro usr_entry 372c4c5716eSCatalin Marinas UNWIND(.fnstart ) 373c4c5716eSCatalin Marinas UNWIND(.cantunwind ) @ don't unwind the user space 374ccea7a19SRussell King sub sp, sp, #S_FRAME_SIZE 375b86040a5SCatalin Marinas ARM( stmib sp, {r1 - r12} ) 376b86040a5SCatalin Marinas THUMB( stmia sp, {r0 - r12} ) 377ccea7a19SRussell King 378ccea7a19SRussell King ldmia r0, {r1 - r3} 379ccea7a19SRussell King add r0, sp, #S_PC @ here for interlock avoidance 380ccea7a19SRussell King mov r4, #-1 @ "" "" "" "" 381ccea7a19SRussell King 382ccea7a19SRussell King str r1, [sp] @ save the "real" r0 copied 383ccea7a19SRussell King @ from the exception stack 3841da177e4SLinus Torvalds 3851da177e4SLinus Torvalds @ 3861da177e4SLinus Torvalds @ We are now ready to fill in the remaining blanks on the stack: 3871da177e4SLinus Torvalds @ 3881da177e4SLinus Torvalds @ r2 - lr_<exception>, already fixed up for correct return/restart 3891da177e4SLinus Torvalds @ r3 - spsr_<exception> 3901da177e4SLinus Torvalds @ r4 - orig_r0 (see pt_regs definition in ptrace.h) 3911da177e4SLinus Torvalds @ 3921da177e4SLinus Torvalds @ Also, separately save sp_usr and lr_usr 3931da177e4SLinus Torvalds @ 394ccea7a19SRussell King stmia r0, {r2 - r4} 395b86040a5SCatalin Marinas ARM( stmdb r0, {sp, lr}^ ) 396b86040a5SCatalin Marinas THUMB( store_user_sp_lr r0, r1, S_SP - S_PC ) 3971da177e4SLinus Torvalds 3981da177e4SLinus Torvalds @ 3991da177e4SLinus Torvalds @ Enable the alignment trap while in kernel mode 4001da177e4SLinus Torvalds @ 40149f680eaSRussell King alignment_trap r0 4021da177e4SLinus Torvalds 4031da177e4SLinus Torvalds @ 4041da177e4SLinus Torvalds @ Clear FP to mark the first stack frame 4051da177e4SLinus Torvalds @ 4061da177e4SLinus Torvalds zero_fp 4071da177e4SLinus Torvalds .endm 4081da177e4SLinus Torvalds 409b49c0f24SNicolas Pitre .macro kuser_cmpxchg_check 410b49c0f24SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6 && !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 411b49c0f24SNicolas Pitre#ifndef CONFIG_MMU 412b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing" 413b49c0f24SNicolas Pitre#else 414b49c0f24SNicolas Pitre @ Make sure our user space atomic helper is restarted 415b49c0f24SNicolas Pitre @ if it was interrupted in a critical region. Here we 416b49c0f24SNicolas Pitre @ perform a quick test inline since it should be false 417b49c0f24SNicolas Pitre @ 99.9999% of the time. The rest is done out of line. 418b49c0f24SNicolas Pitre cmp r2, #TASK_SIZE 419b49c0f24SNicolas Pitre blhs kuser_cmpxchg_fixup 420b49c0f24SNicolas Pitre#endif 421b49c0f24SNicolas Pitre#endif 422b49c0f24SNicolas Pitre .endm 423b49c0f24SNicolas Pitre 4241da177e4SLinus Torvalds .align 5 4251da177e4SLinus Torvalds__dabt_usr: 426ccea7a19SRussell King usr_entry 427b49c0f24SNicolas Pitre kuser_cmpxchg_check 4281da177e4SLinus Torvalds 4291da177e4SLinus Torvalds @ 4301da177e4SLinus Torvalds @ Call the processor-specific abort handler: 4311da177e4SLinus Torvalds @ 4321da177e4SLinus Torvalds @ r2 - aborted context pc 4331da177e4SLinus Torvalds @ r3 - aborted context cpsr 4341da177e4SLinus Torvalds @ 4351da177e4SLinus Torvalds @ The abort handler must return the aborted address in r0, and 4361da177e4SLinus Torvalds @ the fault status register in r1. 4371da177e4SLinus Torvalds @ 43848d7927bSPaul Brook#ifdef MULTI_DABORT 4391da177e4SLinus Torvalds ldr r4, .LCprocfns 4401da177e4SLinus Torvalds mov lr, pc 44148d7927bSPaul Brook ldr pc, [r4, #PROCESSOR_DABT_FUNC] 4421da177e4SLinus Torvalds#else 44348d7927bSPaul Brook bl CPU_DABORT_HANDLER 4441da177e4SLinus Torvalds#endif 4451da177e4SLinus Torvalds 4461da177e4SLinus Torvalds @ 4471da177e4SLinus Torvalds @ IRQs on, then call the main handler 4481da177e4SLinus Torvalds @ 4491ec42c0cSRussell King enable_irq 4501da177e4SLinus Torvalds mov r2, sp 451b86040a5SCatalin Marinas adr lr, BSYM(ret_from_exception) 4521da177e4SLinus Torvalds b do_DataAbort 453c4c5716eSCatalin Marinas UNWIND(.fnend ) 45493ed3970SCatalin MarinasENDPROC(__dabt_usr) 4551da177e4SLinus Torvalds 4561da177e4SLinus Torvalds .align 5 4571da177e4SLinus Torvalds__irq_usr: 458ccea7a19SRussell King usr_entry 459b49c0f24SNicolas Pitre kuser_cmpxchg_check 4601da177e4SLinus Torvalds 4611da177e4SLinus Torvalds get_thread_info tsk 4621da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 463706fdd9fSRussell King ldr r8, [tsk, #TI_PREEMPT] @ get preempt count 464706fdd9fSRussell King add r7, r8, #1 @ increment it 465706fdd9fSRussell King str r7, [tsk, #TI_PREEMPT] 4661da177e4SLinus Torvalds#endif 467ccea7a19SRussell King 468187a51adSRussell King irq_handler 4691da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT 470706fdd9fSRussell King ldr r0, [tsk, #TI_PREEMPT] 471706fdd9fSRussell King str r8, [tsk, #TI_PREEMPT] 4721da177e4SLinus Torvalds teq r0, r7 473b86040a5SCatalin Marinas ARM( strne r0, [r0, -r0] ) 474b86040a5SCatalin Marinas THUMB( movne r0, #0 ) 475b86040a5SCatalin Marinas THUMB( strne r0, [r0] ) 4761da177e4SLinus Torvalds#endif 477ccea7a19SRussell King 4781da177e4SLinus Torvalds mov why, #0 4791da177e4SLinus Torvalds b ret_to_user 480c4c5716eSCatalin Marinas UNWIND(.fnend ) 48193ed3970SCatalin MarinasENDPROC(__irq_usr) 4821da177e4SLinus Torvalds 4831da177e4SLinus Torvalds .ltorg 4841da177e4SLinus Torvalds 4851da177e4SLinus Torvalds .align 5 4861da177e4SLinus Torvalds__und_usr: 487ccea7a19SRussell King usr_entry 4881da177e4SLinus Torvalds 4891da177e4SLinus Torvalds @ 4901da177e4SLinus Torvalds @ fall through to the emulation code, which returns using r9 if 4911da177e4SLinus Torvalds @ it has emulated the instruction, or the more conventional lr 4921da177e4SLinus Torvalds @ if we are to treat this as a real undefined instruction 4931da177e4SLinus Torvalds @ 4941da177e4SLinus Torvalds @ r0 - instruction 4951da177e4SLinus Torvalds @ 496b86040a5SCatalin Marinas adr r9, BSYM(ret_from_exception) 497b86040a5SCatalin Marinas adr lr, BSYM(__und_usr_unknown) 498cb170a45SPaul Brook tst r3, #PSR_T_BIT @ Thumb mode? 499b86040a5SCatalin Marinas itet eq @ explicit IT needed for the 1f label 500cb170a45SPaul Brook subeq r4, r2, #4 @ ARM instr at LR - 4 501cb170a45SPaul Brook subne r4, r2, #2 @ Thumb instr at LR - 2 502cb170a45SPaul Brook1: ldreqt r0, [r4] 50326584853SCatalin Marinas#ifdef CONFIG_CPU_ENDIAN_BE8 50426584853SCatalin Marinas reveq r0, r0 @ little endian instruction 50526584853SCatalin Marinas#endif 506cb170a45SPaul Brook beq call_fpe 507cb170a45SPaul Brook @ Thumb instruction 508cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7 509b86040a5SCatalin Marinas2: 510b86040a5SCatalin Marinas ARM( ldrht r5, [r4], #2 ) 511b86040a5SCatalin Marinas THUMB( ldrht r5, [r4] ) 512b86040a5SCatalin Marinas THUMB( add r4, r4, #2 ) 513cb170a45SPaul Brook and r0, r5, #0xf800 @ mask bits 111x x... .... .... 514cb170a45SPaul Brook cmp r0, #0xe800 @ 32bit instruction if xx != 0 515cb170a45SPaul Brook blo __und_usr_unknown 516cb170a45SPaul Brook3: ldrht r0, [r4] 517cb170a45SPaul Brook add r2, r2, #2 @ r2 is PC + 2, make it PC + 4 518cb170a45SPaul Brook orr r0, r0, r5, lsl #16 519cb170a45SPaul Brook#else 520cb170a45SPaul Brook b __und_usr_unknown 521cb170a45SPaul Brook#endif 522c4c5716eSCatalin Marinas UNWIND(.fnend ) 52393ed3970SCatalin MarinasENDPROC(__und_usr) 524cb170a45SPaul Brook 5251da177e4SLinus Torvalds @ 5261da177e4SLinus Torvalds @ fallthrough to call_fpe 5271da177e4SLinus Torvalds @ 5281da177e4SLinus Torvalds 5291da177e4SLinus Torvalds/* 5301da177e4SLinus Torvalds * The out of line fixup for the ldrt above. 5311da177e4SLinus Torvalds */ 5324260415fSRussell King .pushsection .fixup, "ax" 533cb170a45SPaul Brook4: mov pc, r9 5344260415fSRussell King .popsection 5354260415fSRussell King .pushsection __ex_table,"a" 536cb170a45SPaul Brook .long 1b, 4b 537cb170a45SPaul Brook#if __LINUX_ARM_ARCH__ >= 7 538cb170a45SPaul Brook .long 2b, 4b 539cb170a45SPaul Brook .long 3b, 4b 540cb170a45SPaul Brook#endif 5414260415fSRussell King .popsection 5421da177e4SLinus Torvalds 5431da177e4SLinus Torvalds/* 5441da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction. 5451da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler. 5461da177e4SLinus Torvalds * 5471da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor 5481da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well 5491da177e4SLinus Torvalds * defined. The only instructions that should fault are the 5501da177e4SLinus Torvalds * co-processor instructions. However, we have to watch out 5511da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug. 5521da177e4SLinus Torvalds * 553b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all 554b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have 555b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's 556b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs 557b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the 558b5872db4SCatalin Marinas * NEON handler code. 559b5872db4SCatalin Marinas * 5601da177e4SLinus Torvalds * Emulators may wish to make use of the following registers: 5611da177e4SLinus Torvalds * r0 = instruction opcode. 5621da177e4SLinus Torvalds * r2 = PC+4 563db6ccbb6SRussell King * r9 = normal "successful" return address 5641da177e4SLinus Torvalds * r10 = this threads thread_info structure. 565db6ccbb6SRussell King * lr = unrecognised instruction return address 5661da177e4SLinus Torvalds */ 567cb170a45SPaul Brook @ 568cb170a45SPaul Brook @ Fall-through from Thumb-2 __und_usr 569cb170a45SPaul Brook @ 570cb170a45SPaul Brook#ifdef CONFIG_NEON 571cb170a45SPaul Brook adr r6, .LCneon_thumb_opcodes 572cb170a45SPaul Brook b 2f 573cb170a45SPaul Brook#endif 5741da177e4SLinus Torvaldscall_fpe: 575b5872db4SCatalin Marinas#ifdef CONFIG_NEON 576cb170a45SPaul Brook adr r6, .LCneon_arm_opcodes 577b5872db4SCatalin Marinas2: 578b5872db4SCatalin Marinas ldr r7, [r6], #4 @ mask value 579b5872db4SCatalin Marinas cmp r7, #0 @ end mask? 580b5872db4SCatalin Marinas beq 1f 581b5872db4SCatalin Marinas and r8, r0, r7 582b5872db4SCatalin Marinas ldr r7, [r6], #4 @ opcode bits matching in mask 583b5872db4SCatalin Marinas cmp r8, r7 @ NEON instruction? 584b5872db4SCatalin Marinas bne 2b 585b5872db4SCatalin Marinas get_thread_info r10 586b5872db4SCatalin Marinas mov r7, #1 587b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 10] @ mark CP#10 as used 588b5872db4SCatalin Marinas strb r7, [r10, #TI_USED_CP + 11] @ mark CP#11 as used 589b5872db4SCatalin Marinas b do_vfp @ let VFP handler handle this 590b5872db4SCatalin Marinas1: 591b5872db4SCatalin Marinas#endif 5921da177e4SLinus Torvalds tst r0, #0x08000000 @ only CDP/CPRT/LDC/STC have bit 27 593cb170a45SPaul Brook tstne r0, #0x04000000 @ bit 26 set on both ARM and Thumb-2 5941da177e4SLinus Torvalds#if defined(CONFIG_CPU_ARM610) || defined(CONFIG_CPU_ARM710) 5951da177e4SLinus Torvalds and r8, r0, #0x0f000000 @ mask out op-code bits 5961da177e4SLinus Torvalds teqne r8, #0x0f000000 @ SWI (ARM6/7 bug)? 5971da177e4SLinus Torvalds#endif 5981da177e4SLinus Torvalds moveq pc, lr 5991da177e4SLinus Torvalds get_thread_info r10 @ get current thread 6001da177e4SLinus Torvalds and r8, r0, #0x00000f00 @ mask out CP number 601b86040a5SCatalin Marinas THUMB( lsr r8, r8, #8 ) 6021da177e4SLinus Torvalds mov r7, #1 6031da177e4SLinus Torvalds add r6, r10, #TI_USED_CP 604b86040a5SCatalin Marinas ARM( strb r7, [r6, r8, lsr #8] ) @ set appropriate used_cp[] 605b86040a5SCatalin Marinas THUMB( strb r7, [r6, r8] ) @ set appropriate used_cp[] 6061da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT 6071da177e4SLinus Torvalds @ Test if we need to give access to iWMMXt coprocessors 6081da177e4SLinus Torvalds ldr r5, [r10, #TI_FLAGS] 6091da177e4SLinus Torvalds rsbs r7, r8, #(1 << 8) @ CP 0 or 1 only 6101da177e4SLinus Torvalds movcss r7, r5, lsr #(TIF_USING_IWMMXT + 1) 6111da177e4SLinus Torvalds bcs iwmmxt_task_enable 6121da177e4SLinus Torvalds#endif 613b86040a5SCatalin Marinas ARM( add pc, pc, r8, lsr #6 ) 614b86040a5SCatalin Marinas THUMB( lsl r8, r8, #2 ) 615b86040a5SCatalin Marinas THUMB( add pc, r8 ) 616b86040a5SCatalin Marinas nop 6171da177e4SLinus Torvalds 618a771fe6eSCatalin Marinas movw_pc lr @ CP#0 619b86040a5SCatalin Marinas W(b) do_fpe @ CP#1 (FPE) 620b86040a5SCatalin Marinas W(b) do_fpe @ CP#2 (FPE) 621a771fe6eSCatalin Marinas movw_pc lr @ CP#3 622c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH 623c17fad11SLennert Buytenhek b crunch_task_enable @ CP#4 (MaverickCrunch) 624c17fad11SLennert Buytenhek b crunch_task_enable @ CP#5 (MaverickCrunch) 625c17fad11SLennert Buytenhek b crunch_task_enable @ CP#6 (MaverickCrunch) 626c17fad11SLennert Buytenhek#else 627a771fe6eSCatalin Marinas movw_pc lr @ CP#4 628a771fe6eSCatalin Marinas movw_pc lr @ CP#5 629a771fe6eSCatalin Marinas movw_pc lr @ CP#6 630c17fad11SLennert Buytenhek#endif 631a771fe6eSCatalin Marinas movw_pc lr @ CP#7 632a771fe6eSCatalin Marinas movw_pc lr @ CP#8 633a771fe6eSCatalin Marinas movw_pc lr @ CP#9 6341da177e4SLinus Torvalds#ifdef CONFIG_VFP 635b86040a5SCatalin Marinas W(b) do_vfp @ CP#10 (VFP) 636b86040a5SCatalin Marinas W(b) do_vfp @ CP#11 (VFP) 6371da177e4SLinus Torvalds#else 638a771fe6eSCatalin Marinas movw_pc lr @ CP#10 (VFP) 639a771fe6eSCatalin Marinas movw_pc lr @ CP#11 (VFP) 6401da177e4SLinus Torvalds#endif 641a771fe6eSCatalin Marinas movw_pc lr @ CP#12 642a771fe6eSCatalin Marinas movw_pc lr @ CP#13 643a771fe6eSCatalin Marinas movw_pc lr @ CP#14 (Debug) 644a771fe6eSCatalin Marinas movw_pc lr @ CP#15 (Control) 6451da177e4SLinus Torvalds 646b5872db4SCatalin Marinas#ifdef CONFIG_NEON 647b5872db4SCatalin Marinas .align 6 648b5872db4SCatalin Marinas 649cb170a45SPaul Brook.LCneon_arm_opcodes: 650b5872db4SCatalin Marinas .word 0xfe000000 @ mask 651b5872db4SCatalin Marinas .word 0xf2000000 @ opcode 652b5872db4SCatalin Marinas 653b5872db4SCatalin Marinas .word 0xff100000 @ mask 654b5872db4SCatalin Marinas .word 0xf4000000 @ opcode 655b5872db4SCatalin Marinas 656b5872db4SCatalin Marinas .word 0x00000000 @ mask 657b5872db4SCatalin Marinas .word 0x00000000 @ opcode 658cb170a45SPaul Brook 659cb170a45SPaul Brook.LCneon_thumb_opcodes: 660cb170a45SPaul Brook .word 0xef000000 @ mask 661cb170a45SPaul Brook .word 0xef000000 @ opcode 662cb170a45SPaul Brook 663cb170a45SPaul Brook .word 0xff100000 @ mask 664cb170a45SPaul Brook .word 0xf9000000 @ opcode 665cb170a45SPaul Brook 666cb170a45SPaul Brook .word 0x00000000 @ mask 667cb170a45SPaul Brook .word 0x00000000 @ opcode 668b5872db4SCatalin Marinas#endif 669b5872db4SCatalin Marinas 6701da177e4SLinus Torvaldsdo_fpe: 6715d25ac03SRussell King enable_irq 6721da177e4SLinus Torvalds ldr r4, .LCfp 6731da177e4SLinus Torvalds add r10, r10, #TI_FPSTATE @ r10 = workspace 6741da177e4SLinus Torvalds ldr pc, [r4] @ Call FP module USR entry point 6751da177e4SLinus Torvalds 6761da177e4SLinus Torvalds/* 6771da177e4SLinus Torvalds * The FP module is called with these registers set: 6781da177e4SLinus Torvalds * r0 = instruction 6791da177e4SLinus Torvalds * r2 = PC+4 6801da177e4SLinus Torvalds * r9 = normal "successful" return address 6811da177e4SLinus Torvalds * r10 = FP workspace 6821da177e4SLinus Torvalds * lr = unrecognised FP instruction return address 6831da177e4SLinus Torvalds */ 6841da177e4SLinus Torvalds 685124efc27SSantosh Shilimkar .pushsection .data 6861da177e4SLinus TorvaldsENTRY(fp_enter) 687db6ccbb6SRussell King .word no_fp 688124efc27SSantosh Shilimkar .popsection 6891da177e4SLinus Torvalds 69083e686eaSCatalin MarinasENTRY(no_fp) 69183e686eaSCatalin Marinas mov pc, lr 69283e686eaSCatalin MarinasENDPROC(no_fp) 693db6ccbb6SRussell King 694db6ccbb6SRussell King__und_usr_unknown: 695ecbab71cSRussell King enable_irq 6961da177e4SLinus Torvalds mov r0, sp 697b86040a5SCatalin Marinas adr lr, BSYM(ret_from_exception) 6981da177e4SLinus Torvalds b do_undefinstr 69993ed3970SCatalin MarinasENDPROC(__und_usr_unknown) 7001da177e4SLinus Torvalds 7011da177e4SLinus Torvalds .align 5 7021da177e4SLinus Torvalds__pabt_usr: 703ccea7a19SRussell King usr_entry 7041da177e4SLinus Torvalds 70548d7927bSPaul Brook mov r0, r2 @ pass address of aborted instruction. 7064fb28474SKirill A. Shutemov#ifdef MULTI_PABORT 70748d7927bSPaul Brook ldr r4, .LCprocfns 70848d7927bSPaul Brook mov lr, pc 70948d7927bSPaul Brook ldr pc, [r4, #PROCESSOR_PABT_FUNC] 71048d7927bSPaul Brook#else 7114fb28474SKirill A. Shutemov bl CPU_PABORT_HANDLER 71248d7927bSPaul Brook#endif 7131ec42c0cSRussell King enable_irq @ Enable interrupts 7144fb28474SKirill A. Shutemov mov r2, sp @ regs 7151da177e4SLinus Torvalds bl do_PrefetchAbort @ call abort handler 716c4c5716eSCatalin Marinas UNWIND(.fnend ) 7171da177e4SLinus Torvalds /* fall through */ 7181da177e4SLinus Torvalds/* 7191da177e4SLinus Torvalds * This is the return code to user mode for abort handlers 7201da177e4SLinus Torvalds */ 7211da177e4SLinus TorvaldsENTRY(ret_from_exception) 722c4c5716eSCatalin Marinas UNWIND(.fnstart ) 723c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 7241da177e4SLinus Torvalds get_thread_info tsk 7251da177e4SLinus Torvalds mov why, #0 7261da177e4SLinus Torvalds b ret_to_user 727c4c5716eSCatalin Marinas UNWIND(.fnend ) 72893ed3970SCatalin MarinasENDPROC(__pabt_usr) 72993ed3970SCatalin MarinasENDPROC(ret_from_exception) 7301da177e4SLinus Torvalds 7311da177e4SLinus Torvalds/* 7321da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors 7331da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info 7341da177e4SLinus Torvalds * previous and next are guaranteed not to be the same. 7351da177e4SLinus Torvalds */ 7361da177e4SLinus TorvaldsENTRY(__switch_to) 737c4c5716eSCatalin Marinas UNWIND(.fnstart ) 738c4c5716eSCatalin Marinas UNWIND(.cantunwind ) 7391da177e4SLinus Torvalds add ip, r1, #TI_CPU_SAVE 7401da177e4SLinus Torvalds ldr r3, [r2, #TI_TP_VALUE] 741b86040a5SCatalin Marinas ARM( stmia ip!, {r4 - sl, fp, sp, lr} ) @ Store most regs on stack 742b86040a5SCatalin Marinas THUMB( stmia ip!, {r4 - sl, fp} ) @ Store most regs on stack 743b86040a5SCatalin Marinas THUMB( str sp, [ip], #4 ) 744b86040a5SCatalin Marinas THUMB( str lr, [ip], #4 ) 745247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 746d6551e88SRussell King ldr r6, [r2, #TI_CPU_DOMAIN] 747afeb90caSHyok S. Choi#endif 748f159f4edSTony Lindgren set_tls r3, r4, r5 749df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 750df0698beSNicolas Pitre ldr r7, [r2, #TI_TASK] 751df0698beSNicolas Pitre ldr r8, =__stack_chk_guard 752df0698beSNicolas Pitre ldr r7, [r7, #TSK_STACK_CANARY] 753df0698beSNicolas Pitre#endif 754247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS 7551da177e4SLinus Torvalds mcr p15, 0, r6, c3, c0, 0 @ Set domain register 756afeb90caSHyok S. Choi#endif 757d6551e88SRussell King mov r5, r0 758d6551e88SRussell King add r4, r2, #TI_CPU_SAVE 759d6551e88SRussell King ldr r0, =thread_notify_head 760d6551e88SRussell King mov r1, #THREAD_NOTIFY_SWITCH 761d6551e88SRussell King bl atomic_notifier_call_chain 762df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP) 763df0698beSNicolas Pitre str r7, [r8] 764df0698beSNicolas Pitre#endif 765b86040a5SCatalin Marinas THUMB( mov ip, r4 ) 766d6551e88SRussell King mov r0, r5 767b86040a5SCatalin Marinas ARM( ldmia r4, {r4 - sl, fp, sp, pc} ) @ Load all regs saved previously 768b86040a5SCatalin Marinas THUMB( ldmia ip!, {r4 - sl, fp} ) @ Load all regs saved previously 769b86040a5SCatalin Marinas THUMB( ldr sp, [ip], #4 ) 770b86040a5SCatalin Marinas THUMB( ldr pc, [ip] ) 771c4c5716eSCatalin Marinas UNWIND(.fnend ) 77293ed3970SCatalin MarinasENDPROC(__switch_to) 7731da177e4SLinus Torvalds 7741da177e4SLinus Torvalds __INIT 7752d2669b6SNicolas Pitre 7762d2669b6SNicolas Pitre/* 7772d2669b6SNicolas Pitre * User helpers. 7782d2669b6SNicolas Pitre * 7792d2669b6SNicolas Pitre * These are segment of kernel provided user code reachable from user space 7802d2669b6SNicolas Pitre * at a fixed address in kernel memory. This is used to provide user space 7812d2669b6SNicolas Pitre * with some operations which require kernel help because of unimplemented 7822d2669b6SNicolas Pitre * native feature and/or instructions in many ARM CPUs. The idea is for 7832d2669b6SNicolas Pitre * this code to be executed directly in user mode for best efficiency but 7842d2669b6SNicolas Pitre * which is too intimate with the kernel counter part to be left to user 7852d2669b6SNicolas Pitre * libraries. In fact this code might even differ from one CPU to another 7862d2669b6SNicolas Pitre * depending on the available instruction set and restrictions like on 7872d2669b6SNicolas Pitre * SMP systems. In other words, the kernel reserves the right to change 7882d2669b6SNicolas Pitre * this code as needed without warning. Only the entry points and their 7892d2669b6SNicolas Pitre * results are guaranteed to be stable. 7902d2669b6SNicolas Pitre * 7912d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high 7922d2669b6SNicolas Pitre * vector page. New segments (if ever needed) must be added in front of 7932d2669b6SNicolas Pitre * existing ones. This mechanism should be used only for things that are 7942d2669b6SNicolas Pitre * really small and justified, and not be abused freely. 7952d2669b6SNicolas Pitre * 7962d2669b6SNicolas Pitre * User space is expected to implement those things inline when optimizing 7972d2669b6SNicolas Pitre * for a processor that has the necessary native support, but only if such 7982d2669b6SNicolas Pitre * resulting binaries are already to be incompatible with earlier ARM 7992d2669b6SNicolas Pitre * processors due to the use of unsupported instructions other than what 8002d2669b6SNicolas Pitre * is provided here. In other words don't make binaries unable to run on 8012d2669b6SNicolas Pitre * earlier processors just for the sake of not using these kernel helpers 8022d2669b6SNicolas Pitre * if your compiled code is not going to use the new instructions for other 8032d2669b6SNicolas Pitre * purpose. 8042d2669b6SNicolas Pitre */ 805b86040a5SCatalin Marinas THUMB( .arm ) 8062d2669b6SNicolas Pitre 807ba9b5d76SNicolas Pitre .macro usr_ret, reg 808ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB 809ba9b5d76SNicolas Pitre bx \reg 810ba9b5d76SNicolas Pitre#else 811ba9b5d76SNicolas Pitre mov pc, \reg 812ba9b5d76SNicolas Pitre#endif 813ba9b5d76SNicolas Pitre .endm 814ba9b5d76SNicolas Pitre 8152d2669b6SNicolas Pitre .align 5 8162d2669b6SNicolas Pitre .globl __kuser_helper_start 8172d2669b6SNicolas Pitre__kuser_helper_start: 8182d2669b6SNicolas Pitre 8192d2669b6SNicolas Pitre/* 8202d2669b6SNicolas Pitre * Reference prototype: 8212d2669b6SNicolas Pitre * 8227c612bfdSNicolas Pitre * void __kernel_memory_barrier(void) 8237c612bfdSNicolas Pitre * 8247c612bfdSNicolas Pitre * Input: 8257c612bfdSNicolas Pitre * 8267c612bfdSNicolas Pitre * lr = return address 8277c612bfdSNicolas Pitre * 8287c612bfdSNicolas Pitre * Output: 8297c612bfdSNicolas Pitre * 8307c612bfdSNicolas Pitre * none 8317c612bfdSNicolas Pitre * 8327c612bfdSNicolas Pitre * Clobbered: 8337c612bfdSNicolas Pitre * 834b49c0f24SNicolas Pitre * none 8357c612bfdSNicolas Pitre * 8367c612bfdSNicolas Pitre * Definition and user space usage example: 8377c612bfdSNicolas Pitre * 8387c612bfdSNicolas Pitre * typedef void (__kernel_dmb_t)(void); 8397c612bfdSNicolas Pitre * #define __kernel_dmb (*(__kernel_dmb_t *)0xffff0fa0) 8407c612bfdSNicolas Pitre * 8417c612bfdSNicolas Pitre * Apply any needed memory barrier to preserve consistency with data modified 8427c612bfdSNicolas Pitre * manually and __kuser_cmpxchg usage. 8437c612bfdSNicolas Pitre * 8447c612bfdSNicolas Pitre * This could be used as follows: 8457c612bfdSNicolas Pitre * 8467c612bfdSNicolas Pitre * #define __kernel_dmb() \ 8477c612bfdSNicolas Pitre * asm volatile ( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #95" \ 8486896eec0SPaul Brook * : : : "r0", "lr","cc" ) 8497c612bfdSNicolas Pitre */ 8507c612bfdSNicolas Pitre 8517c612bfdSNicolas Pitre__kuser_memory_barrier: @ 0xffff0fa0 852bac4e960SRussell King smp_dmb 853ba9b5d76SNicolas Pitre usr_ret lr 8547c612bfdSNicolas Pitre 8557c612bfdSNicolas Pitre .align 5 8567c612bfdSNicolas Pitre 8577c612bfdSNicolas Pitre/* 8587c612bfdSNicolas Pitre * Reference prototype: 8597c612bfdSNicolas Pitre * 8602d2669b6SNicolas Pitre * int __kernel_cmpxchg(int oldval, int newval, int *ptr) 8612d2669b6SNicolas Pitre * 8622d2669b6SNicolas Pitre * Input: 8632d2669b6SNicolas Pitre * 8642d2669b6SNicolas Pitre * r0 = oldval 8652d2669b6SNicolas Pitre * r1 = newval 8662d2669b6SNicolas Pitre * r2 = ptr 8672d2669b6SNicolas Pitre * lr = return address 8682d2669b6SNicolas Pitre * 8692d2669b6SNicolas Pitre * Output: 8702d2669b6SNicolas Pitre * 8712d2669b6SNicolas Pitre * r0 = returned value (zero or non-zero) 8722d2669b6SNicolas Pitre * C flag = set if r0 == 0, clear if r0 != 0 8732d2669b6SNicolas Pitre * 8742d2669b6SNicolas Pitre * Clobbered: 8752d2669b6SNicolas Pitre * 8762d2669b6SNicolas Pitre * r3, ip, flags 8772d2669b6SNicolas Pitre * 8782d2669b6SNicolas Pitre * Definition and user space usage example: 8792d2669b6SNicolas Pitre * 8802d2669b6SNicolas Pitre * typedef int (__kernel_cmpxchg_t)(int oldval, int newval, int *ptr); 8812d2669b6SNicolas Pitre * #define __kernel_cmpxchg (*(__kernel_cmpxchg_t *)0xffff0fc0) 8822d2669b6SNicolas Pitre * 8832d2669b6SNicolas Pitre * Atomically store newval in *ptr if *ptr is equal to oldval for user space. 8842d2669b6SNicolas Pitre * Return zero if *ptr was changed or non-zero if no exchange happened. 8852d2669b6SNicolas Pitre * The C flag is also set if *ptr was changed to allow for assembly 8862d2669b6SNicolas Pitre * optimization in the calling code. 8872d2669b6SNicolas Pitre * 8885964eae8SNicolas Pitre * Notes: 8895964eae8SNicolas Pitre * 8905964eae8SNicolas Pitre * - This routine already includes memory barriers as needed. 8915964eae8SNicolas Pitre * 8922d2669b6SNicolas Pitre * For example, a user space atomic_add implementation could look like this: 8932d2669b6SNicolas Pitre * 8942d2669b6SNicolas Pitre * #define atomic_add(ptr, val) \ 8952d2669b6SNicolas Pitre * ({ register unsigned int *__ptr asm("r2") = (ptr); \ 8962d2669b6SNicolas Pitre * register unsigned int __result asm("r1"); \ 8972d2669b6SNicolas Pitre * asm volatile ( \ 8982d2669b6SNicolas Pitre * "1: @ atomic_add\n\t" \ 8992d2669b6SNicolas Pitre * "ldr r0, [r2]\n\t" \ 9002d2669b6SNicolas Pitre * "mov r3, #0xffff0fff\n\t" \ 9012d2669b6SNicolas Pitre * "add lr, pc, #4\n\t" \ 9022d2669b6SNicolas Pitre * "add r1, r0, %2\n\t" \ 9032d2669b6SNicolas Pitre * "add pc, r3, #(0xffff0fc0 - 0xffff0fff)\n\t" \ 9042d2669b6SNicolas Pitre * "bcc 1b" \ 9052d2669b6SNicolas Pitre * : "=&r" (__result) \ 9062d2669b6SNicolas Pitre * : "r" (__ptr), "rIL" (val) \ 9072d2669b6SNicolas Pitre * : "r0","r3","ip","lr","cc","memory" ); \ 9082d2669b6SNicolas Pitre * __result; }) 9092d2669b6SNicolas Pitre */ 9102d2669b6SNicolas Pitre 9112d2669b6SNicolas Pitre__kuser_cmpxchg: @ 0xffff0fc0 9122d2669b6SNicolas Pitre 913dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG) 9142d2669b6SNicolas Pitre 915dcef1f63SNicolas Pitre /* 916dcef1f63SNicolas Pitre * Poor you. No fast solution possible... 917dcef1f63SNicolas Pitre * The kernel itself must perform the operation. 918dcef1f63SNicolas Pitre * A special ghost syscall is used for that (see traps.c). 919dcef1f63SNicolas Pitre */ 9205e097445SNicolas Pitre stmfd sp!, {r7, lr} 921cc20d429SRussell King ldr r7, =1f @ it's 20 bits 922cc20d429SRussell King swi __ARM_NR_cmpxchg 9235e097445SNicolas Pitre ldmfd sp!, {r7, pc} 924cc20d429SRussell King1: .word __ARM_NR_cmpxchg 925dcef1f63SNicolas Pitre 926dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6 9272d2669b6SNicolas Pitre 92849bca4c2SNicolas Pitre#ifdef CONFIG_MMU 929b49c0f24SNicolas Pitre 930b49c0f24SNicolas Pitre /* 931b49c0f24SNicolas Pitre * The only thing that can break atomicity in this cmpxchg 932b49c0f24SNicolas Pitre * implementation is either an IRQ or a data abort exception 933b49c0f24SNicolas Pitre * causing another process/thread to be scheduled in the middle 934b49c0f24SNicolas Pitre * of the critical sequence. To prevent this, code is added to 935b49c0f24SNicolas Pitre * the IRQ and data abort exception handlers to set the pc back 936b49c0f24SNicolas Pitre * to the beginning of the critical section if it is found to be 937b49c0f24SNicolas Pitre * within that critical section (see kuser_cmpxchg_fixup). 938b49c0f24SNicolas Pitre */ 939b49c0f24SNicolas Pitre1: ldr r3, [r2] @ load current val 940b49c0f24SNicolas Pitre subs r3, r3, r0 @ compare with oldval 941b49c0f24SNicolas Pitre2: streq r1, [r2] @ store newval if eq 942b49c0f24SNicolas Pitre rsbs r0, r3, #0 @ set return val and C flag 943b49c0f24SNicolas Pitre usr_ret lr 944b49c0f24SNicolas Pitre 945b49c0f24SNicolas Pitre .text 946b49c0f24SNicolas Pitrekuser_cmpxchg_fixup: 947b49c0f24SNicolas Pitre @ Called from kuser_cmpxchg_check macro. 948b49c0f24SNicolas Pitre @ r2 = address of interrupted insn (must be preserved). 949b49c0f24SNicolas Pitre @ sp = saved regs. r7 and r8 are clobbered. 950b49c0f24SNicolas Pitre @ 1b = first critical insn, 2b = last critical insn. 951b49c0f24SNicolas Pitre @ If r2 >= 1b and r2 <= 2b then saved pc_usr is set to 1b. 952b49c0f24SNicolas Pitre mov r7, #0xffff0fff 953b49c0f24SNicolas Pitre sub r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg))) 954b49c0f24SNicolas Pitre subs r8, r2, r7 955b49c0f24SNicolas Pitre rsbcss r8, r8, #(2b - 1b) 956b49c0f24SNicolas Pitre strcs r7, [sp, #S_PC] 957b49c0f24SNicolas Pitre mov pc, lr 958b49c0f24SNicolas Pitre .previous 959b49c0f24SNicolas Pitre 96049bca4c2SNicolas Pitre#else 96149bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing" 96249bca4c2SNicolas Pitre mov r0, #-1 96349bca4c2SNicolas Pitre adds r0, r0, #0 964ba9b5d76SNicolas Pitre usr_ret lr 965b49c0f24SNicolas Pitre#endif 9662d2669b6SNicolas Pitre 9672d2669b6SNicolas Pitre#else 9682d2669b6SNicolas Pitre 9697511bce4SRussell King smp_dmb 970b49c0f24SNicolas Pitre1: ldrex r3, [r2] 9712d2669b6SNicolas Pitre subs r3, r3, r0 9722d2669b6SNicolas Pitre strexeq r3, r1, [r2] 973b49c0f24SNicolas Pitre teqeq r3, #1 974b49c0f24SNicolas Pitre beq 1b 9752d2669b6SNicolas Pitre rsbs r0, r3, #0 976b49c0f24SNicolas Pitre /* beware -- each __kuser slot must be 8 instructions max */ 977f00ec48fSRussell King ALT_SMP(b __kuser_memory_barrier) 978f00ec48fSRussell King ALT_UP(usr_ret lr) 9792d2669b6SNicolas Pitre 9802d2669b6SNicolas Pitre#endif 9812d2669b6SNicolas Pitre 9822d2669b6SNicolas Pitre .align 5 9832d2669b6SNicolas Pitre 9842d2669b6SNicolas Pitre/* 9852d2669b6SNicolas Pitre * Reference prototype: 9862d2669b6SNicolas Pitre * 9872d2669b6SNicolas Pitre * int __kernel_get_tls(void) 9882d2669b6SNicolas Pitre * 9892d2669b6SNicolas Pitre * Input: 9902d2669b6SNicolas Pitre * 9912d2669b6SNicolas Pitre * lr = return address 9922d2669b6SNicolas Pitre * 9932d2669b6SNicolas Pitre * Output: 9942d2669b6SNicolas Pitre * 9952d2669b6SNicolas Pitre * r0 = TLS value 9962d2669b6SNicolas Pitre * 9972d2669b6SNicolas Pitre * Clobbered: 9982d2669b6SNicolas Pitre * 999b49c0f24SNicolas Pitre * none 10002d2669b6SNicolas Pitre * 10012d2669b6SNicolas Pitre * Definition and user space usage example: 10022d2669b6SNicolas Pitre * 10032d2669b6SNicolas Pitre * typedef int (__kernel_get_tls_t)(void); 10042d2669b6SNicolas Pitre * #define __kernel_get_tls (*(__kernel_get_tls_t *)0xffff0fe0) 10052d2669b6SNicolas Pitre * 10062d2669b6SNicolas Pitre * Get the TLS value as previously set via the __ARM_NR_set_tls syscall. 10072d2669b6SNicolas Pitre * 10082d2669b6SNicolas Pitre * This could be used as follows: 10092d2669b6SNicolas Pitre * 10102d2669b6SNicolas Pitre * #define __kernel_get_tls() \ 10112d2669b6SNicolas Pitre * ({ register unsigned int __val asm("r0"); \ 10122d2669b6SNicolas Pitre * asm( "mov r0, #0xffff0fff; mov lr, pc; sub pc, r0, #31" \ 10132d2669b6SNicolas Pitre * : "=r" (__val) : : "lr","cc" ); \ 10142d2669b6SNicolas Pitre * __val; }) 10152d2669b6SNicolas Pitre */ 10162d2669b6SNicolas Pitre 10172d2669b6SNicolas Pitre__kuser_get_tls: @ 0xffff0fe0 1018f159f4edSTony Lindgren ldr r0, [pc, #(16 - 8)] @ read TLS, set in kuser_get_tls_init 1019ba9b5d76SNicolas Pitre usr_ret lr 1020f159f4edSTony Lindgren mrc p15, 0, r0, c13, c0, 3 @ 0xffff0fe8 hardware TLS code 1021f159f4edSTony Lindgren .rep 4 1022f159f4edSTony Lindgren .word 0 @ 0xffff0ff0 software TLS value, then 1023f159f4edSTony Lindgren .endr @ pad up to __kuser_helper_version 10242d2669b6SNicolas Pitre 10252d2669b6SNicolas Pitre/* 10262d2669b6SNicolas Pitre * Reference declaration: 10272d2669b6SNicolas Pitre * 10282d2669b6SNicolas Pitre * extern unsigned int __kernel_helper_version; 10292d2669b6SNicolas Pitre * 10302d2669b6SNicolas Pitre * Definition and user space usage example: 10312d2669b6SNicolas Pitre * 10322d2669b6SNicolas Pitre * #define __kernel_helper_version (*(unsigned int *)0xffff0ffc) 10332d2669b6SNicolas Pitre * 10342d2669b6SNicolas Pitre * User space may read this to determine the curent number of helpers 10352d2669b6SNicolas Pitre * available. 10362d2669b6SNicolas Pitre */ 10372d2669b6SNicolas Pitre 10382d2669b6SNicolas Pitre__kuser_helper_version: @ 0xffff0ffc 10392d2669b6SNicolas Pitre .word ((__kuser_helper_end - __kuser_helper_start) >> 5) 10402d2669b6SNicolas Pitre 10412d2669b6SNicolas Pitre .globl __kuser_helper_end 10422d2669b6SNicolas Pitre__kuser_helper_end: 10432d2669b6SNicolas Pitre 1044b86040a5SCatalin Marinas THUMB( .thumb ) 10452d2669b6SNicolas Pitre 10461da177e4SLinus Torvalds/* 10471da177e4SLinus Torvalds * Vector stubs. 10481da177e4SLinus Torvalds * 10497933523dSRussell King * This code is copied to 0xffff0200 so we can use branches in the 10507933523dSRussell King * vectors, rather than ldr's. Note that this code must not 10517933523dSRussell King * exceed 0x300 bytes. 10521da177e4SLinus Torvalds * 10531da177e4SLinus Torvalds * Common stub entry macro: 10541da177e4SLinus Torvalds * Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 1055ccea7a19SRussell King * 1056ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address 1057ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler. 10581da177e4SLinus Torvalds */ 1059b7ec4795SNicolas Pitre .macro vector_stub, name, mode, correction=0 10601da177e4SLinus Torvalds .align 5 10611da177e4SLinus Torvalds 10621da177e4SLinus Torvaldsvector_\name: 10631da177e4SLinus Torvalds .if \correction 10641da177e4SLinus Torvalds sub lr, lr, #\correction 10651da177e4SLinus Torvalds .endif 10661da177e4SLinus Torvalds 1067ccea7a19SRussell King @ 1068ccea7a19SRussell King @ Save r0, lr_<exception> (parent PC) and spsr_<exception> 1069ccea7a19SRussell King @ (parent CPSR) 1070ccea7a19SRussell King @ 1071ccea7a19SRussell King stmia sp, {r0, lr} @ save r0, lr 1072ccea7a19SRussell King mrs lr, spsr 1073ccea7a19SRussell King str lr, [sp, #8] @ save spsr 1074ccea7a19SRussell King 1075ccea7a19SRussell King @ 1076ccea7a19SRussell King @ Prepare for SVC32 mode. IRQs remain disabled. 1077ccea7a19SRussell King @ 1078ccea7a19SRussell King mrs r0, cpsr 1079b86040a5SCatalin Marinas eor r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE) 1080ccea7a19SRussell King msr spsr_cxsf, r0 1081ccea7a19SRussell King 1082ccea7a19SRussell King @ 1083ccea7a19SRussell King @ the branch table must immediately follow this code 1084ccea7a19SRussell King @ 1085ccea7a19SRussell King and lr, lr, #0x0f 1086b86040a5SCatalin Marinas THUMB( adr r0, 1f ) 1087b86040a5SCatalin Marinas THUMB( ldr lr, [r0, lr, lsl #2] ) 1088b7ec4795SNicolas Pitre mov r0, sp 1089b86040a5SCatalin Marinas ARM( ldr lr, [pc, lr, lsl #2] ) 1090ccea7a19SRussell King movs pc, lr @ branch to handler in SVC mode 109193ed3970SCatalin MarinasENDPROC(vector_\name) 109288987ef9SCatalin Marinas 109388987ef9SCatalin Marinas .align 2 109488987ef9SCatalin Marinas @ handler addresses follow this label 109588987ef9SCatalin Marinas1: 10961da177e4SLinus Torvalds .endm 10971da177e4SLinus Torvalds 10987933523dSRussell King .globl __stubs_start 10991da177e4SLinus Torvalds__stubs_start: 11001da177e4SLinus Torvalds/* 11011da177e4SLinus Torvalds * Interrupt dispatcher 11021da177e4SLinus Torvalds */ 1103b7ec4795SNicolas Pitre vector_stub irq, IRQ_MODE, 4 11041da177e4SLinus Torvalds 11051da177e4SLinus Torvalds .long __irq_usr @ 0 (USR_26 / USR_32) 11061da177e4SLinus Torvalds .long __irq_invalid @ 1 (FIQ_26 / FIQ_32) 11071da177e4SLinus Torvalds .long __irq_invalid @ 2 (IRQ_26 / IRQ_32) 11081da177e4SLinus Torvalds .long __irq_svc @ 3 (SVC_26 / SVC_32) 11091da177e4SLinus Torvalds .long __irq_invalid @ 4 11101da177e4SLinus Torvalds .long __irq_invalid @ 5 11111da177e4SLinus Torvalds .long __irq_invalid @ 6 11121da177e4SLinus Torvalds .long __irq_invalid @ 7 11131da177e4SLinus Torvalds .long __irq_invalid @ 8 11141da177e4SLinus Torvalds .long __irq_invalid @ 9 11151da177e4SLinus Torvalds .long __irq_invalid @ a 11161da177e4SLinus Torvalds .long __irq_invalid @ b 11171da177e4SLinus Torvalds .long __irq_invalid @ c 11181da177e4SLinus Torvalds .long __irq_invalid @ d 11191da177e4SLinus Torvalds .long __irq_invalid @ e 11201da177e4SLinus Torvalds .long __irq_invalid @ f 11211da177e4SLinus Torvalds 11221da177e4SLinus Torvalds/* 11231da177e4SLinus Torvalds * Data abort dispatcher 11241da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 11251da177e4SLinus Torvalds */ 1126b7ec4795SNicolas Pitre vector_stub dabt, ABT_MODE, 8 11271da177e4SLinus Torvalds 11281da177e4SLinus Torvalds .long __dabt_usr @ 0 (USR_26 / USR_32) 11291da177e4SLinus Torvalds .long __dabt_invalid @ 1 (FIQ_26 / FIQ_32) 11301da177e4SLinus Torvalds .long __dabt_invalid @ 2 (IRQ_26 / IRQ_32) 11311da177e4SLinus Torvalds .long __dabt_svc @ 3 (SVC_26 / SVC_32) 11321da177e4SLinus Torvalds .long __dabt_invalid @ 4 11331da177e4SLinus Torvalds .long __dabt_invalid @ 5 11341da177e4SLinus Torvalds .long __dabt_invalid @ 6 11351da177e4SLinus Torvalds .long __dabt_invalid @ 7 11361da177e4SLinus Torvalds .long __dabt_invalid @ 8 11371da177e4SLinus Torvalds .long __dabt_invalid @ 9 11381da177e4SLinus Torvalds .long __dabt_invalid @ a 11391da177e4SLinus Torvalds .long __dabt_invalid @ b 11401da177e4SLinus Torvalds .long __dabt_invalid @ c 11411da177e4SLinus Torvalds .long __dabt_invalid @ d 11421da177e4SLinus Torvalds .long __dabt_invalid @ e 11431da177e4SLinus Torvalds .long __dabt_invalid @ f 11441da177e4SLinus Torvalds 11451da177e4SLinus Torvalds/* 11461da177e4SLinus Torvalds * Prefetch abort dispatcher 11471da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC 11481da177e4SLinus Torvalds */ 1149b7ec4795SNicolas Pitre vector_stub pabt, ABT_MODE, 4 11501da177e4SLinus Torvalds 11511da177e4SLinus Torvalds .long __pabt_usr @ 0 (USR_26 / USR_32) 11521da177e4SLinus Torvalds .long __pabt_invalid @ 1 (FIQ_26 / FIQ_32) 11531da177e4SLinus Torvalds .long __pabt_invalid @ 2 (IRQ_26 / IRQ_32) 11541da177e4SLinus Torvalds .long __pabt_svc @ 3 (SVC_26 / SVC_32) 11551da177e4SLinus Torvalds .long __pabt_invalid @ 4 11561da177e4SLinus Torvalds .long __pabt_invalid @ 5 11571da177e4SLinus Torvalds .long __pabt_invalid @ 6 11581da177e4SLinus Torvalds .long __pabt_invalid @ 7 11591da177e4SLinus Torvalds .long __pabt_invalid @ 8 11601da177e4SLinus Torvalds .long __pabt_invalid @ 9 11611da177e4SLinus Torvalds .long __pabt_invalid @ a 11621da177e4SLinus Torvalds .long __pabt_invalid @ b 11631da177e4SLinus Torvalds .long __pabt_invalid @ c 11641da177e4SLinus Torvalds .long __pabt_invalid @ d 11651da177e4SLinus Torvalds .long __pabt_invalid @ e 11661da177e4SLinus Torvalds .long __pabt_invalid @ f 11671da177e4SLinus Torvalds 11681da177e4SLinus Torvalds/* 11691da177e4SLinus Torvalds * Undef instr entry dispatcher 11701da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC 11711da177e4SLinus Torvalds */ 1172b7ec4795SNicolas Pitre vector_stub und, UND_MODE 11731da177e4SLinus Torvalds 11741da177e4SLinus Torvalds .long __und_usr @ 0 (USR_26 / USR_32) 11751da177e4SLinus Torvalds .long __und_invalid @ 1 (FIQ_26 / FIQ_32) 11761da177e4SLinus Torvalds .long __und_invalid @ 2 (IRQ_26 / IRQ_32) 11771da177e4SLinus Torvalds .long __und_svc @ 3 (SVC_26 / SVC_32) 11781da177e4SLinus Torvalds .long __und_invalid @ 4 11791da177e4SLinus Torvalds .long __und_invalid @ 5 11801da177e4SLinus Torvalds .long __und_invalid @ 6 11811da177e4SLinus Torvalds .long __und_invalid @ 7 11821da177e4SLinus Torvalds .long __und_invalid @ 8 11831da177e4SLinus Torvalds .long __und_invalid @ 9 11841da177e4SLinus Torvalds .long __und_invalid @ a 11851da177e4SLinus Torvalds .long __und_invalid @ b 11861da177e4SLinus Torvalds .long __und_invalid @ c 11871da177e4SLinus Torvalds .long __und_invalid @ d 11881da177e4SLinus Torvalds .long __und_invalid @ e 11891da177e4SLinus Torvalds .long __und_invalid @ f 11901da177e4SLinus Torvalds 11911da177e4SLinus Torvalds .align 5 11921da177e4SLinus Torvalds 11931da177e4SLinus Torvalds/*============================================================================= 11941da177e4SLinus Torvalds * Undefined FIQs 11951da177e4SLinus Torvalds *----------------------------------------------------------------------------- 11961da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC 11971da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg. 11981da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register... brain 11991da177e4SLinus Torvalds * damage alert! I don't think that we can execute any code in here in any 12001da177e4SLinus Torvalds * other mode than FIQ... Ok you can switch to another mode, but you can't 12011da177e4SLinus Torvalds * get out of that mode without clobbering one register. 12021da177e4SLinus Torvalds */ 12031da177e4SLinus Torvaldsvector_fiq: 12041da177e4SLinus Torvalds disable_fiq 12051da177e4SLinus Torvalds subs pc, lr, #4 12061da177e4SLinus Torvalds 12071da177e4SLinus Torvalds/*============================================================================= 12081da177e4SLinus Torvalds * Address exception handler 12091da177e4SLinus Torvalds *----------------------------------------------------------------------------- 12101da177e4SLinus Torvalds * These aren't too critical. 12111da177e4SLinus Torvalds * (they're not supposed to happen, and won't happen in 32-bit data mode). 12121da177e4SLinus Torvalds */ 12131da177e4SLinus Torvalds 12141da177e4SLinus Torvaldsvector_addrexcptn: 12151da177e4SLinus Torvalds b vector_addrexcptn 12161da177e4SLinus Torvalds 12171da177e4SLinus Torvalds/* 12181da177e4SLinus Torvalds * We group all the following data together to optimise 12191da177e4SLinus Torvalds * for CPUs with separate I & D caches. 12201da177e4SLinus Torvalds */ 12211da177e4SLinus Torvalds .align 5 12221da177e4SLinus Torvalds 12231da177e4SLinus Torvalds.LCvswi: 12241da177e4SLinus Torvalds .word vector_swi 12251da177e4SLinus Torvalds 12267933523dSRussell King .globl __stubs_end 12271da177e4SLinus Torvalds__stubs_end: 12281da177e4SLinus Torvalds 12297933523dSRussell King .equ stubs_offset, __vectors_start + 0x200 - __stubs_start 12301da177e4SLinus Torvalds 12317933523dSRussell King .globl __vectors_start 12327933523dSRussell King__vectors_start: 1233b86040a5SCatalin Marinas ARM( swi SYS_ERROR0 ) 1234b86040a5SCatalin Marinas THUMB( svc #0 ) 1235b86040a5SCatalin Marinas THUMB( nop ) 1236b86040a5SCatalin Marinas W(b) vector_und + stubs_offset 1237b86040a5SCatalin Marinas W(ldr) pc, .LCvswi + stubs_offset 1238b86040a5SCatalin Marinas W(b) vector_pabt + stubs_offset 1239b86040a5SCatalin Marinas W(b) vector_dabt + stubs_offset 1240b86040a5SCatalin Marinas W(b) vector_addrexcptn + stubs_offset 1241b86040a5SCatalin Marinas W(b) vector_irq + stubs_offset 1242b86040a5SCatalin Marinas W(b) vector_fiq + stubs_offset 12431da177e4SLinus Torvalds 12447933523dSRussell King .globl __vectors_end 12457933523dSRussell King__vectors_end: 12461da177e4SLinus Torvalds 12471da177e4SLinus Torvalds .data 12481da177e4SLinus Torvalds 12491da177e4SLinus Torvalds .globl cr_alignment 12501da177e4SLinus Torvalds .globl cr_no_alignment 12511da177e4SLinus Torvaldscr_alignment: 12521da177e4SLinus Torvalds .space 4 12531da177e4SLinus Torvaldscr_no_alignment: 12541da177e4SLinus Torvalds .space 4 1255*52108641Seric miao 1256*52108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER 1257*52108641Seric miao .globl handle_arch_irq 1258*52108641Seric miaohandle_arch_irq: 1259*52108641Seric miao .space 4 1260*52108641Seric miao#endif 1261