xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision 4c301f9b6a94bb383089bc847083e287e9bfc96e)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
189b9cf81aSPaul Gortmaker#include <linux/init.h>
199b9cf81aSPaul Gortmaker
206f6f6a70SRob Herring#include <asm/assembler.h>
21f09b9979SNicolas Pitre#include <asm/memory.h>
22753790e7SRussell King#include <asm/glue-df.h>
23753790e7SRussell King#include <asm/glue-pf.h>
241da177e4SLinus Torvalds#include <asm/vfpmacros.h>
25*4c301f9bSPalmer Dabbelt#ifndef CONFIG_GENERIC_IRQ_MULTI_HANDLER
26a09e64fbSRussell King#include <mach/entry-macro.S>
27243c8654SRob Herring#endif
28d6551e88SRussell King#include <asm/thread_notify.h>
29c4c5716eSCatalin Marinas#include <asm/unwind.h>
30cc20d429SRussell King#include <asm/unistd.h>
31f159f4edSTony Lindgren#include <asm/tls.h>
329f97da78SDavid Howells#include <asm/system_info.h>
331da177e4SLinus Torvalds
341da177e4SLinus Torvalds#include "entry-header.S"
35cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
36a0266c21SWang Nan#include <asm/probes.h>
371da177e4SLinus Torvalds
381da177e4SLinus Torvalds/*
39d9600c99SRussell King * Interrupt handling.
40187a51adSRussell King */
41187a51adSRussell King	.macro	irq_handler
42*4c301f9bSPalmer Dabbelt#ifdef CONFIG_GENERIC_IRQ_MULTI_HANDLER
43d9600c99SRussell King	ldr	r1, =handle_arch_irq
4452108641Seric miao	mov	r0, sp
4514327c66SRussell King	badr	lr, 9997f
46abeb24aeSMarc Zyngier	ldr	pc, [r1]
47abeb24aeSMarc Zyngier#else
48cd544ce7SMagnus Damm	arch_irq_handler_default
49abeb24aeSMarc Zyngier#endif
50f00ec48fSRussell King9997:
51187a51adSRussell King	.endm
52187a51adSRussell King
53ac8b9c1cSRussell King	.macro	pabt_helper
548dfe7ac9SRussell King	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
55ac8b9c1cSRussell King#ifdef MULTI_PABORT
560402beceSRussell King	ldr	ip, .LCprocfns
57ac8b9c1cSRussell King	mov	lr, pc
580402beceSRussell King	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
59ac8b9c1cSRussell King#else
60ac8b9c1cSRussell King	bl	CPU_PABORT_HANDLER
61ac8b9c1cSRussell King#endif
62ac8b9c1cSRussell King	.endm
63ac8b9c1cSRussell King
64ac8b9c1cSRussell King	.macro	dabt_helper
65ac8b9c1cSRussell King
66ac8b9c1cSRussell King	@
67ac8b9c1cSRussell King	@ Call the processor-specific abort handler:
68ac8b9c1cSRussell King	@
69da740472SRussell King	@  r2 - pt_regs
703e287becSRussell King	@  r4 - aborted context pc
713e287becSRussell King	@  r5 - aborted context psr
72ac8b9c1cSRussell King	@
73ac8b9c1cSRussell King	@ The abort handler must return the aborted address in r0, and
74ac8b9c1cSRussell King	@ the fault status register in r1.  r9 must be preserved.
75ac8b9c1cSRussell King	@
76ac8b9c1cSRussell King#ifdef MULTI_DABORT
770402beceSRussell King	ldr	ip, .LCprocfns
78ac8b9c1cSRussell King	mov	lr, pc
790402beceSRussell King	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
80ac8b9c1cSRussell King#else
81ac8b9c1cSRussell King	bl	CPU_DABORT_HANDLER
82ac8b9c1cSRussell King#endif
83ac8b9c1cSRussell King	.endm
84ac8b9c1cSRussell King
85c6089061SRussell King	.section	.entry.text,"ax",%progbits
86785d3cd2SNicolas Pitre
87187a51adSRussell King/*
881da177e4SLinus Torvalds * Invalid mode handlers
891da177e4SLinus Torvalds */
90ccea7a19SRussell King	.macro	inv_entry, reason
915745eef6SRussell King	sub	sp, sp, #PT_REGS_SIZE
92b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
93b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
94b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
95b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
961da177e4SLinus Torvalds	mov	r1, #\reason
971da177e4SLinus Torvalds	.endm
981da177e4SLinus Torvalds
991da177e4SLinus Torvalds__pabt_invalid:
100ccea7a19SRussell King	inv_entry BAD_PREFETCH
101ccea7a19SRussell King	b	common_invalid
10293ed3970SCatalin MarinasENDPROC(__pabt_invalid)
1031da177e4SLinus Torvalds
1041da177e4SLinus Torvalds__dabt_invalid:
105ccea7a19SRussell King	inv_entry BAD_DATA
106ccea7a19SRussell King	b	common_invalid
10793ed3970SCatalin MarinasENDPROC(__dabt_invalid)
1081da177e4SLinus Torvalds
1091da177e4SLinus Torvalds__irq_invalid:
110ccea7a19SRussell King	inv_entry BAD_IRQ
111ccea7a19SRussell King	b	common_invalid
11293ed3970SCatalin MarinasENDPROC(__irq_invalid)
1131da177e4SLinus Torvalds
1141da177e4SLinus Torvalds__und_invalid:
115ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
1161da177e4SLinus Torvalds
117ccea7a19SRussell King	@
118ccea7a19SRussell King	@ XXX fall through to common_invalid
119ccea7a19SRussell King	@
120ccea7a19SRussell King
121ccea7a19SRussell King@
122ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
123ccea7a19SRussell King@
124ccea7a19SRussell Kingcommon_invalid:
125ccea7a19SRussell King	zero_fp
126ccea7a19SRussell King
127ccea7a19SRussell King	ldmia	r0, {r4 - r6}
128ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
129ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
130ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
131ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
132ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
133ccea7a19SRussell King
1341da177e4SLinus Torvalds	mov	r0, sp
1351da177e4SLinus Torvalds	b	bad_mode
13693ed3970SCatalin MarinasENDPROC(__und_invalid)
1371da177e4SLinus Torvalds
1381da177e4SLinus Torvalds/*
1391da177e4SLinus Torvalds * SVC mode handlers
1401da177e4SLinus Torvalds */
1412dede2d8SNicolas Pitre
1422dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1432dede2d8SNicolas Pitre#define SPFIX(code...) code
1442dede2d8SNicolas Pitre#else
1452dede2d8SNicolas Pitre#define SPFIX(code...)
1462dede2d8SNicolas Pitre#endif
1472dede2d8SNicolas Pitre
1482190fed6SRussell King	.macro	svc_entry, stack_hole=0, trace=1, uaccess=1
149c4c5716eSCatalin Marinas UNWIND(.fnstart		)
150c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
151e6a9dc61SRussell King	sub	sp, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
152b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
153b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
154b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
155b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
156b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
157b86040a5SCatalin Marinas#else
1582dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
159b86040a5SCatalin Marinas#endif
160b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
161b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
162ccea7a19SRussell King
163b059bdc3SRussell King	ldmia	r0, {r3 - r5}
164b059bdc3SRussell King	add	r7, sp, #S_SP - 4	@ here for interlock avoidance
165b059bdc3SRussell King	mov	r6, #-1			@  ""  ""      ""       ""
166e6a9dc61SRussell King	add	r2, sp, #(SVC_REGS_SIZE + \stack_hole - 4)
167b059bdc3SRussell King SPFIX(	addeq	r2, r2, #4	)
168b059bdc3SRussell King	str	r3, [sp, #-4]!		@ save the "real" r0 copied
169ccea7a19SRussell King					@ from the exception stack
170ccea7a19SRussell King
171b059bdc3SRussell King	mov	r3, lr
1721da177e4SLinus Torvalds
1731da177e4SLinus Torvalds	@
1741da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1751da177e4SLinus Torvalds	@
176b059bdc3SRussell King	@  r2 - sp_svc
177b059bdc3SRussell King	@  r3 - lr_svc
178b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
179b059bdc3SRussell King	@  r5 - spsr_<exception>
180b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
1811da177e4SLinus Torvalds	@
182b059bdc3SRussell King	stmia	r7, {r2 - r6}
183f2741b78SRussell King
184e6978e4bSRussell King	get_thread_info tsk
185e6978e4bSRussell King	ldr	r0, [tsk, #TI_ADDR_LIMIT]
186e6978e4bSRussell King	mov	r1, #TASK_SIZE
187e6978e4bSRussell King	str	r1, [tsk, #TI_ADDR_LIMIT]
188e6978e4bSRussell King	str	r0, [sp, #SVC_ADDR_LIMIT]
189e6978e4bSRussell King
1902190fed6SRussell King	uaccess_save r0
1912190fed6SRussell King	.if \uaccess
1922190fed6SRussell King	uaccess_disable r0
1932190fed6SRussell King	.endif
1942190fed6SRussell King
195c0e7f7eeSDaniel Thompson	.if \trace
196f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
197f2741b78SRussell King	bl	trace_hardirqs_off
198f2741b78SRussell King#endif
199c0e7f7eeSDaniel Thompson	.endif
2001da177e4SLinus Torvalds	.endm
2011da177e4SLinus Torvalds
2021da177e4SLinus Torvalds	.align	5
2031da177e4SLinus Torvalds__dabt_svc:
2042190fed6SRussell King	svc_entry uaccess=0
2051da177e4SLinus Torvalds	mov	r2, sp
206da740472SRussell King	dabt_helper
207e16b31bfSMarc Zyngier THUMB(	ldr	r5, [sp, #S_PSR]	)	@ potentially updated CPSR
208b059bdc3SRussell King	svc_exit r5				@ return from exception
209c4c5716eSCatalin Marinas UNWIND(.fnend		)
21093ed3970SCatalin MarinasENDPROC(__dabt_svc)
2111da177e4SLinus Torvalds
2121da177e4SLinus Torvalds	.align	5
2131da177e4SLinus Torvalds__irq_svc:
214ccea7a19SRussell King	svc_entry
2151613cc11SRussell King	irq_handler
2161613cc11SRussell King
2171da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
218706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
219706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
22028fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
22128fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2221da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2231da177e4SLinus Torvalds	blne	svc_preempt
2241da177e4SLinus Torvalds#endif
22530891c90SRussell King
2269b56febeSRussell King	svc_exit r5, irq = 1			@ return from exception
227c4c5716eSCatalin Marinas UNWIND(.fnend		)
22893ed3970SCatalin MarinasENDPROC(__irq_svc)
2291da177e4SLinus Torvalds
2301da177e4SLinus Torvalds	.ltorg
2311da177e4SLinus Torvalds
2321da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2331da177e4SLinus Torvaldssvc_preempt:
23428fab1a2SRussell King	mov	r8, lr
2351da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
236706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2371da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2386ebbf2ceSRussell King	reteq	r8				@ go again
2391da177e4SLinus Torvalds	b	1b
2401da177e4SLinus Torvalds#endif
2411da177e4SLinus Torvalds
24215ac49b6SRussell King__und_fault:
24315ac49b6SRussell King	@ Correct the PC such that it is pointing at the instruction
24415ac49b6SRussell King	@ which caused the fault.  If the faulting instruction was ARM
24515ac49b6SRussell King	@ the PC will be pointing at the next instruction, and have to
24615ac49b6SRussell King	@ subtract 4.  Otherwise, it is Thumb, and the PC will be
24715ac49b6SRussell King	@ pointing at the second half of the Thumb instruction.  We
24815ac49b6SRussell King	@ have to subtract 2.
24915ac49b6SRussell King	ldr	r2, [r0, #S_PC]
25015ac49b6SRussell King	sub	r2, r2, r1
25115ac49b6SRussell King	str	r2, [r0, #S_PC]
25215ac49b6SRussell King	b	do_undefinstr
25315ac49b6SRussell KingENDPROC(__und_fault)
25415ac49b6SRussell King
2551da177e4SLinus Torvalds	.align	5
2561da177e4SLinus Torvalds__und_svc:
257d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
258d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
259d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
260d30a0c8bSNicolas Pitre	@ the saved context.
261a0266c21SWang Nan	svc_entry MAX_STACK_SIZE
262d30a0c8bSNicolas Pitre#else
263ccea7a19SRussell King	svc_entry
264d30a0c8bSNicolas Pitre#endif
2651da177e4SLinus Torvalds	@
2661da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2671da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2681da177e4SLinus Torvalds	@ this as a real undefined instruction
2691da177e4SLinus Torvalds	@
2701da177e4SLinus Torvalds	@  r0 - instruction
2711da177e4SLinus Torvalds	@
27283e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL
273b059bdc3SRussell King	ldr	r0, [r4, #-4]
27483e686eaSCatalin Marinas#else
27515ac49b6SRussell King	mov	r1, #2
276b059bdc3SRussell King	ldrh	r0, [r4, #-2]			@ Thumb instruction at LR - 2
27785519189SDave Martin	cmp	r0, #0xe800			@ 32-bit instruction if xx >= 0
27815ac49b6SRussell King	blo	__und_svc_fault
27915ac49b6SRussell King	ldrh	r9, [r4]			@ bottom 16 bits
28015ac49b6SRussell King	add	r4, r4, #2
28115ac49b6SRussell King	str	r4, [sp, #S_PC]
28215ac49b6SRussell King	orr	r0, r9, r0, lsl #16
28383e686eaSCatalin Marinas#endif
28414327c66SRussell King	badr	r9, __und_svc_finish
285b059bdc3SRussell King	mov	r2, r4
2861da177e4SLinus Torvalds	bl	call_fpe
2871da177e4SLinus Torvalds
28815ac49b6SRussell King	mov	r1, #4				@ PC correction to apply
28915ac49b6SRussell King__und_svc_fault:
2901da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
29115ac49b6SRussell King	bl	__und_fault
2921da177e4SLinus Torvalds
29315ac49b6SRussell King__und_svc_finish:
29487eed3c7SRussell King	get_thread_info tsk
295b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr
296b059bdc3SRussell King	svc_exit r5				@ return from exception
297c4c5716eSCatalin Marinas UNWIND(.fnend		)
29893ed3970SCatalin MarinasENDPROC(__und_svc)
2991da177e4SLinus Torvalds
3001da177e4SLinus Torvalds	.align	5
3011da177e4SLinus Torvalds__pabt_svc:
302ccea7a19SRussell King	svc_entry
3034fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
3048dfe7ac9SRussell King	pabt_helper
305b059bdc3SRussell King	svc_exit r5				@ return from exception
306c4c5716eSCatalin Marinas UNWIND(.fnend		)
30793ed3970SCatalin MarinasENDPROC(__pabt_svc)
3081da177e4SLinus Torvalds
3091da177e4SLinus Torvalds	.align	5
310c0e7f7eeSDaniel Thompson__fiq_svc:
311c0e7f7eeSDaniel Thompson	svc_entry trace=0
312c0e7f7eeSDaniel Thompson	mov	r0, sp				@ struct pt_regs *regs
313c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
314c0e7f7eeSDaniel Thompson	svc_exit_via_fiq
315c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
316c0e7f7eeSDaniel ThompsonENDPROC(__fiq_svc)
317c0e7f7eeSDaniel Thompson
318c0e7f7eeSDaniel Thompson	.align	5
31949f680eaSRussell King.LCcralign:
32049f680eaSRussell King	.word	cr_alignment
32148d7927bSPaul Brook#ifdef MULTI_DABORT
3221da177e4SLinus Torvalds.LCprocfns:
3231da177e4SLinus Torvalds	.word	processor
3241da177e4SLinus Torvalds#endif
3251da177e4SLinus Torvalds.LCfp:
3261da177e4SLinus Torvalds	.word	fp_enter
3271da177e4SLinus Torvalds
3281da177e4SLinus Torvalds/*
329c0e7f7eeSDaniel Thompson * Abort mode handlers
330c0e7f7eeSDaniel Thompson */
331c0e7f7eeSDaniel Thompson
332c0e7f7eeSDaniel Thompson@
333c0e7f7eeSDaniel Thompson@ Taking a FIQ in abort mode is similar to taking a FIQ in SVC mode
334c0e7f7eeSDaniel Thompson@ and reuses the same macros. However in abort mode we must also
335c0e7f7eeSDaniel Thompson@ save/restore lr_abt and spsr_abt to make nested aborts safe.
336c0e7f7eeSDaniel Thompson@
337c0e7f7eeSDaniel Thompson	.align 5
338c0e7f7eeSDaniel Thompson__fiq_abt:
339c0e7f7eeSDaniel Thompson	svc_entry trace=0
340c0e7f7eeSDaniel Thompson
341c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
342c0e7f7eeSDaniel Thompson THUMB( mov	r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
343c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
344c0e7f7eeSDaniel Thompson	mov	r1, lr		@ Save lr_abt
345c0e7f7eeSDaniel Thompson	mrs	r2, spsr	@ Save spsr_abt, abort is now safe
346c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
347c0e7f7eeSDaniel Thompson THUMB( mov	r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
348c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
349c0e7f7eeSDaniel Thompson	stmfd	sp!, {r1 - r2}
350c0e7f7eeSDaniel Thompson
351c0e7f7eeSDaniel Thompson	add	r0, sp, #8			@ struct pt_regs *regs
352c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
353c0e7f7eeSDaniel Thompson
354c0e7f7eeSDaniel Thompson	ldmfd	sp!, {r1 - r2}
355c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
356c0e7f7eeSDaniel Thompson THUMB( mov	r0, #ABT_MODE | PSR_I_BIT | PSR_F_BIT )
357c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
358c0e7f7eeSDaniel Thompson	mov	lr, r1		@ Restore lr_abt, abort is unsafe
359c0e7f7eeSDaniel Thompson	msr	spsr_cxsf, r2	@ Restore spsr_abt
360c0e7f7eeSDaniel Thompson ARM(	msr	cpsr_c, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
361c0e7f7eeSDaniel Thompson THUMB( mov	r0, #SVC_MODE | PSR_I_BIT | PSR_F_BIT )
362c0e7f7eeSDaniel Thompson THUMB( msr	cpsr_c, r0 )
363c0e7f7eeSDaniel Thompson
364c0e7f7eeSDaniel Thompson	svc_exit_via_fiq
365c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
366c0e7f7eeSDaniel ThompsonENDPROC(__fiq_abt)
367c0e7f7eeSDaniel Thompson
368c0e7f7eeSDaniel Thompson/*
3691da177e4SLinus Torvalds * User mode handlers
3702dede2d8SNicolas Pitre *
3715745eef6SRussell King * EABI note: sp_svc is always 64-bit aligned here, so should PT_REGS_SIZE
3721da177e4SLinus Torvalds */
3732dede2d8SNicolas Pitre
3745745eef6SRussell King#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (PT_REGS_SIZE & 7)
3752dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3762dede2d8SNicolas Pitre#endif
3772dede2d8SNicolas Pitre
3782190fed6SRussell King	.macro	usr_entry, trace=1, uaccess=1
379c4c5716eSCatalin Marinas UNWIND(.fnstart	)
380c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
3815745eef6SRussell King	sub	sp, sp, #PT_REGS_SIZE
382b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
383b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
384ccea7a19SRussell King
385195b58adSRussell King ATRAP(	mrc	p15, 0, r7, c1, c0, 0)
386195b58adSRussell King ATRAP(	ldr	r8, .LCcralign)
387195b58adSRussell King
388b059bdc3SRussell King	ldmia	r0, {r3 - r5}
389ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
390b059bdc3SRussell King	mov	r6, #-1			@  ""  ""     ""        ""
391ccea7a19SRussell King
392b059bdc3SRussell King	str	r3, [sp]		@ save the "real" r0 copied
393ccea7a19SRussell King					@ from the exception stack
3941da177e4SLinus Torvalds
395195b58adSRussell King ATRAP(	ldr	r8, [r8, #0])
396195b58adSRussell King
3971da177e4SLinus Torvalds	@
3981da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3991da177e4SLinus Torvalds	@
400b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
401b059bdc3SRussell King	@  r5 - spsr_<exception>
402b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
4031da177e4SLinus Torvalds	@
4041da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
4051da177e4SLinus Torvalds	@
406b059bdc3SRussell King	stmia	r0, {r4 - r6}
407b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
408b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
4091da177e4SLinus Torvalds
4102190fed6SRussell King	.if \uaccess
4112190fed6SRussell King	uaccess_disable ip
4122190fed6SRussell King	.endif
4132190fed6SRussell King
4141da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
415195b58adSRussell King ATRAP(	teq	r8, r7)
416195b58adSRussell King ATRAP( mcrne	p15, 0, r8, c1, c0, 0)
4171da177e4SLinus Torvalds
4181da177e4SLinus Torvalds	@
4191da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
4201da177e4SLinus Torvalds	@
4211da177e4SLinus Torvalds	zero_fp
422f2741b78SRussell King
423c0e7f7eeSDaniel Thompson	.if	\trace
42411b8b25cSRussell King#ifdef CONFIG_TRACE_IRQFLAGS
425f2741b78SRussell King	bl	trace_hardirqs_off
426f2741b78SRussell King#endif
427b0088480SKevin Hilman	ct_user_exit save = 0
428c0e7f7eeSDaniel Thompson	.endif
4291da177e4SLinus Torvalds	.endm
4301da177e4SLinus Torvalds
431b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
432db695c05SRussell King#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS)
433b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
434b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
435b49c0f24SNicolas Pitre#else
436b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
437b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
438b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
439b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
440b059bdc3SRussell King	cmp	r4, #TASK_SIZE
44140fb79c8SNicolas Pitre	blhs	kuser_cmpxchg64_fixup
442b49c0f24SNicolas Pitre#endif
443b49c0f24SNicolas Pitre#endif
444b49c0f24SNicolas Pitre	.endm
445b49c0f24SNicolas Pitre
4461da177e4SLinus Torvalds	.align	5
4471da177e4SLinus Torvalds__dabt_usr:
4482190fed6SRussell King	usr_entry uaccess=0
449b49c0f24SNicolas Pitre	kuser_cmpxchg_check
4501da177e4SLinus Torvalds	mov	r2, sp
451da740472SRussell King	dabt_helper
452da740472SRussell King	b	ret_from_exception
453c4c5716eSCatalin Marinas UNWIND(.fnend		)
45493ed3970SCatalin MarinasENDPROC(__dabt_usr)
4551da177e4SLinus Torvalds
4561da177e4SLinus Torvalds	.align	5
4571da177e4SLinus Torvalds__irq_usr:
458ccea7a19SRussell King	usr_entry
459bc089602SRussell King	kuser_cmpxchg_check
460187a51adSRussell King	irq_handler
4611613cc11SRussell King	get_thread_info tsk
4621da177e4SLinus Torvalds	mov	why, #0
4639fc2552aSMing Lei	b	ret_to_user_from_irq
464c4c5716eSCatalin Marinas UNWIND(.fnend		)
46593ed3970SCatalin MarinasENDPROC(__irq_usr)
4661da177e4SLinus Torvalds
4671da177e4SLinus Torvalds	.ltorg
4681da177e4SLinus Torvalds
4691da177e4SLinus Torvalds	.align	5
4701da177e4SLinus Torvalds__und_usr:
4712190fed6SRussell King	usr_entry uaccess=0
472bc089602SRussell King
473b059bdc3SRussell King	mov	r2, r4
474b059bdc3SRussell King	mov	r3, r5
4751da177e4SLinus Torvalds
47615ac49b6SRussell King	@ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
47715ac49b6SRussell King	@      faulting instruction depending on Thumb mode.
47815ac49b6SRussell King	@ r3 = regs->ARM_cpsr
4791da177e4SLinus Torvalds	@
48015ac49b6SRussell King	@ The emulation code returns using r9 if it has emulated the
48115ac49b6SRussell King	@ instruction, or the more conventional lr if we are to treat
48215ac49b6SRussell King	@ this as a real undefined instruction
4831da177e4SLinus Torvalds	@
48414327c66SRussell King	badr	r9, ret_from_exception
48515ac49b6SRussell King
4861417a6b8SCatalin Marinas	@ IRQs must be enabled before attempting to read the instruction from
4871417a6b8SCatalin Marinas	@ user space since that could cause a page/translation fault if the
4881417a6b8SCatalin Marinas	@ page table was modified by another CPU.
4891417a6b8SCatalin Marinas	enable_irq
4901417a6b8SCatalin Marinas
491cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
49215ac49b6SRussell King	bne	__und_usr_thumb
49315ac49b6SRussell King	sub	r4, r2, #4			@ ARM instr at LR - 4
49415ac49b6SRussell King1:	ldrt	r0, [r4]
495457c2403SBen Dooks ARM_BE8(rev	r0, r0)				@ little endian instruction
496457c2403SBen Dooks
4972190fed6SRussell King	uaccess_disable ip
4982190fed6SRussell King
49915ac49b6SRussell King	@ r0 = 32-bit ARM instruction which caused the exception
50015ac49b6SRussell King	@ r2 = PC value for the following instruction (:= regs->ARM_pc)
50115ac49b6SRussell King	@ r4 = PC value for the faulting instruction
50215ac49b6SRussell King	@ lr = 32-bit undefined instruction function
50314327c66SRussell King	badr	lr, __und_usr_fault_32
50415ac49b6SRussell King	b	call_fpe
50515ac49b6SRussell King
50615ac49b6SRussell King__und_usr_thumb:
507cb170a45SPaul Brook	@ Thumb instruction
50815ac49b6SRussell King	sub	r4, r2, #2			@ First half of thumb instr at LR - 2
509ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
510ef4c5368SDave Martin/*
511ef4c5368SDave Martin * Thumb-2 instruction handling.  Note that because pre-v6 and >= v6 platforms
512ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at
513ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6.  This allows simplifying assumptions to be
514ef4c5368SDave Martin * made about .arch directives.
515ef4c5368SDave Martin */
516ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
517ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
518ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE
519ef4c5368SDave Martin	ldr	r5, .LCcpu_architecture
520ef4c5368SDave Martin	ldr	r5, [r5]
521ef4c5368SDave Martin	cmp	r5, #CPU_ARCH_ARMv7
52215ac49b6SRussell King	blo	__und_usr_fault_16		@ 16bit undefined instruction
523ef4c5368SDave Martin/*
524ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so
525ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless.  Temporarily
526ef4c5368SDave Martin * override the assembler target arch with the minimum required instead:
527ef4c5368SDave Martin */
528ef4c5368SDave Martin	.arch	armv6t2
529ef4c5368SDave Martin#endif
53015ac49b6SRussell King2:	ldrht	r5, [r4]
531f8fe23ecSVictor KamenskyARM_BE8(rev16	r5, r5)				@ little endian instruction
53285519189SDave Martin	cmp	r5, #0xe800			@ 32bit instruction if xx != 0
5332190fed6SRussell King	blo	__und_usr_fault_16_pan		@ 16bit undefined instruction
53415ac49b6SRussell King3:	ldrht	r0, [r2]
535f8fe23ecSVictor KamenskyARM_BE8(rev16	r0, r0)				@ little endian instruction
5362190fed6SRussell King	uaccess_disable ip
537cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
53815ac49b6SRussell King	str	r2, [sp, #S_PC]			@ it's a 2x16bit instr, update
539cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
54014327c66SRussell King	badr	lr, __und_usr_fault_32
54115ac49b6SRussell King	@ r0 = the two 16-bit Thumb instructions which caused the exception
54215ac49b6SRussell King	@ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
54315ac49b6SRussell King	@ r4 = PC value for the first 16-bit Thumb instruction
54415ac49b6SRussell King	@ lr = 32bit undefined instruction function
545ef4c5368SDave Martin
546ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
547ef4c5368SDave Martin/* If the target arch was overridden, change it back: */
548ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K
549ef4c5368SDave Martin	.arch	armv6k
550cb170a45SPaul Brook#else
551ef4c5368SDave Martin	.arch	armv6
552ef4c5368SDave Martin#endif
553ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */
554ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
55515ac49b6SRussell King	b	__und_usr_fault_16
556cb170a45SPaul Brook#endif
557c4c5716eSCatalin Marinas UNWIND(.fnend)
55893ed3970SCatalin MarinasENDPROC(__und_usr)
559cb170a45SPaul Brook
5601da177e4SLinus Torvalds/*
56115ac49b6SRussell King * The out of line fixup for the ldrt instructions above.
5621da177e4SLinus Torvalds */
563c4a84ae3SArd Biesheuvel	.pushsection .text.fixup, "ax"
564667d1b48SWill Deacon	.align	2
5653780f7abSArun K S4:	str     r4, [sp, #S_PC]			@ retry current instruction
5666ebbf2ceSRussell King	ret	r9
5674260415fSRussell King	.popsection
5684260415fSRussell King	.pushsection __ex_table,"a"
569cb170a45SPaul Brook	.long	1b, 4b
570c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
571cb170a45SPaul Brook	.long	2b, 4b
572cb170a45SPaul Brook	.long	3b, 4b
573cb170a45SPaul Brook#endif
5744260415fSRussell King	.popsection
5751da177e4SLinus Torvalds
5761da177e4SLinus Torvalds/*
5771da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5781da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5791da177e4SLinus Torvalds *
5801da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5811da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5821da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5831da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5841da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5851da177e4SLinus Torvalds *
586b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
587b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
588b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
589b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
590b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
591b5872db4SCatalin Marinas * NEON handler code.
592b5872db4SCatalin Marinas *
5931da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
59415ac49b6SRussell King *  r0  = instruction opcode (32-bit ARM or two 16-bit Thumb)
59515ac49b6SRussell King *  r2  = PC value to resume execution after successful emulation
596db6ccbb6SRussell King *  r9  = normal "successful" return address
59715ac49b6SRussell King *  r10 = this threads thread_info structure
598db6ccbb6SRussell King *  lr  = unrecognised instruction return address
5991417a6b8SCatalin Marinas * IRQs enabled, FIQs enabled.
6001da177e4SLinus Torvalds */
601cb170a45SPaul Brook	@
602cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
603cb170a45SPaul Brook	@
604cb170a45SPaul Brook#ifdef CONFIG_NEON
605d3f79584SRussell King	get_thread_info r10			@ get current thread
606cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
607cb170a45SPaul Brook	b	2f
608cb170a45SPaul Brook#endif
6091da177e4SLinus Torvaldscall_fpe:
610d3f79584SRussell King	get_thread_info r10			@ get current thread
611b5872db4SCatalin Marinas#ifdef CONFIG_NEON
612cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
613d3f79584SRussell King2:	ldr	r5, [r6], #4			@ mask value
614b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
615d3f79584SRussell King	cmp	r5, #0				@ end mask?
616d3f79584SRussell King	beq	1f
617d3f79584SRussell King	and	r8, r0, r5
618b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
619b5872db4SCatalin Marinas	bne	2b
620b5872db4SCatalin Marinas	mov	r7, #1
621b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
622b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
623b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
624b5872db4SCatalin Marinas1:
625b5872db4SCatalin Marinas#endif
6261da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
627cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
6286ebbf2ceSRussell King	reteq	lr
6291da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
630b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
6311da177e4SLinus Torvalds	mov	r7, #1
6321da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
633b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
634b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
6351da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
6361da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
6371da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
6381da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
6391da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
6401da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
6411da177e4SLinus Torvalds#endif
642b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
643b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
644b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
645b86040a5SCatalin Marinas	nop
6461da177e4SLinus Torvalds
6476ebbf2ceSRussell King	ret.w	lr				@ CP#0
648b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
649b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
6506ebbf2ceSRussell King	ret.w	lr				@ CP#3
651c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
652c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
653c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
654c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
655c17fad11SLennert Buytenhek#else
6566ebbf2ceSRussell King	ret.w	lr				@ CP#4
6576ebbf2ceSRussell King	ret.w	lr				@ CP#5
6586ebbf2ceSRussell King	ret.w	lr				@ CP#6
659c17fad11SLennert Buytenhek#endif
6606ebbf2ceSRussell King	ret.w	lr				@ CP#7
6616ebbf2ceSRussell King	ret.w	lr				@ CP#8
6626ebbf2ceSRussell King	ret.w	lr				@ CP#9
6631da177e4SLinus Torvalds#ifdef CONFIG_VFP
664b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
665b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
6661da177e4SLinus Torvalds#else
6676ebbf2ceSRussell King	ret.w	lr				@ CP#10 (VFP)
6686ebbf2ceSRussell King	ret.w	lr				@ CP#11 (VFP)
6691da177e4SLinus Torvalds#endif
6706ebbf2ceSRussell King	ret.w	lr				@ CP#12
6716ebbf2ceSRussell King	ret.w	lr				@ CP#13
6726ebbf2ceSRussell King	ret.w	lr				@ CP#14 (Debug)
6736ebbf2ceSRussell King	ret.w	lr				@ CP#15 (Control)
6741da177e4SLinus Torvalds
675ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE
676ef4c5368SDave Martin	.align	2
677ef4c5368SDave Martin.LCcpu_architecture:
678ef4c5368SDave Martin	.word	__cpu_architecture
679ef4c5368SDave Martin#endif
680ef4c5368SDave Martin
681b5872db4SCatalin Marinas#ifdef CONFIG_NEON
682b5872db4SCatalin Marinas	.align	6
683b5872db4SCatalin Marinas
684cb170a45SPaul Brook.LCneon_arm_opcodes:
685b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
686b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
687b5872db4SCatalin Marinas
688b5872db4SCatalin Marinas	.word	0xff100000			@ mask
689b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
690b5872db4SCatalin Marinas
691b5872db4SCatalin Marinas	.word	0x00000000			@ mask
692b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
693cb170a45SPaul Brook
694cb170a45SPaul Brook.LCneon_thumb_opcodes:
695cb170a45SPaul Brook	.word	0xef000000			@ mask
696cb170a45SPaul Brook	.word	0xef000000			@ opcode
697cb170a45SPaul Brook
698cb170a45SPaul Brook	.word	0xff100000			@ mask
699cb170a45SPaul Brook	.word	0xf9000000			@ opcode
700cb170a45SPaul Brook
701cb170a45SPaul Brook	.word	0x00000000			@ mask
702cb170a45SPaul Brook	.word	0x00000000			@ opcode
703b5872db4SCatalin Marinas#endif
704b5872db4SCatalin Marinas
7051da177e4SLinus Torvaldsdo_fpe:
7061da177e4SLinus Torvalds	ldr	r4, .LCfp
7071da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
7081da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
7091da177e4SLinus Torvalds
7101da177e4SLinus Torvalds/*
7111da177e4SLinus Torvalds * The FP module is called with these registers set:
7121da177e4SLinus Torvalds *  r0  = instruction
7131da177e4SLinus Torvalds *  r2  = PC+4
7141da177e4SLinus Torvalds *  r9  = normal "successful" return address
7151da177e4SLinus Torvalds *  r10 = FP workspace
7161da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
7171da177e4SLinus Torvalds */
7181da177e4SLinus Torvalds
719124efc27SSantosh Shilimkar	.pushsection .data
7201abd3502SRussell King	.align	2
7211da177e4SLinus TorvaldsENTRY(fp_enter)
722db6ccbb6SRussell King	.word	no_fp
723124efc27SSantosh Shilimkar	.popsection
7241da177e4SLinus Torvalds
72583e686eaSCatalin MarinasENTRY(no_fp)
7266ebbf2ceSRussell King	ret	lr
72783e686eaSCatalin MarinasENDPROC(no_fp)
728db6ccbb6SRussell King
72915ac49b6SRussell King__und_usr_fault_32:
73015ac49b6SRussell King	mov	r1, #4
73115ac49b6SRussell King	b	1f
7322190fed6SRussell King__und_usr_fault_16_pan:
7332190fed6SRussell King	uaccess_disable ip
73415ac49b6SRussell King__und_usr_fault_16:
73515ac49b6SRussell King	mov	r1, #2
7361417a6b8SCatalin Marinas1:	mov	r0, sp
73714327c66SRussell King	badr	lr, ret_from_exception
73815ac49b6SRussell King	b	__und_fault
73915ac49b6SRussell KingENDPROC(__und_usr_fault_32)
74015ac49b6SRussell KingENDPROC(__und_usr_fault_16)
7411da177e4SLinus Torvalds
7421da177e4SLinus Torvalds	.align	5
7431da177e4SLinus Torvalds__pabt_usr:
744ccea7a19SRussell King	usr_entry
7454fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
7468dfe7ac9SRussell King	pabt_helper
747c4c5716eSCatalin Marinas UNWIND(.fnend		)
7481da177e4SLinus Torvalds	/* fall through */
7491da177e4SLinus Torvalds/*
7501da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
7511da177e4SLinus Torvalds */
7521da177e4SLinus TorvaldsENTRY(ret_from_exception)
753c4c5716eSCatalin Marinas UNWIND(.fnstart	)
754c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7551da177e4SLinus Torvalds	get_thread_info tsk
7561da177e4SLinus Torvalds	mov	why, #0
7571da177e4SLinus Torvalds	b	ret_to_user
758c4c5716eSCatalin Marinas UNWIND(.fnend		)
75993ed3970SCatalin MarinasENDPROC(__pabt_usr)
76093ed3970SCatalin MarinasENDPROC(ret_from_exception)
7611da177e4SLinus Torvalds
762c0e7f7eeSDaniel Thompson	.align	5
763c0e7f7eeSDaniel Thompson__fiq_usr:
764c0e7f7eeSDaniel Thompson	usr_entry trace=0
765c0e7f7eeSDaniel Thompson	kuser_cmpxchg_check
766c0e7f7eeSDaniel Thompson	mov	r0, sp				@ struct pt_regs *regs
767c0e7f7eeSDaniel Thompson	bl	handle_fiq_as_nmi
768c0e7f7eeSDaniel Thompson	get_thread_info tsk
769c0e7f7eeSDaniel Thompson	restore_user_regs fast = 0, offset = 0
770c0e7f7eeSDaniel Thompson UNWIND(.fnend		)
771c0e7f7eeSDaniel ThompsonENDPROC(__fiq_usr)
772c0e7f7eeSDaniel Thompson
7731da177e4SLinus Torvalds/*
7741da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
7751da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
7761da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
7771da177e4SLinus Torvalds */
7781da177e4SLinus TorvaldsENTRY(__switch_to)
779c4c5716eSCatalin Marinas UNWIND(.fnstart	)
780c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
7811da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
782b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
783b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
784b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
785b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
786a4780adeSAndré Hentschel	ldr	r4, [r2, #TI_TP_VALUE]
787a4780adeSAndré Hentschel	ldr	r5, [r2, #TI_TP_VALUE + 4]
788247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
7891eef5d2fSRussell King	mrc	p15, 0, r6, c3, c0, 0		@ Get domain register
7901eef5d2fSRussell King	str	r6, [r1, #TI_CPU_DOMAIN]	@ Save old domain register
791d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
792afeb90caSHyok S. Choi#endif
793a4780adeSAndré Hentschel	switch_tls r1, r4, r5, r3, r7
794050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
795df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
796df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
797ffa47aa6SArnd Bergmann	.if (TSK_STACK_CANARY > IMM12_MASK)
798ffa47aa6SArnd Bergmann	add	r7, r7, #TSK_STACK_CANARY & ~IMM12_MASK
799ffa47aa6SArnd Bergmann	.endif
800ffa47aa6SArnd Bergmann	ldr	r7, [r7, #TSK_STACK_CANARY & IMM12_MASK]
801df0698beSNicolas Pitre#endif
802247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
8031da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
804afeb90caSHyok S. Choi#endif
805d6551e88SRussell King	mov	r5, r0
806d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
807d6551e88SRussell King	ldr	r0, =thread_notify_head
808d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
809d6551e88SRussell King	bl	atomic_notifier_call_chain
810050e9baaSLinus Torvalds#if defined(CONFIG_STACKPROTECTOR) && !defined(CONFIG_SMP)
811df0698beSNicolas Pitre	str	r7, [r8]
812df0698beSNicolas Pitre#endif
813b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
814d6551e88SRussell King	mov	r0, r5
815b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
816b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
817b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
818b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
819c4c5716eSCatalin Marinas UNWIND(.fnend		)
82093ed3970SCatalin MarinasENDPROC(__switch_to)
8211da177e4SLinus Torvalds
8221da177e4SLinus Torvalds	__INIT
8232d2669b6SNicolas Pitre
8242d2669b6SNicolas Pitre/*
8252d2669b6SNicolas Pitre * User helpers.
8262d2669b6SNicolas Pitre *
8272d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
8282d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
8292d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
8302d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
8312d2669b6SNicolas Pitre *
83237b83046SNicolas Pitre * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
8332d2669b6SNicolas Pitre */
834b86040a5SCatalin Marinas THUMB(	.arm	)
8352d2669b6SNicolas Pitre
836ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
837ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
838ba9b5d76SNicolas Pitre	bx	\reg
839ba9b5d76SNicolas Pitre#else
8406ebbf2ceSRussell King	ret	\reg
841ba9b5d76SNicolas Pitre#endif
842ba9b5d76SNicolas Pitre	.endm
843ba9b5d76SNicolas Pitre
8445b43e7a3SRussell King	.macro	kuser_pad, sym, size
8455b43e7a3SRussell King	.if	(. - \sym) & 3
8465b43e7a3SRussell King	.rept	4 - (. - \sym) & 3
8475b43e7a3SRussell King	.byte	0
8485b43e7a3SRussell King	.endr
8495b43e7a3SRussell King	.endif
8505b43e7a3SRussell King	.rept	(\size - (. - \sym)) / 4
8515b43e7a3SRussell King	.word	0xe7fddef1
8525b43e7a3SRussell King	.endr
8535b43e7a3SRussell King	.endm
8545b43e7a3SRussell King
855f6f91b0dSRussell King#ifdef CONFIG_KUSER_HELPERS
8562d2669b6SNicolas Pitre	.align	5
8572d2669b6SNicolas Pitre	.globl	__kuser_helper_start
8582d2669b6SNicolas Pitre__kuser_helper_start:
8592d2669b6SNicolas Pitre
8602d2669b6SNicolas Pitre/*
86140fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
86240fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
8637c612bfdSNicolas Pitre */
8647c612bfdSNicolas Pitre
86540fb79c8SNicolas Pitre__kuser_cmpxchg64:				@ 0xffff0f60
86640fb79c8SNicolas Pitre
867db695c05SRussell King#if defined(CONFIG_CPU_32v6K)
86840fb79c8SNicolas Pitre
86940fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, r7}
87040fb79c8SNicolas Pitre	ldrd	r4, r5, [r0]			@ load old val
87140fb79c8SNicolas Pitre	ldrd	r6, r7, [r1]			@ load new val
87240fb79c8SNicolas Pitre	smp_dmb	arm
87340fb79c8SNicolas Pitre1:	ldrexd	r0, r1, [r2]			@ load current val
87440fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
87540fb79c8SNicolas Pitre	eoreqs	r3, r1, r5			@ compare with oldval (2)
87640fb79c8SNicolas Pitre	strexdeq r3, r6, r7, [r2]		@ store newval if eq
87740fb79c8SNicolas Pitre	teqeq	r3, #1				@ success?
87840fb79c8SNicolas Pitre	beq	1b				@ if no then retry
87940fb79c8SNicolas Pitre	smp_dmb	arm
88040fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set returned val and C flag
88140fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, r7}
8825a97d0aeSWill Deacon	usr_ret	lr
88340fb79c8SNicolas Pitre
88440fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP)
88540fb79c8SNicolas Pitre
88640fb79c8SNicolas Pitre#ifdef CONFIG_MMU
88740fb79c8SNicolas Pitre
88840fb79c8SNicolas Pitre	/*
88940fb79c8SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg64
89040fb79c8SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
89140fb79c8SNicolas Pitre	 * causing another process/thread to be scheduled in the middle of
89240fb79c8SNicolas Pitre	 * the critical sequence.  The same strategy as for cmpxchg is used.
89340fb79c8SNicolas Pitre	 */
89440fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, lr}
89540fb79c8SNicolas Pitre	ldmia	r0, {r4, r5}			@ load old val
89640fb79c8SNicolas Pitre	ldmia	r1, {r6, lr}			@ load new val
89740fb79c8SNicolas Pitre1:	ldmia	r2, {r0, r1}			@ load current val
89840fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
89940fb79c8SNicolas Pitre	eoreqs	r3, r1, r5			@ compare with oldval (2)
90040fb79c8SNicolas Pitre2:	stmeqia	r2, {r6, lr}			@ store newval if eq
90140fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
90240fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, pc}
90340fb79c8SNicolas Pitre
90440fb79c8SNicolas Pitre	.text
90540fb79c8SNicolas Pitrekuser_cmpxchg64_fixup:
90640fb79c8SNicolas Pitre	@ Called from kuser_cmpxchg_fixup.
9073ad55155SRussell King	@ r4 = address of interrupted insn (must be preserved).
90840fb79c8SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
90940fb79c8SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
9103ad55155SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
91140fb79c8SNicolas Pitre	mov	r7, #0xffff0fff
91240fb79c8SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
9133ad55155SRussell King	subs	r8, r4, r7
91440fb79c8SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
91540fb79c8SNicolas Pitre	strcs	r7, [sp, #S_PC]
91640fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6
91740fb79c8SNicolas Pitre	bcc	kuser_cmpxchg32_fixup
91840fb79c8SNicolas Pitre#endif
9196ebbf2ceSRussell King	ret	lr
92040fb79c8SNicolas Pitre	.previous
92140fb79c8SNicolas Pitre
92240fb79c8SNicolas Pitre#else
92340fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing"
92440fb79c8SNicolas Pitre	mov	r0, #-1
92540fb79c8SNicolas Pitre	adds	r0, r0, #0
92640fb79c8SNicolas Pitre	usr_ret	lr
92740fb79c8SNicolas Pitre#endif
92840fb79c8SNicolas Pitre
92940fb79c8SNicolas Pitre#else
93040fb79c8SNicolas Pitre#error "incoherent kernel configuration"
93140fb79c8SNicolas Pitre#endif
93240fb79c8SNicolas Pitre
9335b43e7a3SRussell King	kuser_pad __kuser_cmpxchg64, 64
93440fb79c8SNicolas Pitre
9357c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
936ed3768a8SDave Martin	smp_dmb	arm
937ba9b5d76SNicolas Pitre	usr_ret	lr
9387c612bfdSNicolas Pitre
9395b43e7a3SRussell King	kuser_pad __kuser_memory_barrier, 32
9407c612bfdSNicolas Pitre
9412d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
9422d2669b6SNicolas Pitre
943db695c05SRussell King#if __LINUX_ARM_ARCH__ < 6
9442d2669b6SNicolas Pitre
94549bca4c2SNicolas Pitre#ifdef CONFIG_MMU
946b49c0f24SNicolas Pitre
947b49c0f24SNicolas Pitre	/*
948b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
949b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
950b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
951b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
952b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
953b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
954b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
955b49c0f24SNicolas Pitre	 */
956b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
957b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
958b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
959b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
960b49c0f24SNicolas Pitre	usr_ret	lr
961b49c0f24SNicolas Pitre
962b49c0f24SNicolas Pitre	.text
96340fb79c8SNicolas Pitrekuser_cmpxchg32_fixup:
964b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
965b059bdc3SRussell King	@ r4 = address of interrupted insn (must be preserved).
966b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
967b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
968b059bdc3SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
969b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
970b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
971b059bdc3SRussell King	subs	r8, r4, r7
972b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
973b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
9746ebbf2ceSRussell King	ret	lr
975b49c0f24SNicolas Pitre	.previous
976b49c0f24SNicolas Pitre
97749bca4c2SNicolas Pitre#else
97849bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
97949bca4c2SNicolas Pitre	mov	r0, #-1
98049bca4c2SNicolas Pitre	adds	r0, r0, #0
981ba9b5d76SNicolas Pitre	usr_ret	lr
982b49c0f24SNicolas Pitre#endif
9832d2669b6SNicolas Pitre
9842d2669b6SNicolas Pitre#else
9852d2669b6SNicolas Pitre
986ed3768a8SDave Martin	smp_dmb	arm
987b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9882d2669b6SNicolas Pitre	subs	r3, r3, r0
9892d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
990b49c0f24SNicolas Pitre	teqeq	r3, #1
991b49c0f24SNicolas Pitre	beq	1b
9922d2669b6SNicolas Pitre	rsbs	r0, r3, #0
993b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
994f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
995f00ec48fSRussell King	ALT_UP(usr_ret	lr)
9962d2669b6SNicolas Pitre
9972d2669b6SNicolas Pitre#endif
9982d2669b6SNicolas Pitre
9995b43e7a3SRussell King	kuser_pad __kuser_cmpxchg, 32
10002d2669b6SNicolas Pitre
10012d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
1002f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
1003ba9b5d76SNicolas Pitre	usr_ret	lr
1004f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
10055b43e7a3SRussell King	kuser_pad __kuser_get_tls, 16
10065b43e7a3SRussell King	.rep	3
1007f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
1008f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
10092d2669b6SNicolas Pitre
10102d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
10112d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
10122d2669b6SNicolas Pitre
10132d2669b6SNicolas Pitre	.globl	__kuser_helper_end
10142d2669b6SNicolas Pitre__kuser_helper_end:
10152d2669b6SNicolas Pitre
1016f6f91b0dSRussell King#endif
1017f6f91b0dSRussell King
1018b86040a5SCatalin Marinas THUMB(	.thumb	)
10192d2669b6SNicolas Pitre
10201da177e4SLinus Torvalds/*
10211da177e4SLinus Torvalds * Vector stubs.
10221da177e4SLinus Torvalds *
102319accfd3SRussell King * This code is copied to 0xffff1000 so we can use branches in the
102419accfd3SRussell King * vectors, rather than ldr's.  Note that this code must not exceed
102519accfd3SRussell King * a page size.
10261da177e4SLinus Torvalds *
10271da177e4SLinus Torvalds * Common stub entry macro:
10281da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
1029ccea7a19SRussell King *
1030ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
1031ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
10321da177e4SLinus Torvalds */
1033b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
10341da177e4SLinus Torvalds	.align	5
10351da177e4SLinus Torvalds
10361da177e4SLinus Torvaldsvector_\name:
10371da177e4SLinus Torvalds	.if \correction
10381da177e4SLinus Torvalds	sub	lr, lr, #\correction
10391da177e4SLinus Torvalds	.endif
10401da177e4SLinus Torvalds
1041ccea7a19SRussell King	@
1042ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
1043ccea7a19SRussell King	@ (parent CPSR)
1044ccea7a19SRussell King	@
1045ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
1046ccea7a19SRussell King	mrs	lr, spsr
1047ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
1048ccea7a19SRussell King
1049ccea7a19SRussell King	@
1050ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
1051ccea7a19SRussell King	@
1052ccea7a19SRussell King	mrs	r0, cpsr
1053b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
1054ccea7a19SRussell King	msr	spsr_cxsf, r0
1055ccea7a19SRussell King
1056ccea7a19SRussell King	@
1057ccea7a19SRussell King	@ the branch table must immediately follow this code
1058ccea7a19SRussell King	@
1059ccea7a19SRussell King	and	lr, lr, #0x0f
1060b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
1061b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
1062b7ec4795SNicolas Pitre	mov	r0, sp
1063b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
1064ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
106593ed3970SCatalin MarinasENDPROC(vector_\name)
106688987ef9SCatalin Marinas
106788987ef9SCatalin Marinas	.align	2
106888987ef9SCatalin Marinas	@ handler addresses follow this label
106988987ef9SCatalin Marinas1:
10701da177e4SLinus Torvalds	.endm
10711da177e4SLinus Torvalds
1072b9b32bf7SRussell King	.section .stubs, "ax", %progbits
107319accfd3SRussell King	@ This must be the first word
107419accfd3SRussell King	.word	vector_swi
107519accfd3SRussell King
107619accfd3SRussell Kingvector_rst:
107719accfd3SRussell King ARM(	swi	SYS_ERROR0	)
107819accfd3SRussell King THUMB(	svc	#0		)
107919accfd3SRussell King THUMB(	nop			)
108019accfd3SRussell King	b	vector_und
108119accfd3SRussell King
10821da177e4SLinus Torvalds/*
10831da177e4SLinus Torvalds * Interrupt dispatcher
10841da177e4SLinus Torvalds */
1085b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
10861da177e4SLinus Torvalds
10871da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
10881da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
10891da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
10901da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
10911da177e4SLinus Torvalds	.long	__irq_invalid			@  4
10921da177e4SLinus Torvalds	.long	__irq_invalid			@  5
10931da177e4SLinus Torvalds	.long	__irq_invalid			@  6
10941da177e4SLinus Torvalds	.long	__irq_invalid			@  7
10951da177e4SLinus Torvalds	.long	__irq_invalid			@  8
10961da177e4SLinus Torvalds	.long	__irq_invalid			@  9
10971da177e4SLinus Torvalds	.long	__irq_invalid			@  a
10981da177e4SLinus Torvalds	.long	__irq_invalid			@  b
10991da177e4SLinus Torvalds	.long	__irq_invalid			@  c
11001da177e4SLinus Torvalds	.long	__irq_invalid			@  d
11011da177e4SLinus Torvalds	.long	__irq_invalid			@  e
11021da177e4SLinus Torvalds	.long	__irq_invalid			@  f
11031da177e4SLinus Torvalds
11041da177e4SLinus Torvalds/*
11051da177e4SLinus Torvalds * Data abort dispatcher
11061da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11071da177e4SLinus Torvalds */
1108b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
11091da177e4SLinus Torvalds
11101da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
11111da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
11121da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
11131da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
11141da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
11151da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
11161da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
11171da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
11181da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
11191da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
11201da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
11211da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
11221da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
11231da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
11241da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
11251da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
11261da177e4SLinus Torvalds
11271da177e4SLinus Torvalds/*
11281da177e4SLinus Torvalds * Prefetch abort dispatcher
11291da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
11301da177e4SLinus Torvalds */
1131b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
11321da177e4SLinus Torvalds
11331da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
11341da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
11351da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
11361da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
11371da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
11381da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
11391da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
11401da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
11411da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
11421da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
11431da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
11441da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
11451da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
11461da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
11471da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
11481da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
11491da177e4SLinus Torvalds
11501da177e4SLinus Torvalds/*
11511da177e4SLinus Torvalds * Undef instr entry dispatcher
11521da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
11531da177e4SLinus Torvalds */
1154b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
11551da177e4SLinus Torvalds
11561da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
11571da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
11581da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
11591da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
11601da177e4SLinus Torvalds	.long	__und_invalid			@  4
11611da177e4SLinus Torvalds	.long	__und_invalid			@  5
11621da177e4SLinus Torvalds	.long	__und_invalid			@  6
11631da177e4SLinus Torvalds	.long	__und_invalid			@  7
11641da177e4SLinus Torvalds	.long	__und_invalid			@  8
11651da177e4SLinus Torvalds	.long	__und_invalid			@  9
11661da177e4SLinus Torvalds	.long	__und_invalid			@  a
11671da177e4SLinus Torvalds	.long	__und_invalid			@  b
11681da177e4SLinus Torvalds	.long	__und_invalid			@  c
11691da177e4SLinus Torvalds	.long	__und_invalid			@  d
11701da177e4SLinus Torvalds	.long	__und_invalid			@  e
11711da177e4SLinus Torvalds	.long	__und_invalid			@  f
11721da177e4SLinus Torvalds
11731da177e4SLinus Torvalds	.align	5
11741da177e4SLinus Torvalds
11751da177e4SLinus Torvalds/*=============================================================================
117619accfd3SRussell King * Address exception handler
117719accfd3SRussell King *-----------------------------------------------------------------------------
117819accfd3SRussell King * These aren't too critical.
117919accfd3SRussell King * (they're not supposed to happen, and won't happen in 32-bit data mode).
118019accfd3SRussell King */
118119accfd3SRussell King
118219accfd3SRussell Kingvector_addrexcptn:
118319accfd3SRussell King	b	vector_addrexcptn
118419accfd3SRussell King
118519accfd3SRussell King/*=============================================================================
1186c0e7f7eeSDaniel Thompson * FIQ "NMI" handler
11871da177e4SLinus Torvalds *-----------------------------------------------------------------------------
1188c0e7f7eeSDaniel Thompson * Handle a FIQ using the SVC stack allowing FIQ act like NMI on x86
1189c0e7f7eeSDaniel Thompson * systems.
11901da177e4SLinus Torvalds */
1191c0e7f7eeSDaniel Thompson	vector_stub	fiq, FIQ_MODE, 4
1192c0e7f7eeSDaniel Thompson
1193c0e7f7eeSDaniel Thompson	.long	__fiq_usr			@  0  (USR_26 / USR_32)
1194c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  1  (FIQ_26 / FIQ_32)
1195c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  2  (IRQ_26 / IRQ_32)
1196c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  3  (SVC_26 / SVC_32)
1197c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  4
1198c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  5
1199c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  6
1200c0e7f7eeSDaniel Thompson	.long	__fiq_abt			@  7
1201c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  8
1202c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  9
1203c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  a
1204c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  b
1205c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  c
1206c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  d
1207c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  e
1208c0e7f7eeSDaniel Thompson	.long	__fiq_svc			@  f
12091da177e4SLinus Torvalds
121031b96caeSArd Biesheuvel	.globl	vector_fiq
1211e39e3f3eSRussell King
1212b9b32bf7SRussell King	.section .vectors, "ax", %progbits
1213b48da558SArd Biesheuvel.L__vectors_start:
1214b9b32bf7SRussell King	W(b)	vector_rst
1215b9b32bf7SRussell King	W(b)	vector_und
1216b48da558SArd Biesheuvel	W(ldr)	pc, .L__vectors_start + 0x1000
1217b9b32bf7SRussell King	W(b)	vector_pabt
1218b9b32bf7SRussell King	W(b)	vector_dabt
1219b9b32bf7SRussell King	W(b)	vector_addrexcptn
1220b9b32bf7SRussell King	W(b)	vector_irq
1221b9b32bf7SRussell King	W(b)	vector_fiq
12221da177e4SLinus Torvalds
12231da177e4SLinus Torvalds	.data
12241abd3502SRussell King	.align	2
12251da177e4SLinus Torvalds
12261da177e4SLinus Torvalds	.globl	cr_alignment
12271da177e4SLinus Torvaldscr_alignment:
12281da177e4SLinus Torvalds	.space	4
1229