xref: /openbmc/linux/arch/arm/kernel/entry-armv.S (revision 1417a6b8dc4db73055be9a3aa288b050e9dc06ab)
11da177e4SLinus Torvalds/*
21da177e4SLinus Torvalds *  linux/arch/arm/kernel/entry-armv.S
31da177e4SLinus Torvalds *
41da177e4SLinus Torvalds *  Copyright (C) 1996,1997,1998 Russell King.
51da177e4SLinus Torvalds *  ARM700 fix by Matthew Godbolt (linux-user@willothewisp.demon.co.uk)
6afeb90caSHyok S. Choi *  nommu support by Hyok S. Choi (hyok.choi@samsung.com)
71da177e4SLinus Torvalds *
81da177e4SLinus Torvalds * This program is free software; you can redistribute it and/or modify
91da177e4SLinus Torvalds * it under the terms of the GNU General Public License version 2 as
101da177e4SLinus Torvalds * published by the Free Software Foundation.
111da177e4SLinus Torvalds *
121da177e4SLinus Torvalds *  Low-level vector interface routines
131da177e4SLinus Torvalds *
1470b6f2b4SNicolas Pitre *  Note:  there is a StrongARM bug in the STMIA rn, {regs}^ instruction
1570b6f2b4SNicolas Pitre *  that causes it to save wrong values...  Be aware!
161da177e4SLinus Torvalds */
171da177e4SLinus Torvalds
186f6f6a70SRob Herring#include <asm/assembler.h>
19f09b9979SNicolas Pitre#include <asm/memory.h>
20753790e7SRussell King#include <asm/glue-df.h>
21753790e7SRussell King#include <asm/glue-pf.h>
221da177e4SLinus Torvalds#include <asm/vfpmacros.h>
23243c8654SRob Herring#ifndef CONFIG_MULTI_IRQ_HANDLER
24a09e64fbSRussell King#include <mach/entry-macro.S>
25243c8654SRob Herring#endif
26d6551e88SRussell King#include <asm/thread_notify.h>
27c4c5716eSCatalin Marinas#include <asm/unwind.h>
28cc20d429SRussell King#include <asm/unistd.h>
29f159f4edSTony Lindgren#include <asm/tls.h>
309f97da78SDavid Howells#include <asm/system_info.h>
311da177e4SLinus Torvalds
321da177e4SLinus Torvalds#include "entry-header.S"
33cd544ce7SMagnus Damm#include <asm/entry-macro-multi.S>
341da177e4SLinus Torvalds
351da177e4SLinus Torvalds/*
36d9600c99SRussell King * Interrupt handling.
37187a51adSRussell King */
38187a51adSRussell King	.macro	irq_handler
3952108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
40d9600c99SRussell King	ldr	r1, =handle_arch_irq
4152108641Seric miao	mov	r0, sp
4252108641Seric miao	adr	lr, BSYM(9997f)
43abeb24aeSMarc Zyngier	ldr	pc, [r1]
44abeb24aeSMarc Zyngier#else
45cd544ce7SMagnus Damm	arch_irq_handler_default
46abeb24aeSMarc Zyngier#endif
47f00ec48fSRussell King9997:
48187a51adSRussell King	.endm
49187a51adSRussell King
50ac8b9c1cSRussell King	.macro	pabt_helper
518dfe7ac9SRussell King	@ PABORT handler takes pt_regs in r2, fault address in r4 and psr in r5
52ac8b9c1cSRussell King#ifdef MULTI_PABORT
530402beceSRussell King	ldr	ip, .LCprocfns
54ac8b9c1cSRussell King	mov	lr, pc
550402beceSRussell King	ldr	pc, [ip, #PROCESSOR_PABT_FUNC]
56ac8b9c1cSRussell King#else
57ac8b9c1cSRussell King	bl	CPU_PABORT_HANDLER
58ac8b9c1cSRussell King#endif
59ac8b9c1cSRussell King	.endm
60ac8b9c1cSRussell King
61ac8b9c1cSRussell King	.macro	dabt_helper
62ac8b9c1cSRussell King
63ac8b9c1cSRussell King	@
64ac8b9c1cSRussell King	@ Call the processor-specific abort handler:
65ac8b9c1cSRussell King	@
66da740472SRussell King	@  r2 - pt_regs
673e287becSRussell King	@  r4 - aborted context pc
683e287becSRussell King	@  r5 - aborted context psr
69ac8b9c1cSRussell King	@
70ac8b9c1cSRussell King	@ The abort handler must return the aborted address in r0, and
71ac8b9c1cSRussell King	@ the fault status register in r1.  r9 must be preserved.
72ac8b9c1cSRussell King	@
73ac8b9c1cSRussell King#ifdef MULTI_DABORT
740402beceSRussell King	ldr	ip, .LCprocfns
75ac8b9c1cSRussell King	mov	lr, pc
760402beceSRussell King	ldr	pc, [ip, #PROCESSOR_DABT_FUNC]
77ac8b9c1cSRussell King#else
78ac8b9c1cSRussell King	bl	CPU_DABORT_HANDLER
79ac8b9c1cSRussell King#endif
80ac8b9c1cSRussell King	.endm
81ac8b9c1cSRussell King
82785d3cd2SNicolas Pitre#ifdef CONFIG_KPROBES
83785d3cd2SNicolas Pitre	.section	.kprobes.text,"ax",%progbits
84785d3cd2SNicolas Pitre#else
85785d3cd2SNicolas Pitre	.text
86785d3cd2SNicolas Pitre#endif
87785d3cd2SNicolas Pitre
88187a51adSRussell King/*
891da177e4SLinus Torvalds * Invalid mode handlers
901da177e4SLinus Torvalds */
91ccea7a19SRussell King	.macro	inv_entry, reason
92ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
93b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - lr}		)
94b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}		)
95b86040a5SCatalin Marinas THUMB(	str	sp, [sp, #S_SP]		)
96b86040a5SCatalin Marinas THUMB(	str	lr, [sp, #S_LR]		)
971da177e4SLinus Torvalds	mov	r1, #\reason
981da177e4SLinus Torvalds	.endm
991da177e4SLinus Torvalds
1001da177e4SLinus Torvalds__pabt_invalid:
101ccea7a19SRussell King	inv_entry BAD_PREFETCH
102ccea7a19SRussell King	b	common_invalid
10393ed3970SCatalin MarinasENDPROC(__pabt_invalid)
1041da177e4SLinus Torvalds
1051da177e4SLinus Torvalds__dabt_invalid:
106ccea7a19SRussell King	inv_entry BAD_DATA
107ccea7a19SRussell King	b	common_invalid
10893ed3970SCatalin MarinasENDPROC(__dabt_invalid)
1091da177e4SLinus Torvalds
1101da177e4SLinus Torvalds__irq_invalid:
111ccea7a19SRussell King	inv_entry BAD_IRQ
112ccea7a19SRussell King	b	common_invalid
11393ed3970SCatalin MarinasENDPROC(__irq_invalid)
1141da177e4SLinus Torvalds
1151da177e4SLinus Torvalds__und_invalid:
116ccea7a19SRussell King	inv_entry BAD_UNDEFINSTR
1171da177e4SLinus Torvalds
118ccea7a19SRussell King	@
119ccea7a19SRussell King	@ XXX fall through to common_invalid
120ccea7a19SRussell King	@
121ccea7a19SRussell King
122ccea7a19SRussell King@
123ccea7a19SRussell King@ common_invalid - generic code for failed exception (re-entrant version of handlers)
124ccea7a19SRussell King@
125ccea7a19SRussell Kingcommon_invalid:
126ccea7a19SRussell King	zero_fp
127ccea7a19SRussell King
128ccea7a19SRussell King	ldmia	r0, {r4 - r6}
129ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
130ccea7a19SRussell King	mov	r7, #-1			@  ""   ""    ""        ""
131ccea7a19SRussell King	str	r4, [sp]		@ save preserved r0
132ccea7a19SRussell King	stmia	r0, {r5 - r7}		@ lr_<exception>,
133ccea7a19SRussell King					@ cpsr_<exception>, "old_r0"
134ccea7a19SRussell King
1351da177e4SLinus Torvalds	mov	r0, sp
1361da177e4SLinus Torvalds	b	bad_mode
13793ed3970SCatalin MarinasENDPROC(__und_invalid)
1381da177e4SLinus Torvalds
1391da177e4SLinus Torvalds/*
1401da177e4SLinus Torvalds * SVC mode handlers
1411da177e4SLinus Torvalds */
1422dede2d8SNicolas Pitre
1432dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5)
1442dede2d8SNicolas Pitre#define SPFIX(code...) code
1452dede2d8SNicolas Pitre#else
1462dede2d8SNicolas Pitre#define SPFIX(code...)
1472dede2d8SNicolas Pitre#endif
1482dede2d8SNicolas Pitre
149d30a0c8bSNicolas Pitre	.macro	svc_entry, stack_hole=0
150c4c5716eSCatalin Marinas UNWIND(.fnstart		)
151c4c5716eSCatalin Marinas UNWIND(.save {r0 - pc}		)
152b86040a5SCatalin Marinas	sub	sp, sp, #(S_FRAME_SIZE + \stack_hole - 4)
153b86040a5SCatalin Marinas#ifdef CONFIG_THUMB2_KERNEL
154b86040a5SCatalin Marinas SPFIX(	str	r0, [sp]	)	@ temporarily saved
155b86040a5SCatalin Marinas SPFIX(	mov	r0, sp		)
156b86040a5SCatalin Marinas SPFIX(	tst	r0, #4		)	@ test original stack alignment
157b86040a5SCatalin Marinas SPFIX(	ldr	r0, [sp]	)	@ restored
158b86040a5SCatalin Marinas#else
1592dede2d8SNicolas Pitre SPFIX(	tst	sp, #4		)
160b86040a5SCatalin Marinas#endif
161b86040a5SCatalin Marinas SPFIX(	subeq	sp, sp, #4	)
162b86040a5SCatalin Marinas	stmia	sp, {r1 - r12}
163ccea7a19SRussell King
164b059bdc3SRussell King	ldmia	r0, {r3 - r5}
165b059bdc3SRussell King	add	r7, sp, #S_SP - 4	@ here for interlock avoidance
166b059bdc3SRussell King	mov	r6, #-1			@  ""  ""      ""       ""
167b059bdc3SRussell King	add	r2, sp, #(S_FRAME_SIZE + \stack_hole - 4)
168b059bdc3SRussell King SPFIX(	addeq	r2, r2, #4	)
169b059bdc3SRussell King	str	r3, [sp, #-4]!		@ save the "real" r0 copied
170ccea7a19SRussell King					@ from the exception stack
171ccea7a19SRussell King
172b059bdc3SRussell King	mov	r3, lr
1731da177e4SLinus Torvalds
1741da177e4SLinus Torvalds	@
1751da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
1761da177e4SLinus Torvalds	@
177b059bdc3SRussell King	@  r2 - sp_svc
178b059bdc3SRussell King	@  r3 - lr_svc
179b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
180b059bdc3SRussell King	@  r5 - spsr_<exception>
181b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
1821da177e4SLinus Torvalds	@
183b059bdc3SRussell King	stmia	r7, {r2 - r6}
184f2741b78SRussell King
185f2741b78SRussell King#ifdef CONFIG_TRACE_IRQFLAGS
186f2741b78SRussell King	bl	trace_hardirqs_off
187f2741b78SRussell King#endif
1881da177e4SLinus Torvalds	.endm
1891da177e4SLinus Torvalds
1901da177e4SLinus Torvalds	.align	5
1911da177e4SLinus Torvalds__dabt_svc:
192ccea7a19SRussell King	svc_entry
1931da177e4SLinus Torvalds	mov	r2, sp
194da740472SRussell King	dabt_helper
195e16b31bfSMarc Zyngier THUMB(	ldr	r5, [sp, #S_PSR]	)	@ potentially updated CPSR
196b059bdc3SRussell King	svc_exit r5				@ return from exception
197c4c5716eSCatalin Marinas UNWIND(.fnend		)
19893ed3970SCatalin MarinasENDPROC(__dabt_svc)
1991da177e4SLinus Torvalds
2001da177e4SLinus Torvalds	.align	5
2011da177e4SLinus Torvalds__irq_svc:
202ccea7a19SRussell King	svc_entry
2031613cc11SRussell King	irq_handler
2041613cc11SRussell King
2051da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
206706fdd9fSRussell King	get_thread_info tsk
207706fdd9fSRussell King	ldr	r8, [tsk, #TI_PREEMPT]		@ get preempt count
208706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get flags
20928fab1a2SRussell King	teq	r8, #0				@ if preempt count != 0
21028fab1a2SRussell King	movne	r0, #0				@ force flags to 0
2111da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
2121da177e4SLinus Torvalds	blne	svc_preempt
2131da177e4SLinus Torvalds#endif
21430891c90SRussell King
2159b56febeSRussell King	svc_exit r5, irq = 1			@ return from exception
216c4c5716eSCatalin Marinas UNWIND(.fnend		)
21793ed3970SCatalin MarinasENDPROC(__irq_svc)
2181da177e4SLinus Torvalds
2191da177e4SLinus Torvalds	.ltorg
2201da177e4SLinus Torvalds
2211da177e4SLinus Torvalds#ifdef CONFIG_PREEMPT
2221da177e4SLinus Torvaldssvc_preempt:
22328fab1a2SRussell King	mov	r8, lr
2241da177e4SLinus Torvalds1:	bl	preempt_schedule_irq		@ irq en/disable is done inside
225706fdd9fSRussell King	ldr	r0, [tsk, #TI_FLAGS]		@ get new tasks TI_FLAGS
2261da177e4SLinus Torvalds	tst	r0, #_TIF_NEED_RESCHED
22728fab1a2SRussell King	moveq	pc, r8				@ go again
2281da177e4SLinus Torvalds	b	1b
2291da177e4SLinus Torvalds#endif
2301da177e4SLinus Torvalds
23115ac49b6SRussell King__und_fault:
23215ac49b6SRussell King	@ Correct the PC such that it is pointing at the instruction
23315ac49b6SRussell King	@ which caused the fault.  If the faulting instruction was ARM
23415ac49b6SRussell King	@ the PC will be pointing at the next instruction, and have to
23515ac49b6SRussell King	@ subtract 4.  Otherwise, it is Thumb, and the PC will be
23615ac49b6SRussell King	@ pointing at the second half of the Thumb instruction.  We
23715ac49b6SRussell King	@ have to subtract 2.
23815ac49b6SRussell King	ldr	r2, [r0, #S_PC]
23915ac49b6SRussell King	sub	r2, r2, r1
24015ac49b6SRussell King	str	r2, [r0, #S_PC]
24115ac49b6SRussell King	b	do_undefinstr
24215ac49b6SRussell KingENDPROC(__und_fault)
24315ac49b6SRussell King
2441da177e4SLinus Torvalds	.align	5
2451da177e4SLinus Torvalds__und_svc:
246d30a0c8bSNicolas Pitre#ifdef CONFIG_KPROBES
247d30a0c8bSNicolas Pitre	@ If a kprobe is about to simulate a "stmdb sp..." instruction,
248d30a0c8bSNicolas Pitre	@ it obviously needs free stack space which then will belong to
249d30a0c8bSNicolas Pitre	@ the saved context.
250d30a0c8bSNicolas Pitre	svc_entry 64
251d30a0c8bSNicolas Pitre#else
252ccea7a19SRussell King	svc_entry
253d30a0c8bSNicolas Pitre#endif
2541da177e4SLinus Torvalds	@
2551da177e4SLinus Torvalds	@ call emulation code, which returns using r9 if it has emulated
2561da177e4SLinus Torvalds	@ the instruction, or the more conventional lr if we are to treat
2571da177e4SLinus Torvalds	@ this as a real undefined instruction
2581da177e4SLinus Torvalds	@
2591da177e4SLinus Torvalds	@  r0 - instruction
2601da177e4SLinus Torvalds	@
26183e686eaSCatalin Marinas#ifndef CONFIG_THUMB2_KERNEL
262b059bdc3SRussell King	ldr	r0, [r4, #-4]
26383e686eaSCatalin Marinas#else
26415ac49b6SRussell King	mov	r1, #2
265b059bdc3SRussell King	ldrh	r0, [r4, #-2]			@ Thumb instruction at LR - 2
26685519189SDave Martin	cmp	r0, #0xe800			@ 32-bit instruction if xx >= 0
26715ac49b6SRussell King	blo	__und_svc_fault
26815ac49b6SRussell King	ldrh	r9, [r4]			@ bottom 16 bits
26915ac49b6SRussell King	add	r4, r4, #2
27015ac49b6SRussell King	str	r4, [sp, #S_PC]
27115ac49b6SRussell King	orr	r0, r9, r0, lsl #16
27283e686eaSCatalin Marinas#endif
27315ac49b6SRussell King	adr	r9, BSYM(__und_svc_finish)
274b059bdc3SRussell King	mov	r2, r4
2751da177e4SLinus Torvalds	bl	call_fpe
2761da177e4SLinus Torvalds
27715ac49b6SRussell King	mov	r1, #4				@ PC correction to apply
27815ac49b6SRussell King__und_svc_fault:
2791da177e4SLinus Torvalds	mov	r0, sp				@ struct pt_regs *regs
28015ac49b6SRussell King	bl	__und_fault
2811da177e4SLinus Torvalds
28215ac49b6SRussell King__und_svc_finish:
283b059bdc3SRussell King	ldr	r5, [sp, #S_PSR]		@ Get SVC cpsr
284b059bdc3SRussell King	svc_exit r5				@ return from exception
285c4c5716eSCatalin Marinas UNWIND(.fnend		)
28693ed3970SCatalin MarinasENDPROC(__und_svc)
2871da177e4SLinus Torvalds
2881da177e4SLinus Torvalds	.align	5
2891da177e4SLinus Torvalds__pabt_svc:
290ccea7a19SRussell King	svc_entry
2914fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
2928dfe7ac9SRussell King	pabt_helper
293b059bdc3SRussell King	svc_exit r5				@ return from exception
294c4c5716eSCatalin Marinas UNWIND(.fnend		)
29593ed3970SCatalin MarinasENDPROC(__pabt_svc)
2961da177e4SLinus Torvalds
2971da177e4SLinus Torvalds	.align	5
29849f680eaSRussell King.LCcralign:
29949f680eaSRussell King	.word	cr_alignment
30048d7927bSPaul Brook#ifdef MULTI_DABORT
3011da177e4SLinus Torvalds.LCprocfns:
3021da177e4SLinus Torvalds	.word	processor
3031da177e4SLinus Torvalds#endif
3041da177e4SLinus Torvalds.LCfp:
3051da177e4SLinus Torvalds	.word	fp_enter
3061da177e4SLinus Torvalds
3071da177e4SLinus Torvalds/*
3081da177e4SLinus Torvalds * User mode handlers
3092dede2d8SNicolas Pitre *
3102dede2d8SNicolas Pitre * EABI note: sp_svc is always 64-bit aligned here, so should S_FRAME_SIZE
3111da177e4SLinus Torvalds */
3122dede2d8SNicolas Pitre
3132dede2d8SNicolas Pitre#if defined(CONFIG_AEABI) && (__LINUX_ARM_ARCH__ >= 5) && (S_FRAME_SIZE & 7)
3142dede2d8SNicolas Pitre#error "sizeof(struct pt_regs) must be a multiple of 8"
3152dede2d8SNicolas Pitre#endif
3162dede2d8SNicolas Pitre
317ccea7a19SRussell King	.macro	usr_entry
318c4c5716eSCatalin Marinas UNWIND(.fnstart	)
319c4c5716eSCatalin Marinas UNWIND(.cantunwind	)	@ don't unwind the user space
320ccea7a19SRussell King	sub	sp, sp, #S_FRAME_SIZE
321b86040a5SCatalin Marinas ARM(	stmib	sp, {r1 - r12}	)
322b86040a5SCatalin Marinas THUMB(	stmia	sp, {r0 - r12}	)
323ccea7a19SRussell King
324b059bdc3SRussell King	ldmia	r0, {r3 - r5}
325ccea7a19SRussell King	add	r0, sp, #S_PC		@ here for interlock avoidance
326b059bdc3SRussell King	mov	r6, #-1			@  ""  ""     ""        ""
327ccea7a19SRussell King
328b059bdc3SRussell King	str	r3, [sp]		@ save the "real" r0 copied
329ccea7a19SRussell King					@ from the exception stack
3301da177e4SLinus Torvalds
3311da177e4SLinus Torvalds	@
3321da177e4SLinus Torvalds	@ We are now ready to fill in the remaining blanks on the stack:
3331da177e4SLinus Torvalds	@
334b059bdc3SRussell King	@  r4 - lr_<exception>, already fixed up for correct return/restart
335b059bdc3SRussell King	@  r5 - spsr_<exception>
336b059bdc3SRussell King	@  r6 - orig_r0 (see pt_regs definition in ptrace.h)
3371da177e4SLinus Torvalds	@
3381da177e4SLinus Torvalds	@ Also, separately save sp_usr and lr_usr
3391da177e4SLinus Torvalds	@
340b059bdc3SRussell King	stmia	r0, {r4 - r6}
341b86040a5SCatalin Marinas ARM(	stmdb	r0, {sp, lr}^			)
342b86040a5SCatalin Marinas THUMB(	store_user_sp_lr r0, r1, S_SP - S_PC	)
3431da177e4SLinus Torvalds
3441da177e4SLinus Torvalds	@
3451da177e4SLinus Torvalds	@ Enable the alignment trap while in kernel mode
3461da177e4SLinus Torvalds	@
34749f680eaSRussell King	alignment_trap r0
3481da177e4SLinus Torvalds
3491da177e4SLinus Torvalds	@
3501da177e4SLinus Torvalds	@ Clear FP to mark the first stack frame
3511da177e4SLinus Torvalds	@
3521da177e4SLinus Torvalds	zero_fp
353f2741b78SRussell King
354f2741b78SRussell King#ifdef CONFIG_IRQSOFF_TRACER
355f2741b78SRussell King	bl	trace_hardirqs_off
356f2741b78SRussell King#endif
357b0088480SKevin Hilman	ct_user_exit save = 0
3581da177e4SLinus Torvalds	.endm
3591da177e4SLinus Torvalds
360b49c0f24SNicolas Pitre	.macro	kuser_cmpxchg_check
3611b16c4bcSRussell King#if !defined(CONFIG_CPU_32v6K) && defined(CONFIG_KUSER_HELPERS) && \
3621b16c4bcSRussell King    !defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
363b49c0f24SNicolas Pitre#ifndef CONFIG_MMU
364b49c0f24SNicolas Pitre#warning "NPTL on non MMU needs fixing"
365b49c0f24SNicolas Pitre#else
366b49c0f24SNicolas Pitre	@ Make sure our user space atomic helper is restarted
367b49c0f24SNicolas Pitre	@ if it was interrupted in a critical region.  Here we
368b49c0f24SNicolas Pitre	@ perform a quick test inline since it should be false
369b49c0f24SNicolas Pitre	@ 99.9999% of the time.  The rest is done out of line.
370b059bdc3SRussell King	cmp	r4, #TASK_SIZE
37140fb79c8SNicolas Pitre	blhs	kuser_cmpxchg64_fixup
372b49c0f24SNicolas Pitre#endif
373b49c0f24SNicolas Pitre#endif
374b49c0f24SNicolas Pitre	.endm
375b49c0f24SNicolas Pitre
3761da177e4SLinus Torvalds	.align	5
3771da177e4SLinus Torvalds__dabt_usr:
378ccea7a19SRussell King	usr_entry
379b49c0f24SNicolas Pitre	kuser_cmpxchg_check
3801da177e4SLinus Torvalds	mov	r2, sp
381da740472SRussell King	dabt_helper
382da740472SRussell King	b	ret_from_exception
383c4c5716eSCatalin Marinas UNWIND(.fnend		)
38493ed3970SCatalin MarinasENDPROC(__dabt_usr)
3851da177e4SLinus Torvalds
3861da177e4SLinus Torvalds	.align	5
3871da177e4SLinus Torvalds__irq_usr:
388ccea7a19SRussell King	usr_entry
389bc089602SRussell King	kuser_cmpxchg_check
390187a51adSRussell King	irq_handler
3911613cc11SRussell King	get_thread_info tsk
3921da177e4SLinus Torvalds	mov	why, #0
3939fc2552aSMing Lei	b	ret_to_user_from_irq
394c4c5716eSCatalin Marinas UNWIND(.fnend		)
39593ed3970SCatalin MarinasENDPROC(__irq_usr)
3961da177e4SLinus Torvalds
3971da177e4SLinus Torvalds	.ltorg
3981da177e4SLinus Torvalds
3991da177e4SLinus Torvalds	.align	5
4001da177e4SLinus Torvalds__und_usr:
401ccea7a19SRussell King	usr_entry
402bc089602SRussell King
403b059bdc3SRussell King	mov	r2, r4
404b059bdc3SRussell King	mov	r3, r5
4051da177e4SLinus Torvalds
40615ac49b6SRussell King	@ r2 = regs->ARM_pc, which is either 2 or 4 bytes ahead of the
40715ac49b6SRussell King	@      faulting instruction depending on Thumb mode.
40815ac49b6SRussell King	@ r3 = regs->ARM_cpsr
4091da177e4SLinus Torvalds	@
41015ac49b6SRussell King	@ The emulation code returns using r9 if it has emulated the
41115ac49b6SRussell King	@ instruction, or the more conventional lr if we are to treat
41215ac49b6SRussell King	@ this as a real undefined instruction
4131da177e4SLinus Torvalds	@
414b86040a5SCatalin Marinas	adr	r9, BSYM(ret_from_exception)
41515ac49b6SRussell King
416*1417a6b8SCatalin Marinas	@ IRQs must be enabled before attempting to read the instruction from
417*1417a6b8SCatalin Marinas	@ user space since that could cause a page/translation fault if the
418*1417a6b8SCatalin Marinas	@ page table was modified by another CPU.
419*1417a6b8SCatalin Marinas	enable_irq
420*1417a6b8SCatalin Marinas
421cb170a45SPaul Brook	tst	r3, #PSR_T_BIT			@ Thumb mode?
42215ac49b6SRussell King	bne	__und_usr_thumb
42315ac49b6SRussell King	sub	r4, r2, #4			@ ARM instr at LR - 4
42415ac49b6SRussell King1:	ldrt	r0, [r4]
425457c2403SBen Dooks ARM_BE8(rev	r0, r0)				@ little endian instruction
426457c2403SBen Dooks
42715ac49b6SRussell King	@ r0 = 32-bit ARM instruction which caused the exception
42815ac49b6SRussell King	@ r2 = PC value for the following instruction (:= regs->ARM_pc)
42915ac49b6SRussell King	@ r4 = PC value for the faulting instruction
43015ac49b6SRussell King	@ lr = 32-bit undefined instruction function
43115ac49b6SRussell King	adr	lr, BSYM(__und_usr_fault_32)
43215ac49b6SRussell King	b	call_fpe
43315ac49b6SRussell King
43415ac49b6SRussell King__und_usr_thumb:
435cb170a45SPaul Brook	@ Thumb instruction
43615ac49b6SRussell King	sub	r4, r2, #2			@ First half of thumb instr at LR - 2
437ef4c5368SDave Martin#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
438ef4c5368SDave Martin/*
439ef4c5368SDave Martin * Thumb-2 instruction handling.  Note that because pre-v6 and >= v6 platforms
440ef4c5368SDave Martin * can never be supported in a single kernel, this code is not applicable at
441ef4c5368SDave Martin * all when __LINUX_ARM_ARCH__ < 6.  This allows simplifying assumptions to be
442ef4c5368SDave Martin * made about .arch directives.
443ef4c5368SDave Martin */
444ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
445ef4c5368SDave Martin/* If the target CPU may not be Thumb-2-capable, a run-time check is needed: */
446ef4c5368SDave Martin#define NEED_CPU_ARCHITECTURE
447ef4c5368SDave Martin	ldr	r5, .LCcpu_architecture
448ef4c5368SDave Martin	ldr	r5, [r5]
449ef4c5368SDave Martin	cmp	r5, #CPU_ARCH_ARMv7
45015ac49b6SRussell King	blo	__und_usr_fault_16		@ 16bit undefined instruction
451ef4c5368SDave Martin/*
452ef4c5368SDave Martin * The following code won't get run unless the running CPU really is v7, so
453ef4c5368SDave Martin * coding round the lack of ldrht on older arches is pointless.  Temporarily
454ef4c5368SDave Martin * override the assembler target arch with the minimum required instead:
455ef4c5368SDave Martin */
456ef4c5368SDave Martin	.arch	armv6t2
457ef4c5368SDave Martin#endif
45815ac49b6SRussell King2:	ldrht	r5, [r4]
459f8fe23ecSVictor KamenskyARM_BE8(rev16	r5, r5)				@ little endian instruction
46085519189SDave Martin	cmp	r5, #0xe800			@ 32bit instruction if xx != 0
46115ac49b6SRussell King	blo	__und_usr_fault_16		@ 16bit undefined instruction
46215ac49b6SRussell King3:	ldrht	r0, [r2]
463f8fe23ecSVictor KamenskyARM_BE8(rev16	r0, r0)				@ little endian instruction
464cb170a45SPaul Brook	add	r2, r2, #2			@ r2 is PC + 2, make it PC + 4
46515ac49b6SRussell King	str	r2, [sp, #S_PC]			@ it's a 2x16bit instr, update
466cb170a45SPaul Brook	orr	r0, r0, r5, lsl #16
46715ac49b6SRussell King	adr	lr, BSYM(__und_usr_fault_32)
46815ac49b6SRussell King	@ r0 = the two 16-bit Thumb instructions which caused the exception
46915ac49b6SRussell King	@ r2 = PC value for the following Thumb instruction (:= regs->ARM_pc)
47015ac49b6SRussell King	@ r4 = PC value for the first 16-bit Thumb instruction
47115ac49b6SRussell King	@ lr = 32bit undefined instruction function
472ef4c5368SDave Martin
473ef4c5368SDave Martin#if __LINUX_ARM_ARCH__ < 7
474ef4c5368SDave Martin/* If the target arch was overridden, change it back: */
475ef4c5368SDave Martin#ifdef CONFIG_CPU_32v6K
476ef4c5368SDave Martin	.arch	armv6k
477cb170a45SPaul Brook#else
478ef4c5368SDave Martin	.arch	armv6
479ef4c5368SDave Martin#endif
480ef4c5368SDave Martin#endif /* __LINUX_ARM_ARCH__ < 7 */
481ef4c5368SDave Martin#else /* !(CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7) */
48215ac49b6SRussell King	b	__und_usr_fault_16
483cb170a45SPaul Brook#endif
484c4c5716eSCatalin Marinas UNWIND(.fnend)
48593ed3970SCatalin MarinasENDPROC(__und_usr)
486cb170a45SPaul Brook
4871da177e4SLinus Torvalds/*
48815ac49b6SRussell King * The out of line fixup for the ldrt instructions above.
4891da177e4SLinus Torvalds */
4904260415fSRussell King	.pushsection .fixup, "ax"
491667d1b48SWill Deacon	.align	2
492cb170a45SPaul Brook4:	mov	pc, r9
4934260415fSRussell King	.popsection
4944260415fSRussell King	.pushsection __ex_table,"a"
495cb170a45SPaul Brook	.long	1b, 4b
496c89cefedSGuennadi Liakhovetski#if CONFIG_ARM_THUMB && __LINUX_ARM_ARCH__ >= 6 && CONFIG_CPU_V7
497cb170a45SPaul Brook	.long	2b, 4b
498cb170a45SPaul Brook	.long	3b, 4b
499cb170a45SPaul Brook#endif
5004260415fSRussell King	.popsection
5011da177e4SLinus Torvalds
5021da177e4SLinus Torvalds/*
5031da177e4SLinus Torvalds * Check whether the instruction is a co-processor instruction.
5041da177e4SLinus Torvalds * If yes, we need to call the relevant co-processor handler.
5051da177e4SLinus Torvalds *
5061da177e4SLinus Torvalds * Note that we don't do a full check here for the co-processor
5071da177e4SLinus Torvalds * instructions; all instructions with bit 27 set are well
5081da177e4SLinus Torvalds * defined.  The only instructions that should fault are the
5091da177e4SLinus Torvalds * co-processor instructions.  However, we have to watch out
5101da177e4SLinus Torvalds * for the ARM6/ARM7 SWI bug.
5111da177e4SLinus Torvalds *
512b5872db4SCatalin Marinas * NEON is a special case that has to be handled here. Not all
513b5872db4SCatalin Marinas * NEON instructions are co-processor instructions, so we have
514b5872db4SCatalin Marinas * to make a special case of checking for them. Plus, there's
515b5872db4SCatalin Marinas * five groups of them, so we have a table of mask/opcode pairs
516b5872db4SCatalin Marinas * to check against, and if any match then we branch off into the
517b5872db4SCatalin Marinas * NEON handler code.
518b5872db4SCatalin Marinas *
5191da177e4SLinus Torvalds * Emulators may wish to make use of the following registers:
52015ac49b6SRussell King *  r0  = instruction opcode (32-bit ARM or two 16-bit Thumb)
52115ac49b6SRussell King *  r2  = PC value to resume execution after successful emulation
522db6ccbb6SRussell King *  r9  = normal "successful" return address
52315ac49b6SRussell King *  r10 = this threads thread_info structure
524db6ccbb6SRussell King *  lr  = unrecognised instruction return address
525*1417a6b8SCatalin Marinas * IRQs enabled, FIQs enabled.
5261da177e4SLinus Torvalds */
527cb170a45SPaul Brook	@
528cb170a45SPaul Brook	@ Fall-through from Thumb-2 __und_usr
529cb170a45SPaul Brook	@
530cb170a45SPaul Brook#ifdef CONFIG_NEON
531d3f79584SRussell King	get_thread_info r10			@ get current thread
532cb170a45SPaul Brook	adr	r6, .LCneon_thumb_opcodes
533cb170a45SPaul Brook	b	2f
534cb170a45SPaul Brook#endif
5351da177e4SLinus Torvaldscall_fpe:
536d3f79584SRussell King	get_thread_info r10			@ get current thread
537b5872db4SCatalin Marinas#ifdef CONFIG_NEON
538cb170a45SPaul Brook	adr	r6, .LCneon_arm_opcodes
539d3f79584SRussell King2:	ldr	r5, [r6], #4			@ mask value
540b5872db4SCatalin Marinas	ldr	r7, [r6], #4			@ opcode bits matching in mask
541d3f79584SRussell King	cmp	r5, #0				@ end mask?
542d3f79584SRussell King	beq	1f
543d3f79584SRussell King	and	r8, r0, r5
544b5872db4SCatalin Marinas	cmp	r8, r7				@ NEON instruction?
545b5872db4SCatalin Marinas	bne	2b
546b5872db4SCatalin Marinas	mov	r7, #1
547b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 10]	@ mark CP#10 as used
548b5872db4SCatalin Marinas	strb	r7, [r10, #TI_USED_CP + 11]	@ mark CP#11 as used
549b5872db4SCatalin Marinas	b	do_vfp				@ let VFP handler handle this
550b5872db4SCatalin Marinas1:
551b5872db4SCatalin Marinas#endif
5521da177e4SLinus Torvalds	tst	r0, #0x08000000			@ only CDP/CPRT/LDC/STC have bit 27
553cb170a45SPaul Brook	tstne	r0, #0x04000000			@ bit 26 set on both ARM and Thumb-2
5541da177e4SLinus Torvalds	moveq	pc, lr
5551da177e4SLinus Torvalds	and	r8, r0, #0x00000f00		@ mask out CP number
556b86040a5SCatalin Marinas THUMB(	lsr	r8, r8, #8		)
5571da177e4SLinus Torvalds	mov	r7, #1
5581da177e4SLinus Torvalds	add	r6, r10, #TI_USED_CP
559b86040a5SCatalin Marinas ARM(	strb	r7, [r6, r8, lsr #8]	)	@ set appropriate used_cp[]
560b86040a5SCatalin Marinas THUMB(	strb	r7, [r6, r8]		)	@ set appropriate used_cp[]
5611da177e4SLinus Torvalds#ifdef CONFIG_IWMMXT
5621da177e4SLinus Torvalds	@ Test if we need to give access to iWMMXt coprocessors
5631da177e4SLinus Torvalds	ldr	r5, [r10, #TI_FLAGS]
5641da177e4SLinus Torvalds	rsbs	r7, r8, #(1 << 8)		@ CP 0 or 1 only
5651da177e4SLinus Torvalds	movcss	r7, r5, lsr #(TIF_USING_IWMMXT + 1)
5661da177e4SLinus Torvalds	bcs	iwmmxt_task_enable
5671da177e4SLinus Torvalds#endif
568b86040a5SCatalin Marinas ARM(	add	pc, pc, r8, lsr #6	)
569b86040a5SCatalin Marinas THUMB(	lsl	r8, r8, #2		)
570b86040a5SCatalin Marinas THUMB(	add	pc, r8			)
571b86040a5SCatalin Marinas	nop
5721da177e4SLinus Torvalds
573a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#0
574b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#1 (FPE)
575b86040a5SCatalin Marinas	W(b)	do_fpe				@ CP#2 (FPE)
576a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#3
577c17fad11SLennert Buytenhek#ifdef CONFIG_CRUNCH
578c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#4 (MaverickCrunch)
579c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#5 (MaverickCrunch)
580c17fad11SLennert Buytenhek	b	crunch_task_enable		@ CP#6 (MaverickCrunch)
581c17fad11SLennert Buytenhek#else
582a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#4
583a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#5
584a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#6
585c17fad11SLennert Buytenhek#endif
586a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#7
587a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#8
588a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#9
5891da177e4SLinus Torvalds#ifdef CONFIG_VFP
590b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#10 (VFP)
591b86040a5SCatalin Marinas	W(b)	do_vfp				@ CP#11 (VFP)
5921da177e4SLinus Torvalds#else
593a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#10 (VFP)
594a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#11 (VFP)
5951da177e4SLinus Torvalds#endif
596a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#12
597a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#13
598a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#14 (Debug)
599a771fe6eSCatalin Marinas	movw_pc	lr				@ CP#15 (Control)
6001da177e4SLinus Torvalds
601ef4c5368SDave Martin#ifdef NEED_CPU_ARCHITECTURE
602ef4c5368SDave Martin	.align	2
603ef4c5368SDave Martin.LCcpu_architecture:
604ef4c5368SDave Martin	.word	__cpu_architecture
605ef4c5368SDave Martin#endif
606ef4c5368SDave Martin
607b5872db4SCatalin Marinas#ifdef CONFIG_NEON
608b5872db4SCatalin Marinas	.align	6
609b5872db4SCatalin Marinas
610cb170a45SPaul Brook.LCneon_arm_opcodes:
611b5872db4SCatalin Marinas	.word	0xfe000000			@ mask
612b5872db4SCatalin Marinas	.word	0xf2000000			@ opcode
613b5872db4SCatalin Marinas
614b5872db4SCatalin Marinas	.word	0xff100000			@ mask
615b5872db4SCatalin Marinas	.word	0xf4000000			@ opcode
616b5872db4SCatalin Marinas
617b5872db4SCatalin Marinas	.word	0x00000000			@ mask
618b5872db4SCatalin Marinas	.word	0x00000000			@ opcode
619cb170a45SPaul Brook
620cb170a45SPaul Brook.LCneon_thumb_opcodes:
621cb170a45SPaul Brook	.word	0xef000000			@ mask
622cb170a45SPaul Brook	.word	0xef000000			@ opcode
623cb170a45SPaul Brook
624cb170a45SPaul Brook	.word	0xff100000			@ mask
625cb170a45SPaul Brook	.word	0xf9000000			@ opcode
626cb170a45SPaul Brook
627cb170a45SPaul Brook	.word	0x00000000			@ mask
628cb170a45SPaul Brook	.word	0x00000000			@ opcode
629b5872db4SCatalin Marinas#endif
630b5872db4SCatalin Marinas
6311da177e4SLinus Torvaldsdo_fpe:
6321da177e4SLinus Torvalds	ldr	r4, .LCfp
6331da177e4SLinus Torvalds	add	r10, r10, #TI_FPSTATE		@ r10 = workspace
6341da177e4SLinus Torvalds	ldr	pc, [r4]			@ Call FP module USR entry point
6351da177e4SLinus Torvalds
6361da177e4SLinus Torvalds/*
6371da177e4SLinus Torvalds * The FP module is called with these registers set:
6381da177e4SLinus Torvalds *  r0  = instruction
6391da177e4SLinus Torvalds *  r2  = PC+4
6401da177e4SLinus Torvalds *  r9  = normal "successful" return address
6411da177e4SLinus Torvalds *  r10 = FP workspace
6421da177e4SLinus Torvalds *  lr  = unrecognised FP instruction return address
6431da177e4SLinus Torvalds */
6441da177e4SLinus Torvalds
645124efc27SSantosh Shilimkar	.pushsection .data
6461da177e4SLinus TorvaldsENTRY(fp_enter)
647db6ccbb6SRussell King	.word	no_fp
648124efc27SSantosh Shilimkar	.popsection
6491da177e4SLinus Torvalds
65083e686eaSCatalin MarinasENTRY(no_fp)
65183e686eaSCatalin Marinas	mov	pc, lr
65283e686eaSCatalin MarinasENDPROC(no_fp)
653db6ccbb6SRussell King
65415ac49b6SRussell King__und_usr_fault_32:
65515ac49b6SRussell King	mov	r1, #4
65615ac49b6SRussell King	b	1f
65715ac49b6SRussell King__und_usr_fault_16:
65815ac49b6SRussell King	mov	r1, #2
659*1417a6b8SCatalin Marinas1:	mov	r0, sp
660b86040a5SCatalin Marinas	adr	lr, BSYM(ret_from_exception)
66115ac49b6SRussell King	b	__und_fault
66215ac49b6SRussell KingENDPROC(__und_usr_fault_32)
66315ac49b6SRussell KingENDPROC(__und_usr_fault_16)
6641da177e4SLinus Torvalds
6651da177e4SLinus Torvalds	.align	5
6661da177e4SLinus Torvalds__pabt_usr:
667ccea7a19SRussell King	usr_entry
6684fb28474SKirill A. Shutemov	mov	r2, sp				@ regs
6698dfe7ac9SRussell King	pabt_helper
670c4c5716eSCatalin Marinas UNWIND(.fnend		)
6711da177e4SLinus Torvalds	/* fall through */
6721da177e4SLinus Torvalds/*
6731da177e4SLinus Torvalds * This is the return code to user mode for abort handlers
6741da177e4SLinus Torvalds */
6751da177e4SLinus TorvaldsENTRY(ret_from_exception)
676c4c5716eSCatalin Marinas UNWIND(.fnstart	)
677c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6781da177e4SLinus Torvalds	get_thread_info tsk
6791da177e4SLinus Torvalds	mov	why, #0
6801da177e4SLinus Torvalds	b	ret_to_user
681c4c5716eSCatalin Marinas UNWIND(.fnend		)
68293ed3970SCatalin MarinasENDPROC(__pabt_usr)
68393ed3970SCatalin MarinasENDPROC(ret_from_exception)
6841da177e4SLinus Torvalds
6851da177e4SLinus Torvalds/*
6861da177e4SLinus Torvalds * Register switch for ARMv3 and ARMv4 processors
6871da177e4SLinus Torvalds * r0 = previous task_struct, r1 = previous thread_info, r2 = next thread_info
6881da177e4SLinus Torvalds * previous and next are guaranteed not to be the same.
6891da177e4SLinus Torvalds */
6901da177e4SLinus TorvaldsENTRY(__switch_to)
691c4c5716eSCatalin Marinas UNWIND(.fnstart	)
692c4c5716eSCatalin Marinas UNWIND(.cantunwind	)
6931da177e4SLinus Torvalds	add	ip, r1, #TI_CPU_SAVE
694b86040a5SCatalin Marinas ARM(	stmia	ip!, {r4 - sl, fp, sp, lr} )	@ Store most regs on stack
695b86040a5SCatalin Marinas THUMB(	stmia	ip!, {r4 - sl, fp}	   )	@ Store most regs on stack
696b86040a5SCatalin Marinas THUMB(	str	sp, [ip], #4		   )
697b86040a5SCatalin Marinas THUMB(	str	lr, [ip], #4		   )
698a4780adeSAndré Hentschel	ldr	r4, [r2, #TI_TP_VALUE]
699a4780adeSAndré Hentschel	ldr	r5, [r2, #TI_TP_VALUE + 4]
700247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
701d6551e88SRussell King	ldr	r6, [r2, #TI_CPU_DOMAIN]
702afeb90caSHyok S. Choi#endif
703a4780adeSAndré Hentschel	switch_tls r1, r4, r5, r3, r7
704df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
705df0698beSNicolas Pitre	ldr	r7, [r2, #TI_TASK]
706df0698beSNicolas Pitre	ldr	r8, =__stack_chk_guard
707df0698beSNicolas Pitre	ldr	r7, [r7, #TSK_STACK_CANARY]
708df0698beSNicolas Pitre#endif
709247055aaSCatalin Marinas#ifdef CONFIG_CPU_USE_DOMAINS
7101da177e4SLinus Torvalds	mcr	p15, 0, r6, c3, c0, 0		@ Set domain register
711afeb90caSHyok S. Choi#endif
712d6551e88SRussell King	mov	r5, r0
713d6551e88SRussell King	add	r4, r2, #TI_CPU_SAVE
714d6551e88SRussell King	ldr	r0, =thread_notify_head
715d6551e88SRussell King	mov	r1, #THREAD_NOTIFY_SWITCH
716d6551e88SRussell King	bl	atomic_notifier_call_chain
717df0698beSNicolas Pitre#if defined(CONFIG_CC_STACKPROTECTOR) && !defined(CONFIG_SMP)
718df0698beSNicolas Pitre	str	r7, [r8]
719df0698beSNicolas Pitre#endif
720b86040a5SCatalin Marinas THUMB(	mov	ip, r4			   )
721d6551e88SRussell King	mov	r0, r5
722b86040a5SCatalin Marinas ARM(	ldmia	r4, {r4 - sl, fp, sp, pc}  )	@ Load all regs saved previously
723b86040a5SCatalin Marinas THUMB(	ldmia	ip!, {r4 - sl, fp}	   )	@ Load all regs saved previously
724b86040a5SCatalin Marinas THUMB(	ldr	sp, [ip], #4		   )
725b86040a5SCatalin Marinas THUMB(	ldr	pc, [ip]		   )
726c4c5716eSCatalin Marinas UNWIND(.fnend		)
72793ed3970SCatalin MarinasENDPROC(__switch_to)
7281da177e4SLinus Torvalds
7291da177e4SLinus Torvalds	__INIT
7302d2669b6SNicolas Pitre
7312d2669b6SNicolas Pitre/*
7322d2669b6SNicolas Pitre * User helpers.
7332d2669b6SNicolas Pitre *
7342d2669b6SNicolas Pitre * Each segment is 32-byte aligned and will be moved to the top of the high
7352d2669b6SNicolas Pitre * vector page.  New segments (if ever needed) must be added in front of
7362d2669b6SNicolas Pitre * existing ones.  This mechanism should be used only for things that are
7372d2669b6SNicolas Pitre * really small and justified, and not be abused freely.
7382d2669b6SNicolas Pitre *
73937b83046SNicolas Pitre * See Documentation/arm/kernel_user_helpers.txt for formal definitions.
7402d2669b6SNicolas Pitre */
741b86040a5SCatalin Marinas THUMB(	.arm	)
7422d2669b6SNicolas Pitre
743ba9b5d76SNicolas Pitre	.macro	usr_ret, reg
744ba9b5d76SNicolas Pitre#ifdef CONFIG_ARM_THUMB
745ba9b5d76SNicolas Pitre	bx	\reg
746ba9b5d76SNicolas Pitre#else
747ba9b5d76SNicolas Pitre	mov	pc, \reg
748ba9b5d76SNicolas Pitre#endif
749ba9b5d76SNicolas Pitre	.endm
750ba9b5d76SNicolas Pitre
7515b43e7a3SRussell King	.macro	kuser_pad, sym, size
7525b43e7a3SRussell King	.if	(. - \sym) & 3
7535b43e7a3SRussell King	.rept	4 - (. - \sym) & 3
7545b43e7a3SRussell King	.byte	0
7555b43e7a3SRussell King	.endr
7565b43e7a3SRussell King	.endif
7575b43e7a3SRussell King	.rept	(\size - (. - \sym)) / 4
7585b43e7a3SRussell King	.word	0xe7fddef1
7595b43e7a3SRussell King	.endr
7605b43e7a3SRussell King	.endm
7615b43e7a3SRussell King
762f6f91b0dSRussell King#ifdef CONFIG_KUSER_HELPERS
7632d2669b6SNicolas Pitre	.align	5
7642d2669b6SNicolas Pitre	.globl	__kuser_helper_start
7652d2669b6SNicolas Pitre__kuser_helper_start:
7662d2669b6SNicolas Pitre
7672d2669b6SNicolas Pitre/*
76840fb79c8SNicolas Pitre * Due to the length of some sequences, __kuser_cmpxchg64 spans 2 regular
76940fb79c8SNicolas Pitre * kuser "slots", therefore 0xffff0f80 is not used as a valid entry point.
7707c612bfdSNicolas Pitre */
7717c612bfdSNicolas Pitre
77240fb79c8SNicolas Pitre__kuser_cmpxchg64:				@ 0xffff0f60
77340fb79c8SNicolas Pitre
77440fb79c8SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
77540fb79c8SNicolas Pitre
77640fb79c8SNicolas Pitre	/*
77740fb79c8SNicolas Pitre	 * Poor you.  No fast solution possible...
77840fb79c8SNicolas Pitre	 * The kernel itself must perform the operation.
77940fb79c8SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
78040fb79c8SNicolas Pitre	 */
78140fb79c8SNicolas Pitre	stmfd	sp!, {r7, lr}
78240fb79c8SNicolas Pitre	ldr	r7, 1f			@ it's 20 bits
78340fb79c8SNicolas Pitre	swi	__ARM_NR_cmpxchg64
78440fb79c8SNicolas Pitre	ldmfd	sp!, {r7, pc}
78540fb79c8SNicolas Pitre1:	.word	__ARM_NR_cmpxchg64
78640fb79c8SNicolas Pitre
78740fb79c8SNicolas Pitre#elif defined(CONFIG_CPU_32v6K)
78840fb79c8SNicolas Pitre
78940fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, r7}
79040fb79c8SNicolas Pitre	ldrd	r4, r5, [r0]			@ load old val
79140fb79c8SNicolas Pitre	ldrd	r6, r7, [r1]			@ load new val
79240fb79c8SNicolas Pitre	smp_dmb	arm
79340fb79c8SNicolas Pitre1:	ldrexd	r0, r1, [r2]			@ load current val
79440fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
79540fb79c8SNicolas Pitre	eoreqs	r3, r1, r5			@ compare with oldval (2)
79640fb79c8SNicolas Pitre	strexdeq r3, r6, r7, [r2]		@ store newval if eq
79740fb79c8SNicolas Pitre	teqeq	r3, #1				@ success?
79840fb79c8SNicolas Pitre	beq	1b				@ if no then retry
79940fb79c8SNicolas Pitre	smp_dmb	arm
80040fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set returned val and C flag
80140fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, r7}
8025a97d0aeSWill Deacon	usr_ret	lr
80340fb79c8SNicolas Pitre
80440fb79c8SNicolas Pitre#elif !defined(CONFIG_SMP)
80540fb79c8SNicolas Pitre
80640fb79c8SNicolas Pitre#ifdef CONFIG_MMU
80740fb79c8SNicolas Pitre
80840fb79c8SNicolas Pitre	/*
80940fb79c8SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg64
81040fb79c8SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
81140fb79c8SNicolas Pitre	 * causing another process/thread to be scheduled in the middle of
81240fb79c8SNicolas Pitre	 * the critical sequence.  The same strategy as for cmpxchg is used.
81340fb79c8SNicolas Pitre	 */
81440fb79c8SNicolas Pitre	stmfd	sp!, {r4, r5, r6, lr}
81540fb79c8SNicolas Pitre	ldmia	r0, {r4, r5}			@ load old val
81640fb79c8SNicolas Pitre	ldmia	r1, {r6, lr}			@ load new val
81740fb79c8SNicolas Pitre1:	ldmia	r2, {r0, r1}			@ load current val
81840fb79c8SNicolas Pitre	eors	r3, r0, r4			@ compare with oldval (1)
81940fb79c8SNicolas Pitre	eoreqs	r3, r1, r5			@ compare with oldval (2)
82040fb79c8SNicolas Pitre2:	stmeqia	r2, {r6, lr}			@ store newval if eq
82140fb79c8SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
82240fb79c8SNicolas Pitre	ldmfd	sp!, {r4, r5, r6, pc}
82340fb79c8SNicolas Pitre
82440fb79c8SNicolas Pitre	.text
82540fb79c8SNicolas Pitrekuser_cmpxchg64_fixup:
82640fb79c8SNicolas Pitre	@ Called from kuser_cmpxchg_fixup.
8273ad55155SRussell King	@ r4 = address of interrupted insn (must be preserved).
82840fb79c8SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
82940fb79c8SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
8303ad55155SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
83140fb79c8SNicolas Pitre	mov	r7, #0xffff0fff
83240fb79c8SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0f60 + (1b - __kuser_cmpxchg64)))
8333ad55155SRussell King	subs	r8, r4, r7
83440fb79c8SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
83540fb79c8SNicolas Pitre	strcs	r7, [sp, #S_PC]
83640fb79c8SNicolas Pitre#if __LINUX_ARM_ARCH__ < 6
83740fb79c8SNicolas Pitre	bcc	kuser_cmpxchg32_fixup
83840fb79c8SNicolas Pitre#endif
83940fb79c8SNicolas Pitre	mov	pc, lr
84040fb79c8SNicolas Pitre	.previous
84140fb79c8SNicolas Pitre
84240fb79c8SNicolas Pitre#else
84340fb79c8SNicolas Pitre#warning "NPTL on non MMU needs fixing"
84440fb79c8SNicolas Pitre	mov	r0, #-1
84540fb79c8SNicolas Pitre	adds	r0, r0, #0
84640fb79c8SNicolas Pitre	usr_ret	lr
84740fb79c8SNicolas Pitre#endif
84840fb79c8SNicolas Pitre
84940fb79c8SNicolas Pitre#else
85040fb79c8SNicolas Pitre#error "incoherent kernel configuration"
85140fb79c8SNicolas Pitre#endif
85240fb79c8SNicolas Pitre
8535b43e7a3SRussell King	kuser_pad __kuser_cmpxchg64, 64
85440fb79c8SNicolas Pitre
8557c612bfdSNicolas Pitre__kuser_memory_barrier:				@ 0xffff0fa0
856ed3768a8SDave Martin	smp_dmb	arm
857ba9b5d76SNicolas Pitre	usr_ret	lr
8587c612bfdSNicolas Pitre
8595b43e7a3SRussell King	kuser_pad __kuser_memory_barrier, 32
8607c612bfdSNicolas Pitre
8612d2669b6SNicolas Pitre__kuser_cmpxchg:				@ 0xffff0fc0
8622d2669b6SNicolas Pitre
863dcef1f63SNicolas Pitre#if defined(CONFIG_NEEDS_SYSCALL_FOR_CMPXCHG)
8642d2669b6SNicolas Pitre
865dcef1f63SNicolas Pitre	/*
866dcef1f63SNicolas Pitre	 * Poor you.  No fast solution possible...
867dcef1f63SNicolas Pitre	 * The kernel itself must perform the operation.
868dcef1f63SNicolas Pitre	 * A special ghost syscall is used for that (see traps.c).
869dcef1f63SNicolas Pitre	 */
8705e097445SNicolas Pitre	stmfd	sp!, {r7, lr}
87155afd264SDave Martin	ldr	r7, 1f			@ it's 20 bits
872cc20d429SRussell King	swi	__ARM_NR_cmpxchg
8735e097445SNicolas Pitre	ldmfd	sp!, {r7, pc}
874cc20d429SRussell King1:	.word	__ARM_NR_cmpxchg
875dcef1f63SNicolas Pitre
876dcef1f63SNicolas Pitre#elif __LINUX_ARM_ARCH__ < 6
8772d2669b6SNicolas Pitre
87849bca4c2SNicolas Pitre#ifdef CONFIG_MMU
879b49c0f24SNicolas Pitre
880b49c0f24SNicolas Pitre	/*
881b49c0f24SNicolas Pitre	 * The only thing that can break atomicity in this cmpxchg
882b49c0f24SNicolas Pitre	 * implementation is either an IRQ or a data abort exception
883b49c0f24SNicolas Pitre	 * causing another process/thread to be scheduled in the middle
884b49c0f24SNicolas Pitre	 * of the critical sequence.  To prevent this, code is added to
885b49c0f24SNicolas Pitre	 * the IRQ and data abort exception handlers to set the pc back
886b49c0f24SNicolas Pitre	 * to the beginning of the critical section if it is found to be
887b49c0f24SNicolas Pitre	 * within that critical section (see kuser_cmpxchg_fixup).
888b49c0f24SNicolas Pitre	 */
889b49c0f24SNicolas Pitre1:	ldr	r3, [r2]			@ load current val
890b49c0f24SNicolas Pitre	subs	r3, r3, r0			@ compare with oldval
891b49c0f24SNicolas Pitre2:	streq	r1, [r2]			@ store newval if eq
892b49c0f24SNicolas Pitre	rsbs	r0, r3, #0			@ set return val and C flag
893b49c0f24SNicolas Pitre	usr_ret	lr
894b49c0f24SNicolas Pitre
895b49c0f24SNicolas Pitre	.text
89640fb79c8SNicolas Pitrekuser_cmpxchg32_fixup:
897b49c0f24SNicolas Pitre	@ Called from kuser_cmpxchg_check macro.
898b059bdc3SRussell King	@ r4 = address of interrupted insn (must be preserved).
899b49c0f24SNicolas Pitre	@ sp = saved regs. r7 and r8 are clobbered.
900b49c0f24SNicolas Pitre	@ 1b = first critical insn, 2b = last critical insn.
901b059bdc3SRussell King	@ If r4 >= 1b and r4 <= 2b then saved pc_usr is set to 1b.
902b49c0f24SNicolas Pitre	mov	r7, #0xffff0fff
903b49c0f24SNicolas Pitre	sub	r7, r7, #(0xffff0fff - (0xffff0fc0 + (1b - __kuser_cmpxchg)))
904b059bdc3SRussell King	subs	r8, r4, r7
905b49c0f24SNicolas Pitre	rsbcss	r8, r8, #(2b - 1b)
906b49c0f24SNicolas Pitre	strcs	r7, [sp, #S_PC]
907b49c0f24SNicolas Pitre	mov	pc, lr
908b49c0f24SNicolas Pitre	.previous
909b49c0f24SNicolas Pitre
91049bca4c2SNicolas Pitre#else
91149bca4c2SNicolas Pitre#warning "NPTL on non MMU needs fixing"
91249bca4c2SNicolas Pitre	mov	r0, #-1
91349bca4c2SNicolas Pitre	adds	r0, r0, #0
914ba9b5d76SNicolas Pitre	usr_ret	lr
915b49c0f24SNicolas Pitre#endif
9162d2669b6SNicolas Pitre
9172d2669b6SNicolas Pitre#else
9182d2669b6SNicolas Pitre
919ed3768a8SDave Martin	smp_dmb	arm
920b49c0f24SNicolas Pitre1:	ldrex	r3, [r2]
9212d2669b6SNicolas Pitre	subs	r3, r3, r0
9222d2669b6SNicolas Pitre	strexeq	r3, r1, [r2]
923b49c0f24SNicolas Pitre	teqeq	r3, #1
924b49c0f24SNicolas Pitre	beq	1b
9252d2669b6SNicolas Pitre	rsbs	r0, r3, #0
926b49c0f24SNicolas Pitre	/* beware -- each __kuser slot must be 8 instructions max */
927f00ec48fSRussell King	ALT_SMP(b	__kuser_memory_barrier)
928f00ec48fSRussell King	ALT_UP(usr_ret	lr)
9292d2669b6SNicolas Pitre
9302d2669b6SNicolas Pitre#endif
9312d2669b6SNicolas Pitre
9325b43e7a3SRussell King	kuser_pad __kuser_cmpxchg, 32
9332d2669b6SNicolas Pitre
9342d2669b6SNicolas Pitre__kuser_get_tls:				@ 0xffff0fe0
935f159f4edSTony Lindgren	ldr	r0, [pc, #(16 - 8)]	@ read TLS, set in kuser_get_tls_init
936ba9b5d76SNicolas Pitre	usr_ret	lr
937f159f4edSTony Lindgren	mrc	p15, 0, r0, c13, c0, 3	@ 0xffff0fe8 hardware TLS code
9385b43e7a3SRussell King	kuser_pad __kuser_get_tls, 16
9395b43e7a3SRussell King	.rep	3
940f159f4edSTony Lindgren	.word	0			@ 0xffff0ff0 software TLS value, then
941f159f4edSTony Lindgren	.endr				@ pad up to __kuser_helper_version
9422d2669b6SNicolas Pitre
9432d2669b6SNicolas Pitre__kuser_helper_version:				@ 0xffff0ffc
9442d2669b6SNicolas Pitre	.word	((__kuser_helper_end - __kuser_helper_start) >> 5)
9452d2669b6SNicolas Pitre
9462d2669b6SNicolas Pitre	.globl	__kuser_helper_end
9472d2669b6SNicolas Pitre__kuser_helper_end:
9482d2669b6SNicolas Pitre
949f6f91b0dSRussell King#endif
950f6f91b0dSRussell King
951b86040a5SCatalin Marinas THUMB(	.thumb	)
9522d2669b6SNicolas Pitre
9531da177e4SLinus Torvalds/*
9541da177e4SLinus Torvalds * Vector stubs.
9551da177e4SLinus Torvalds *
95619accfd3SRussell King * This code is copied to 0xffff1000 so we can use branches in the
95719accfd3SRussell King * vectors, rather than ldr's.  Note that this code must not exceed
95819accfd3SRussell King * a page size.
9591da177e4SLinus Torvalds *
9601da177e4SLinus Torvalds * Common stub entry macro:
9611da177e4SLinus Torvalds *   Enter in IRQ mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
962ccea7a19SRussell King *
963ccea7a19SRussell King * SP points to a minimal amount of processor-private memory, the address
964ccea7a19SRussell King * of which is copied into r0 for the mode specific abort handler.
9651da177e4SLinus Torvalds */
966b7ec4795SNicolas Pitre	.macro	vector_stub, name, mode, correction=0
9671da177e4SLinus Torvalds	.align	5
9681da177e4SLinus Torvalds
9691da177e4SLinus Torvaldsvector_\name:
9701da177e4SLinus Torvalds	.if \correction
9711da177e4SLinus Torvalds	sub	lr, lr, #\correction
9721da177e4SLinus Torvalds	.endif
9731da177e4SLinus Torvalds
974ccea7a19SRussell King	@
975ccea7a19SRussell King	@ Save r0, lr_<exception> (parent PC) and spsr_<exception>
976ccea7a19SRussell King	@ (parent CPSR)
977ccea7a19SRussell King	@
978ccea7a19SRussell King	stmia	sp, {r0, lr}		@ save r0, lr
979ccea7a19SRussell King	mrs	lr, spsr
980ccea7a19SRussell King	str	lr, [sp, #8]		@ save spsr
981ccea7a19SRussell King
982ccea7a19SRussell King	@
983ccea7a19SRussell King	@ Prepare for SVC32 mode.  IRQs remain disabled.
984ccea7a19SRussell King	@
985ccea7a19SRussell King	mrs	r0, cpsr
986b86040a5SCatalin Marinas	eor	r0, r0, #(\mode ^ SVC_MODE | PSR_ISETSTATE)
987ccea7a19SRussell King	msr	spsr_cxsf, r0
988ccea7a19SRussell King
989ccea7a19SRussell King	@
990ccea7a19SRussell King	@ the branch table must immediately follow this code
991ccea7a19SRussell King	@
992ccea7a19SRussell King	and	lr, lr, #0x0f
993b86040a5SCatalin Marinas THUMB(	adr	r0, 1f			)
994b86040a5SCatalin Marinas THUMB(	ldr	lr, [r0, lr, lsl #2]	)
995b7ec4795SNicolas Pitre	mov	r0, sp
996b86040a5SCatalin Marinas ARM(	ldr	lr, [pc, lr, lsl #2]	)
997ccea7a19SRussell King	movs	pc, lr			@ branch to handler in SVC mode
99893ed3970SCatalin MarinasENDPROC(vector_\name)
99988987ef9SCatalin Marinas
100088987ef9SCatalin Marinas	.align	2
100188987ef9SCatalin Marinas	@ handler addresses follow this label
100288987ef9SCatalin Marinas1:
10031da177e4SLinus Torvalds	.endm
10041da177e4SLinus Torvalds
1005b9b32bf7SRussell King	.section .stubs, "ax", %progbits
10061da177e4SLinus Torvalds__stubs_start:
100719accfd3SRussell King	@ This must be the first word
100819accfd3SRussell King	.word	vector_swi
100919accfd3SRussell King
101019accfd3SRussell Kingvector_rst:
101119accfd3SRussell King ARM(	swi	SYS_ERROR0	)
101219accfd3SRussell King THUMB(	svc	#0		)
101319accfd3SRussell King THUMB(	nop			)
101419accfd3SRussell King	b	vector_und
101519accfd3SRussell King
10161da177e4SLinus Torvalds/*
10171da177e4SLinus Torvalds * Interrupt dispatcher
10181da177e4SLinus Torvalds */
1019b7ec4795SNicolas Pitre	vector_stub	irq, IRQ_MODE, 4
10201da177e4SLinus Torvalds
10211da177e4SLinus Torvalds	.long	__irq_usr			@  0  (USR_26 / USR_32)
10221da177e4SLinus Torvalds	.long	__irq_invalid			@  1  (FIQ_26 / FIQ_32)
10231da177e4SLinus Torvalds	.long	__irq_invalid			@  2  (IRQ_26 / IRQ_32)
10241da177e4SLinus Torvalds	.long	__irq_svc			@  3  (SVC_26 / SVC_32)
10251da177e4SLinus Torvalds	.long	__irq_invalid			@  4
10261da177e4SLinus Torvalds	.long	__irq_invalid			@  5
10271da177e4SLinus Torvalds	.long	__irq_invalid			@  6
10281da177e4SLinus Torvalds	.long	__irq_invalid			@  7
10291da177e4SLinus Torvalds	.long	__irq_invalid			@  8
10301da177e4SLinus Torvalds	.long	__irq_invalid			@  9
10311da177e4SLinus Torvalds	.long	__irq_invalid			@  a
10321da177e4SLinus Torvalds	.long	__irq_invalid			@  b
10331da177e4SLinus Torvalds	.long	__irq_invalid			@  c
10341da177e4SLinus Torvalds	.long	__irq_invalid			@  d
10351da177e4SLinus Torvalds	.long	__irq_invalid			@  e
10361da177e4SLinus Torvalds	.long	__irq_invalid			@  f
10371da177e4SLinus Torvalds
10381da177e4SLinus Torvalds/*
10391da177e4SLinus Torvalds * Data abort dispatcher
10401da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10411da177e4SLinus Torvalds */
1042b7ec4795SNicolas Pitre	vector_stub	dabt, ABT_MODE, 8
10431da177e4SLinus Torvalds
10441da177e4SLinus Torvalds	.long	__dabt_usr			@  0  (USR_26 / USR_32)
10451da177e4SLinus Torvalds	.long	__dabt_invalid			@  1  (FIQ_26 / FIQ_32)
10461da177e4SLinus Torvalds	.long	__dabt_invalid			@  2  (IRQ_26 / IRQ_32)
10471da177e4SLinus Torvalds	.long	__dabt_svc			@  3  (SVC_26 / SVC_32)
10481da177e4SLinus Torvalds	.long	__dabt_invalid			@  4
10491da177e4SLinus Torvalds	.long	__dabt_invalid			@  5
10501da177e4SLinus Torvalds	.long	__dabt_invalid			@  6
10511da177e4SLinus Torvalds	.long	__dabt_invalid			@  7
10521da177e4SLinus Torvalds	.long	__dabt_invalid			@  8
10531da177e4SLinus Torvalds	.long	__dabt_invalid			@  9
10541da177e4SLinus Torvalds	.long	__dabt_invalid			@  a
10551da177e4SLinus Torvalds	.long	__dabt_invalid			@  b
10561da177e4SLinus Torvalds	.long	__dabt_invalid			@  c
10571da177e4SLinus Torvalds	.long	__dabt_invalid			@  d
10581da177e4SLinus Torvalds	.long	__dabt_invalid			@  e
10591da177e4SLinus Torvalds	.long	__dabt_invalid			@  f
10601da177e4SLinus Torvalds
10611da177e4SLinus Torvalds/*
10621da177e4SLinus Torvalds * Prefetch abort dispatcher
10631da177e4SLinus Torvalds * Enter in ABT mode, spsr = USR CPSR, lr = USR PC
10641da177e4SLinus Torvalds */
1065b7ec4795SNicolas Pitre	vector_stub	pabt, ABT_MODE, 4
10661da177e4SLinus Torvalds
10671da177e4SLinus Torvalds	.long	__pabt_usr			@  0 (USR_26 / USR_32)
10681da177e4SLinus Torvalds	.long	__pabt_invalid			@  1 (FIQ_26 / FIQ_32)
10691da177e4SLinus Torvalds	.long	__pabt_invalid			@  2 (IRQ_26 / IRQ_32)
10701da177e4SLinus Torvalds	.long	__pabt_svc			@  3 (SVC_26 / SVC_32)
10711da177e4SLinus Torvalds	.long	__pabt_invalid			@  4
10721da177e4SLinus Torvalds	.long	__pabt_invalid			@  5
10731da177e4SLinus Torvalds	.long	__pabt_invalid			@  6
10741da177e4SLinus Torvalds	.long	__pabt_invalid			@  7
10751da177e4SLinus Torvalds	.long	__pabt_invalid			@  8
10761da177e4SLinus Torvalds	.long	__pabt_invalid			@  9
10771da177e4SLinus Torvalds	.long	__pabt_invalid			@  a
10781da177e4SLinus Torvalds	.long	__pabt_invalid			@  b
10791da177e4SLinus Torvalds	.long	__pabt_invalid			@  c
10801da177e4SLinus Torvalds	.long	__pabt_invalid			@  d
10811da177e4SLinus Torvalds	.long	__pabt_invalid			@  e
10821da177e4SLinus Torvalds	.long	__pabt_invalid			@  f
10831da177e4SLinus Torvalds
10841da177e4SLinus Torvalds/*
10851da177e4SLinus Torvalds * Undef instr entry dispatcher
10861da177e4SLinus Torvalds * Enter in UND mode, spsr = SVC/USR CPSR, lr = SVC/USR PC
10871da177e4SLinus Torvalds */
1088b7ec4795SNicolas Pitre	vector_stub	und, UND_MODE
10891da177e4SLinus Torvalds
10901da177e4SLinus Torvalds	.long	__und_usr			@  0 (USR_26 / USR_32)
10911da177e4SLinus Torvalds	.long	__und_invalid			@  1 (FIQ_26 / FIQ_32)
10921da177e4SLinus Torvalds	.long	__und_invalid			@  2 (IRQ_26 / IRQ_32)
10931da177e4SLinus Torvalds	.long	__und_svc			@  3 (SVC_26 / SVC_32)
10941da177e4SLinus Torvalds	.long	__und_invalid			@  4
10951da177e4SLinus Torvalds	.long	__und_invalid			@  5
10961da177e4SLinus Torvalds	.long	__und_invalid			@  6
10971da177e4SLinus Torvalds	.long	__und_invalid			@  7
10981da177e4SLinus Torvalds	.long	__und_invalid			@  8
10991da177e4SLinus Torvalds	.long	__und_invalid			@  9
11001da177e4SLinus Torvalds	.long	__und_invalid			@  a
11011da177e4SLinus Torvalds	.long	__und_invalid			@  b
11021da177e4SLinus Torvalds	.long	__und_invalid			@  c
11031da177e4SLinus Torvalds	.long	__und_invalid			@  d
11041da177e4SLinus Torvalds	.long	__und_invalid			@  e
11051da177e4SLinus Torvalds	.long	__und_invalid			@  f
11061da177e4SLinus Torvalds
11071da177e4SLinus Torvalds	.align	5
11081da177e4SLinus Torvalds
11091da177e4SLinus Torvalds/*=============================================================================
111019accfd3SRussell King * Address exception handler
111119accfd3SRussell King *-----------------------------------------------------------------------------
111219accfd3SRussell King * These aren't too critical.
111319accfd3SRussell King * (they're not supposed to happen, and won't happen in 32-bit data mode).
111419accfd3SRussell King */
111519accfd3SRussell King
111619accfd3SRussell Kingvector_addrexcptn:
111719accfd3SRussell King	b	vector_addrexcptn
111819accfd3SRussell King
111919accfd3SRussell King/*=============================================================================
11201da177e4SLinus Torvalds * Undefined FIQs
11211da177e4SLinus Torvalds *-----------------------------------------------------------------------------
11221da177e4SLinus Torvalds * Enter in FIQ mode, spsr = ANY CPSR, lr = ANY PC
11231da177e4SLinus Torvalds * MUST PRESERVE SVC SPSR, but need to switch to SVC mode to show our msg.
11241da177e4SLinus Torvalds * Basically to switch modes, we *HAVE* to clobber one register...  brain
11251da177e4SLinus Torvalds * damage alert!  I don't think that we can execute any code in here in any
11261da177e4SLinus Torvalds * other mode than FIQ...  Ok you can switch to another mode, but you can't
11271da177e4SLinus Torvalds * get out of that mode without clobbering one register.
11281da177e4SLinus Torvalds */
11291da177e4SLinus Torvaldsvector_fiq:
11301da177e4SLinus Torvalds	subs	pc, lr, #4
11311da177e4SLinus Torvalds
1132e39e3f3eSRussell King	.globl	vector_fiq_offset
1133e39e3f3eSRussell King	.equ	vector_fiq_offset, vector_fiq
1134e39e3f3eSRussell King
1135b9b32bf7SRussell King	.section .vectors, "ax", %progbits
11367933523dSRussell King__vectors_start:
1137b9b32bf7SRussell King	W(b)	vector_rst
1138b9b32bf7SRussell King	W(b)	vector_und
1139b9b32bf7SRussell King	W(ldr)	pc, __vectors_start + 0x1000
1140b9b32bf7SRussell King	W(b)	vector_pabt
1141b9b32bf7SRussell King	W(b)	vector_dabt
1142b9b32bf7SRussell King	W(b)	vector_addrexcptn
1143b9b32bf7SRussell King	W(b)	vector_irq
1144b9b32bf7SRussell King	W(b)	vector_fiq
11451da177e4SLinus Torvalds
11461da177e4SLinus Torvalds	.data
11471da177e4SLinus Torvalds
11481da177e4SLinus Torvalds	.globl	cr_alignment
11491da177e4SLinus Torvalds	.globl	cr_no_alignment
11501da177e4SLinus Torvaldscr_alignment:
11511da177e4SLinus Torvalds	.space	4
11521da177e4SLinus Torvaldscr_no_alignment:
11531da177e4SLinus Torvalds	.space	4
115452108641Seric miao
115552108641Seric miao#ifdef CONFIG_MULTI_IRQ_HANDLER
115652108641Seric miao	.globl	handle_arch_irq
115752108641Seric miaohandle_arch_irq:
115852108641Seric miao	.space	4
115952108641Seric miao#endif
1160