xref: /openbmc/linux/arch/arm/kernel/bios32.c (revision 1ac731c529cd4d6adbce134754b51ff7d822b145)
1b2441318SGreg Kroah-Hartman // SPDX-License-Identifier: GPL-2.0
21da177e4SLinus Torvalds /*
31da177e4SLinus Torvalds  *  linux/arch/arm/kernel/bios32.c
41da177e4SLinus Torvalds  *
51da177e4SLinus Torvalds  *  PCI bios-type initialisation for PCI machines
61da177e4SLinus Torvalds  *
71da177e4SLinus Torvalds  *  Bits taken from various places.
81da177e4SLinus Torvalds  */
9ecea4ab6SPaul Gortmaker #include <linux/export.h>
101da177e4SLinus Torvalds #include <linux/kernel.h>
111da177e4SLinus Torvalds #include <linux/pci.h>
121da177e4SLinus Torvalds #include <linux/slab.h>
131da177e4SLinus Torvalds #include <linux/init.h>
14fced80c7SRussell King #include <linux/io.h>
151da177e4SLinus Torvalds 
161da177e4SLinus Torvalds #include <asm/mach-types.h>
17c2794437SRob Herring #include <asm/mach/map.h>
181da177e4SLinus Torvalds #include <asm/mach/pci.h>
191da177e4SLinus Torvalds 
201da177e4SLinus Torvalds static int debug_pci;
211da177e4SLinus Torvalds 
221da177e4SLinus Torvalds /*
235ee09efeSYijing Wang  * We can't use pci_get_device() here since we are
241da177e4SLinus Torvalds  * called from interrupt context.
251da177e4SLinus Torvalds  */
pcibios_bus_report_status(struct pci_bus * bus,u_int status_mask,int warn)261da177e4SLinus Torvalds static void pcibios_bus_report_status(struct pci_bus *bus, u_int status_mask, int warn)
271da177e4SLinus Torvalds {
281da177e4SLinus Torvalds 	struct pci_dev *dev;
291da177e4SLinus Torvalds 
301da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
311da177e4SLinus Torvalds 		u16 status;
321da177e4SLinus Torvalds 
331da177e4SLinus Torvalds 		/*
341da177e4SLinus Torvalds 		 * ignore host bridge - we handle
351da177e4SLinus Torvalds 		 * that separately
361da177e4SLinus Torvalds 		 */
371da177e4SLinus Torvalds 		if (dev->bus->number == 0 && dev->devfn == 0)
381da177e4SLinus Torvalds 			continue;
391da177e4SLinus Torvalds 
401da177e4SLinus Torvalds 		pci_read_config_word(dev, PCI_STATUS, &status);
411da177e4SLinus Torvalds 		if (status == 0xffff)
421da177e4SLinus Torvalds 			continue;
431da177e4SLinus Torvalds 
441da177e4SLinus Torvalds 		if ((status & status_mask) == 0)
451da177e4SLinus Torvalds 			continue;
461da177e4SLinus Torvalds 
471da177e4SLinus Torvalds 		/* clear the status errors */
481da177e4SLinus Torvalds 		pci_write_config_word(dev, PCI_STATUS, status & status_mask);
491da177e4SLinus Torvalds 
501da177e4SLinus Torvalds 		if (warn)
511da177e4SLinus Torvalds 			printk("(%s: %04X) ", pci_name(dev), status);
521da177e4SLinus Torvalds 	}
531da177e4SLinus Torvalds 
541da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list)
551da177e4SLinus Torvalds 		if (dev->subordinate)
561da177e4SLinus Torvalds 			pcibios_bus_report_status(dev->subordinate, status_mask, warn);
571da177e4SLinus Torvalds }
581da177e4SLinus Torvalds 
pcibios_report_status(u_int status_mask,int warn)591da177e4SLinus Torvalds void pcibios_report_status(u_int status_mask, int warn)
601da177e4SLinus Torvalds {
61f0197e0cSYijing Wang 	struct pci_bus *bus;
621da177e4SLinus Torvalds 
63f0197e0cSYijing Wang 	list_for_each_entry(bus, &pci_root_buses, node)
641da177e4SLinus Torvalds 		pcibios_bus_report_status(bus, status_mask, warn);
651da177e4SLinus Torvalds }
661da177e4SLinus Torvalds 
671da177e4SLinus Torvalds /*
681da177e4SLinus Torvalds  * We don't use this to fix the device, but initialisation of it.
691da177e4SLinus Torvalds  * It's not the correct use for this, but it works.
701da177e4SLinus Torvalds  * Note that the arbiter/ISA bridge appears to be buggy, specifically in
711da177e4SLinus Torvalds  * the following area:
721da177e4SLinus Torvalds  * 1. park on CPU
731da177e4SLinus Torvalds  * 2. ISA bridge ping-pong
741da177e4SLinus Torvalds  * 3. ISA bridge master handling of target RETRY
751da177e4SLinus Torvalds  *
761da177e4SLinus Torvalds  * Bug 3 is responsible for the sound DMA grinding to a halt.  We now
771da177e4SLinus Torvalds  * live with bug 2.
781da177e4SLinus Torvalds  */
pci_fixup_83c553(struct pci_dev * dev)79351a102dSGreg Kroah-Hartman static void pci_fixup_83c553(struct pci_dev *dev)
801da177e4SLinus Torvalds {
811da177e4SLinus Torvalds 	/*
821da177e4SLinus Torvalds 	 * Set memory region to start at address 0, and enable IO
831da177e4SLinus Torvalds 	 */
841da177e4SLinus Torvalds 	pci_write_config_dword(dev, PCI_BASE_ADDRESS_0, PCI_BASE_ADDRESS_SPACE_MEMORY);
851da177e4SLinus Torvalds 	pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO);
861da177e4SLinus Torvalds 
871da177e4SLinus Torvalds 	dev->resource[0].end -= dev->resource[0].start;
881da177e4SLinus Torvalds 	dev->resource[0].start = 0;
891da177e4SLinus Torvalds 
901da177e4SLinus Torvalds 	/*
911da177e4SLinus Torvalds 	 * All memory requests from ISA to be channelled to PCI
921da177e4SLinus Torvalds 	 */
931da177e4SLinus Torvalds 	pci_write_config_byte(dev, 0x48, 0xff);
941da177e4SLinus Torvalds 
951da177e4SLinus Torvalds 	/*
961da177e4SLinus Torvalds 	 * Enable ping-pong on bus master to ISA bridge transactions.
971da177e4SLinus Torvalds 	 * This improves the sound DMA substantially.  The fixed
981da177e4SLinus Torvalds 	 * priority arbiter also helps (see below).
991da177e4SLinus Torvalds 	 */
1001da177e4SLinus Torvalds 	pci_write_config_byte(dev, 0x42, 0x01);
1011da177e4SLinus Torvalds 
1021da177e4SLinus Torvalds 	/*
1031da177e4SLinus Torvalds 	 * Enable PCI retry
1041da177e4SLinus Torvalds 	 */
1051da177e4SLinus Torvalds 	pci_write_config_byte(dev, 0x40, 0x22);
1061da177e4SLinus Torvalds 
1071da177e4SLinus Torvalds 	/*
1081da177e4SLinus Torvalds 	 * We used to set the arbiter to "park on last master" (bit
1091da177e4SLinus Torvalds 	 * 1 set), but unfortunately the CyberPro does not park the
1101da177e4SLinus Torvalds 	 * bus.  We must therefore park on CPU.  Unfortunately, this
1111da177e4SLinus Torvalds 	 * may trigger yet another bug in the 553.
1121da177e4SLinus Torvalds 	 */
1131da177e4SLinus Torvalds 	pci_write_config_byte(dev, 0x83, 0x02);
1141da177e4SLinus Torvalds 
1151da177e4SLinus Torvalds 	/*
1161da177e4SLinus Torvalds 	 * Make the ISA DMA request lowest priority, and disable
1171da177e4SLinus Torvalds 	 * rotating priorities completely.
1181da177e4SLinus Torvalds 	 */
1191da177e4SLinus Torvalds 	pci_write_config_byte(dev, 0x80, 0x11);
1201da177e4SLinus Torvalds 	pci_write_config_byte(dev, 0x81, 0x00);
1211da177e4SLinus Torvalds 
1221da177e4SLinus Torvalds 	/*
1231da177e4SLinus Torvalds 	 * Route INTA input to IRQ 11, and set IRQ11 to be level
1241da177e4SLinus Torvalds 	 * sensitive.
1251da177e4SLinus Torvalds 	 */
1261da177e4SLinus Torvalds 	pci_write_config_word(dev, 0x44, 0xb000);
1271da177e4SLinus Torvalds 	outb(0x08, 0x4d1);
1281da177e4SLinus Torvalds }
1291da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND, PCI_DEVICE_ID_WINBOND_83C553, pci_fixup_83c553);
1301da177e4SLinus Torvalds 
pci_fixup_unassign(struct pci_dev * dev)131351a102dSGreg Kroah-Hartman static void pci_fixup_unassign(struct pci_dev *dev)
1321da177e4SLinus Torvalds {
1331da177e4SLinus Torvalds 	dev->resource[0].end -= dev->resource[0].start;
1341da177e4SLinus Torvalds 	dev->resource[0].start = 0;
1351da177e4SLinus Torvalds }
1361da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_WINBOND2, PCI_DEVICE_ID_WINBOND2_89C940F, pci_fixup_unassign);
1371da177e4SLinus Torvalds 
1381da177e4SLinus Torvalds /*
1391da177e4SLinus Torvalds  * Prevent the PCI layer from seeing the resources allocated to this device
1401da177e4SLinus Torvalds  * if it is the host bridge by marking it as such.  These resources are of
1411da177e4SLinus Torvalds  * no consequence to the PCI layer (they are handled elsewhere).
1421da177e4SLinus Torvalds  */
pci_fixup_dec21285(struct pci_dev * dev)143351a102dSGreg Kroah-Hartman static void pci_fixup_dec21285(struct pci_dev *dev)
1441da177e4SLinus Torvalds {
1451da177e4SLinus Torvalds 	if (dev->devfn == 0) {
146*09cc9006SMika Westerberg 		struct resource *r;
147*09cc9006SMika Westerberg 
1481da177e4SLinus Torvalds 		dev->class &= 0xff;
1491da177e4SLinus Torvalds 		dev->class |= PCI_CLASS_BRIDGE_HOST << 8;
150*09cc9006SMika Westerberg 		pci_dev_for_each_resource(dev, r) {
151*09cc9006SMika Westerberg 			r->start = 0;
152*09cc9006SMika Westerberg 			r->end = 0;
153*09cc9006SMika Westerberg 			r->flags = 0;
1541da177e4SLinus Torvalds 		}
1551da177e4SLinus Torvalds 	}
1561da177e4SLinus Torvalds }
1571da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21285, pci_fixup_dec21285);
1581da177e4SLinus Torvalds 
1591da177e4SLinus Torvalds /*
1601da177e4SLinus Torvalds  * PCI IDE controllers use non-standard I/O port decoding, respect it.
1611da177e4SLinus Torvalds  */
pci_fixup_ide_bases(struct pci_dev * dev)162351a102dSGreg Kroah-Hartman static void pci_fixup_ide_bases(struct pci_dev *dev)
1631da177e4SLinus Torvalds {
1641da177e4SLinus Torvalds 	struct resource *r;
1651da177e4SLinus Torvalds 
1661da177e4SLinus Torvalds 	if ((dev->class >> 8) != PCI_CLASS_STORAGE_IDE)
1671da177e4SLinus Torvalds 		return;
1681da177e4SLinus Torvalds 
169*09cc9006SMika Westerberg 	pci_dev_for_each_resource(dev, r) {
1701da177e4SLinus Torvalds 		if ((r->start & ~0x80) == 0x374) {
1711da177e4SLinus Torvalds 			r->start |= 2;
1721da177e4SLinus Torvalds 			r->end = r->start;
1731da177e4SLinus Torvalds 		}
1741da177e4SLinus Torvalds 	}
1751da177e4SLinus Torvalds }
1761da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pci_fixup_ide_bases);
1771da177e4SLinus Torvalds 
1781da177e4SLinus Torvalds /*
1791da177e4SLinus Torvalds  * Put the DEC21142 to sleep
1801da177e4SLinus Torvalds  */
pci_fixup_dec21142(struct pci_dev * dev)181351a102dSGreg Kroah-Hartman static void pci_fixup_dec21142(struct pci_dev *dev)
1821da177e4SLinus Torvalds {
1831da177e4SLinus Torvalds 	pci_write_config_dword(dev, 0x40, 0x80000000);
1841da177e4SLinus Torvalds }
1851da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DEC, PCI_DEVICE_ID_DEC_21142, pci_fixup_dec21142);
1861da177e4SLinus Torvalds 
1871da177e4SLinus Torvalds /*
1881da177e4SLinus Torvalds  * The CY82C693 needs some rather major fixups to ensure that it does
1891da177e4SLinus Torvalds  * the right thing.  Idea from the Alpha people, with a few additions.
1901da177e4SLinus Torvalds  *
1911da177e4SLinus Torvalds  * We ensure that the IDE base registers are set to 1f0/3f4 for the
1921da177e4SLinus Torvalds  * primary bus, and 170/374 for the secondary bus.  Also, hide them
1931da177e4SLinus Torvalds  * from the PCI subsystem view as well so we won't try to perform
1941da177e4SLinus Torvalds  * our own auto-configuration on them.
1951da177e4SLinus Torvalds  *
1961da177e4SLinus Torvalds  * In addition, we ensure that the PCI IDE interrupts are routed to
1971da177e4SLinus Torvalds  * IRQ 14 and IRQ 15 respectively.
1981da177e4SLinus Torvalds  *
1991da177e4SLinus Torvalds  * The above gets us to a point where the IDE on this device is
2001da177e4SLinus Torvalds  * functional.  However, The CY82C693U _does not work_ in bus
2011da177e4SLinus Torvalds  * master mode without locking the PCI bus solid.
2021da177e4SLinus Torvalds  */
pci_fixup_cy82c693(struct pci_dev * dev)203351a102dSGreg Kroah-Hartman static void pci_fixup_cy82c693(struct pci_dev *dev)
2041da177e4SLinus Torvalds {
2051da177e4SLinus Torvalds 	if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
2061da177e4SLinus Torvalds 		u32 base0, base1;
2071da177e4SLinus Torvalds 
2081da177e4SLinus Torvalds 		if (dev->class & 0x80) {	/* primary */
2091da177e4SLinus Torvalds 			base0 = 0x1f0;
2101da177e4SLinus Torvalds 			base1 = 0x3f4;
2111da177e4SLinus Torvalds 		} else {			/* secondary */
2121da177e4SLinus Torvalds 			base0 = 0x170;
2131da177e4SLinus Torvalds 			base1 = 0x374;
2141da177e4SLinus Torvalds 		}
2151da177e4SLinus Torvalds 
2161da177e4SLinus Torvalds 		pci_write_config_dword(dev, PCI_BASE_ADDRESS_0,
2171da177e4SLinus Torvalds 				       base0 | PCI_BASE_ADDRESS_SPACE_IO);
2181da177e4SLinus Torvalds 		pci_write_config_dword(dev, PCI_BASE_ADDRESS_1,
2191da177e4SLinus Torvalds 				       base1 | PCI_BASE_ADDRESS_SPACE_IO);
2201da177e4SLinus Torvalds 
2211da177e4SLinus Torvalds 		dev->resource[0].start = 0;
2221da177e4SLinus Torvalds 		dev->resource[0].end   = 0;
2231da177e4SLinus Torvalds 		dev->resource[0].flags = 0;
2241da177e4SLinus Torvalds 
2251da177e4SLinus Torvalds 		dev->resource[1].start = 0;
2261da177e4SLinus Torvalds 		dev->resource[1].end   = 0;
2271da177e4SLinus Torvalds 		dev->resource[1].flags = 0;
2281da177e4SLinus Torvalds 	} else if (PCI_FUNC(dev->devfn) == 0) {
2291da177e4SLinus Torvalds 		/*
2301da177e4SLinus Torvalds 		 * Setup IDE IRQ routing.
2311da177e4SLinus Torvalds 		 */
2321da177e4SLinus Torvalds 		pci_write_config_byte(dev, 0x4b, 14);
2331da177e4SLinus Torvalds 		pci_write_config_byte(dev, 0x4c, 15);
2341da177e4SLinus Torvalds 
2351da177e4SLinus Torvalds 		/*
2361da177e4SLinus Torvalds 		 * Disable FREQACK handshake, enable USB.
2371da177e4SLinus Torvalds 		 */
2381da177e4SLinus Torvalds 		pci_write_config_byte(dev, 0x4d, 0x41);
2391da177e4SLinus Torvalds 
2401da177e4SLinus Torvalds 		/*
2411da177e4SLinus Torvalds 		 * Enable PCI retry, and PCI post-write buffer.
2421da177e4SLinus Torvalds 		 */
2431da177e4SLinus Torvalds 		pci_write_config_byte(dev, 0x44, 0x17);
2441da177e4SLinus Torvalds 
2451da177e4SLinus Torvalds 		/*
2461da177e4SLinus Torvalds 		 * Enable ISA master and DMA post write buffering.
2471da177e4SLinus Torvalds 		 */
2481da177e4SLinus Torvalds 		pci_write_config_byte(dev, 0x45, 0x03);
2491da177e4SLinus Torvalds 	}
2501da177e4SLinus Torvalds }
2511da177e4SLinus Torvalds DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CONTAQ, PCI_DEVICE_ID_CONTAQ_82C693, pci_fixup_cy82c693);
2521da177e4SLinus Torvalds 
2531da177e4SLinus Torvalds /*
2541da177e4SLinus Torvalds  * If the bus contains any of these devices, then we must not turn on
2551da177e4SLinus Torvalds  * parity checking of any kind.  Currently this is CyberPro 20x0 only.
2561da177e4SLinus Torvalds  */
pdev_bad_for_parity(struct pci_dev * dev)2571da177e4SLinus Torvalds static inline int pdev_bad_for_parity(struct pci_dev *dev)
2581da177e4SLinus Torvalds {
259a8fc0789SMike Rapoport 	return ((dev->vendor == PCI_VENDOR_ID_INTERG &&
2601da177e4SLinus Torvalds 		 (dev->device == PCI_DEVICE_ID_INTERG_2000 ||
261a8fc0789SMike Rapoport 		  dev->device == PCI_DEVICE_ID_INTERG_2010)) ||
262a8fc0789SMike Rapoport 		(dev->vendor == PCI_VENDOR_ID_ITE &&
263a8fc0789SMike Rapoport 		 dev->device == PCI_DEVICE_ID_ITE_8152));
264a8fc0789SMike Rapoport 
2651da177e4SLinus Torvalds }
2661da177e4SLinus Torvalds 
2671da177e4SLinus Torvalds /*
2681da177e4SLinus Torvalds  * pcibios_fixup_bus - Called after each bus is probed,
2691da177e4SLinus Torvalds  * but before its children are examined.
2701da177e4SLinus Torvalds  */
pcibios_fixup_bus(struct pci_bus * bus)27146edfc54SRussell King void pcibios_fixup_bus(struct pci_bus *bus)
2721da177e4SLinus Torvalds {
2731da177e4SLinus Torvalds 	struct pci_dev *dev;
2741da177e4SLinus Torvalds 	u16 features = PCI_COMMAND_SERR | PCI_COMMAND_PARITY | PCI_COMMAND_FAST_BACK;
2751da177e4SLinus Torvalds 
2761da177e4SLinus Torvalds 	/*
2771da177e4SLinus Torvalds 	 * Walk the devices on this bus, working out what we can
2781da177e4SLinus Torvalds 	 * and can't support.
2791da177e4SLinus Torvalds 	 */
2801da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
2811da177e4SLinus Torvalds 		u16 status;
2821da177e4SLinus Torvalds 
2831da177e4SLinus Torvalds 		pci_read_config_word(dev, PCI_STATUS, &status);
2841da177e4SLinus Torvalds 
2851da177e4SLinus Torvalds 		/*
2861da177e4SLinus Torvalds 		 * If any device on this bus does not support fast back
2871da177e4SLinus Torvalds 		 * to back transfers, then the bus as a whole is not able
2881da177e4SLinus Torvalds 		 * to support them.  Having fast back to back transfers
2891da177e4SLinus Torvalds 		 * on saves us one PCI cycle per transaction.
2901da177e4SLinus Torvalds 		 */
2911da177e4SLinus Torvalds 		if (!(status & PCI_STATUS_FAST_BACK))
2921da177e4SLinus Torvalds 			features &= ~PCI_COMMAND_FAST_BACK;
2931da177e4SLinus Torvalds 
2941da177e4SLinus Torvalds 		if (pdev_bad_for_parity(dev))
2951da177e4SLinus Torvalds 			features &= ~(PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
2961da177e4SLinus Torvalds 
2971da177e4SLinus Torvalds 		switch (dev->class >> 8) {
2981da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_PCI:
2991da177e4SLinus Torvalds 			pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &status);
3001da177e4SLinus Torvalds 			status |= PCI_BRIDGE_CTL_PARITY|PCI_BRIDGE_CTL_MASTER_ABORT;
3011da177e4SLinus Torvalds 			status &= ~(PCI_BRIDGE_CTL_BUS_RESET|PCI_BRIDGE_CTL_FAST_BACK);
3021da177e4SLinus Torvalds 			pci_write_config_word(dev, PCI_BRIDGE_CONTROL, status);
3031da177e4SLinus Torvalds 			break;
3041da177e4SLinus Torvalds 
3051da177e4SLinus Torvalds 		case PCI_CLASS_BRIDGE_CARDBUS:
3061da177e4SLinus Torvalds 			pci_read_config_word(dev, PCI_CB_BRIDGE_CONTROL, &status);
3071da177e4SLinus Torvalds 			status |= PCI_CB_BRIDGE_CTL_PARITY|PCI_CB_BRIDGE_CTL_MASTER_ABORT;
3081da177e4SLinus Torvalds 			pci_write_config_word(dev, PCI_CB_BRIDGE_CONTROL, status);
3091da177e4SLinus Torvalds 			break;
3101da177e4SLinus Torvalds 		}
3111da177e4SLinus Torvalds 	}
3121da177e4SLinus Torvalds 
3131da177e4SLinus Torvalds 	/*
3141da177e4SLinus Torvalds 	 * Now walk the devices again, this time setting them up.
3151da177e4SLinus Torvalds 	 */
3161da177e4SLinus Torvalds 	list_for_each_entry(dev, &bus->devices, bus_list) {
3171da177e4SLinus Torvalds 		u16 cmd;
3181da177e4SLinus Torvalds 
3191da177e4SLinus Torvalds 		pci_read_config_word(dev, PCI_COMMAND, &cmd);
3201da177e4SLinus Torvalds 		cmd |= features;
3211da177e4SLinus Torvalds 		pci_write_config_word(dev, PCI_COMMAND, cmd);
3221da177e4SLinus Torvalds 
3231da177e4SLinus Torvalds 		pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE,
3241da177e4SLinus Torvalds 				      L1_CACHE_BYTES >> 2);
3251da177e4SLinus Torvalds 	}
3261da177e4SLinus Torvalds 
3271da177e4SLinus Torvalds 	/*
3281da177e4SLinus Torvalds 	 * Propagate the flags to the PCI bridge.
3291da177e4SLinus Torvalds 	 */
3301da177e4SLinus Torvalds 	if (bus->self && bus->self->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
3311da177e4SLinus Torvalds 		if (features & PCI_COMMAND_FAST_BACK)
3321da177e4SLinus Torvalds 			bus->bridge_ctl |= PCI_BRIDGE_CTL_FAST_BACK;
3331da177e4SLinus Torvalds 		if (features & PCI_COMMAND_PARITY)
3341da177e4SLinus Torvalds 			bus->bridge_ctl |= PCI_BRIDGE_CTL_PARITY;
3351da177e4SLinus Torvalds 	}
3361da177e4SLinus Torvalds 
3371da177e4SLinus Torvalds 	/*
3381da177e4SLinus Torvalds 	 * Report what we did for this bus
3391da177e4SLinus Torvalds 	 */
3404ed89f22SRussell King 	pr_info("PCI: bus%d: Fast back to back transfers %sabled\n",
3411da177e4SLinus Torvalds 		bus->number, (features & PCI_COMMAND_FAST_BACK) ? "en" : "dis");
3421da177e4SLinus Torvalds }
343b214bea5SArnd Bergmann EXPORT_SYMBOL(pcibios_fixup_bus);
3441da177e4SLinus Torvalds 
3451da177e4SLinus Torvalds /*
346daeb4c0cSRussell King  * Swizzle the device pin each time we cross a bridge.  If a platform does
347daeb4c0cSRussell King  * not provide a swizzle function, we perform the standard PCI swizzling.
348daeb4c0cSRussell King  *
349daeb4c0cSRussell King  * The default swizzling walks up the bus tree one level at a time, applying
350daeb4c0cSRussell King  * the standard swizzle function at each step, stopping when it finds the PCI
351daeb4c0cSRussell King  * root bus.  This will return the slot number of the bridge device on the
352daeb4c0cSRussell King  * root bus and the interrupt pin on that device which should correspond
353daeb4c0cSRussell King  * with the downstream device interrupt.
354daeb4c0cSRussell King  *
355daeb4c0cSRussell King  * Platforms may override this, in which case the slot and pin returned
356daeb4c0cSRussell King  * depend entirely on the platform code.  However, please note that the
357daeb4c0cSRussell King  * PCI standard swizzle is implemented on plug-in cards and Cardbus based
358daeb4c0cSRussell King  * PCI extenders, so it can not be ignored.
3591da177e4SLinus Torvalds  */
pcibios_swizzle(struct pci_dev * dev,u8 * pin)360351a102dSGreg Kroah-Hartman static u8 pcibios_swizzle(struct pci_dev *dev, u8 *pin)
3611da177e4SLinus Torvalds {
3621da177e4SLinus Torvalds 	struct pci_sys_data *sys = dev->sysdata;
363daeb4c0cSRussell King 	int slot, oldpin = *pin;
3641da177e4SLinus Torvalds 
3651da177e4SLinus Torvalds 	if (sys->swizzle)
3661da177e4SLinus Torvalds 		slot = sys->swizzle(dev, pin);
367daeb4c0cSRussell King 	else
368daeb4c0cSRussell King 		slot = pci_common_swizzle(dev, pin);
3691da177e4SLinus Torvalds 
3701da177e4SLinus Torvalds 	if (debug_pci)
3711da177e4SLinus Torvalds 		printk("PCI: %s swizzling pin %d => pin %d slot %d\n",
3721da177e4SLinus Torvalds 			pci_name(dev), oldpin, *pin, slot);
3731da177e4SLinus Torvalds 
3741da177e4SLinus Torvalds 	return slot;
3751da177e4SLinus Torvalds }
3761da177e4SLinus Torvalds 
3771da177e4SLinus Torvalds /*
3781da177e4SLinus Torvalds  * Map a slot/pin to an IRQ.
3791da177e4SLinus Torvalds  */
pcibios_map_irq(const struct pci_dev * dev,u8 slot,u8 pin)380d5341942SRalf Baechle static int pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
3811da177e4SLinus Torvalds {
3821da177e4SLinus Torvalds 	struct pci_sys_data *sys = dev->sysdata;
3831da177e4SLinus Torvalds 	int irq = -1;
3841da177e4SLinus Torvalds 
3851da177e4SLinus Torvalds 	if (sys->map_irq)
3861da177e4SLinus Torvalds 		irq = sys->map_irq(dev, slot, pin);
3871da177e4SLinus Torvalds 
3881da177e4SLinus Torvalds 	if (debug_pci)
3891da177e4SLinus Torvalds 		printk("PCI: %s mapping slot %d pin %d => irq %d\n",
3901da177e4SLinus Torvalds 			pci_name(dev), slot, pin, irq);
3911da177e4SLinus Torvalds 
3921da177e4SLinus Torvalds 	return irq;
3931da177e4SLinus Torvalds }
3941da177e4SLinus Torvalds 
pcibios_init_resource(int busnr,struct pci_sys_data * sys)395fc177304SLorenzo Pieralisi static int pcibios_init_resource(int busnr, struct pci_sys_data *sys)
3963c5d1699SRob Herring {
3973c5d1699SRob Herring 	int ret;
39814d76b68SJiang Liu 	struct resource_entry *window;
3993c5d1699SRob Herring 
4003c5d1699SRob Herring 	if (list_empty(&sys->resources)) {
4013c5d1699SRob Herring 		pci_add_resource_offset(&sys->resources,
4023c5d1699SRob Herring 			 &iomem_resource, sys->mem_offset);
4033c5d1699SRob Herring 	}
4043c5d1699SRob Herring 
40514d76b68SJiang Liu 	resource_list_for_each_entry(window, &sys->resources)
4063c5d1699SRob Herring 		if (resource_type(window->res) == IORESOURCE_IO)
4073c5d1699SRob Herring 			return 0;
4083c5d1699SRob Herring 
4093c5d1699SRob Herring 	sys->io_res.start = (busnr * SZ_64K) ?  : pcibios_min_io;
4103c5d1699SRob Herring 	sys->io_res.end = (busnr + 1) * SZ_64K - 1;
4113c5d1699SRob Herring 	sys->io_res.flags = IORESOURCE_IO;
4123c5d1699SRob Herring 	sys->io_res.name = sys->io_res_name;
4133c5d1699SRob Herring 	sprintf(sys->io_res_name, "PCI%d I/O", busnr);
4143c5d1699SRob Herring 
4153c5d1699SRob Herring 	ret = request_resource(&ioport_resource, &sys->io_res);
4163c5d1699SRob Herring 	if (ret) {
4173c5d1699SRob Herring 		pr_err("PCI: unable to allocate I/O port region (%d)\n", ret);
4183c5d1699SRob Herring 		return ret;
4193c5d1699SRob Herring 	}
4203c5d1699SRob Herring 	pci_add_resource_offset(&sys->resources, &sys->io_res,
4213c5d1699SRob Herring 				sys->io_offset);
4223c5d1699SRob Herring 
4233c5d1699SRob Herring 	return 0;
4243c5d1699SRob Herring }
4253c5d1699SRob Herring 
pcibios_init_hw(struct device * parent,struct hw_pci * hw,struct list_head * head)42614d86e72SLinus Walleij static void pcibios_init_hw(struct device *parent, struct hw_pci *hw,
42714d86e72SLinus Walleij 			    struct list_head *head)
4281da177e4SLinus Torvalds {
4291da177e4SLinus Torvalds 	struct pci_sys_data *sys = NULL;
4301da177e4SLinus Torvalds 	int ret;
4311da177e4SLinus Torvalds 	int nr, busnr;
4321da177e4SLinus Torvalds 
4331da177e4SLinus Torvalds 	for (nr = busnr = 0; nr < hw->nr_controllers; nr++) {
43497ad2bdcSLorenzo Pieralisi 		struct pci_host_bridge *bridge;
43597ad2bdcSLorenzo Pieralisi 
43697ad2bdcSLorenzo Pieralisi 		bridge = pci_alloc_host_bridge(sizeof(struct pci_sys_data));
43797ad2bdcSLorenzo Pieralisi 		if (WARN(!bridge, "PCI: unable to allocate bridge!"))
438ada8b675SLorenzo Pieralisi 			break;
4391da177e4SLinus Torvalds 
44097ad2bdcSLorenzo Pieralisi 		sys = pci_host_bridge_priv(bridge);
44197ad2bdcSLorenzo Pieralisi 
4421da177e4SLinus Torvalds 		sys->busnr   = busnr;
4431da177e4SLinus Torvalds 		sys->swizzle = hw->swizzle;
4441da177e4SLinus Torvalds 		sys->map_irq = hw->map_irq;
44537d15909SBjorn Helgaas 		INIT_LIST_HEAD(&sys->resources);
4461da177e4SLinus Torvalds 
447352af7d4SThierry Reding 		if (hw->private_data)
448352af7d4SThierry Reding 			sys->private_data = hw->private_data[nr];
449352af7d4SThierry Reding 
4501da177e4SLinus Torvalds 		ret = hw->setup(nr, sys);
4511da177e4SLinus Torvalds 
4521da177e4SLinus Torvalds 		if (ret > 0) {
4537c7a0e94SGabriele Paoloni 
454fc177304SLorenzo Pieralisi 			ret = pcibios_init_resource(nr, sys);
4553c5d1699SRob Herring 			if (ret)  {
456f01fc417SLorenzo Pieralisi 				pci_free_host_bridge(bridge);
4573c5d1699SRob Herring 				break;
45837d15909SBjorn Helgaas 			}
45937d15909SBjorn Helgaas 
46016508469SLorenzo Pieralisi 			bridge->map_irq = pcibios_map_irq;
46116508469SLorenzo Pieralisi 			bridge->swizzle_irq = pcibios_swizzle;
46216508469SLorenzo Pieralisi 
463c23bfc38SRussell King 			if (hw->scan)
46497ad2bdcSLorenzo Pieralisi 				ret = hw->scan(nr, bridge);
46597ad2bdcSLorenzo Pieralisi 			else {
46697ad2bdcSLorenzo Pieralisi 				list_splice_init(&sys->resources,
46797ad2bdcSLorenzo Pieralisi 						 &bridge->windows);
46897ad2bdcSLorenzo Pieralisi 				bridge->dev.parent = parent;
46997ad2bdcSLorenzo Pieralisi 				bridge->sysdata = sys;
47097ad2bdcSLorenzo Pieralisi 				bridge->busnr = sys->busnr;
47197ad2bdcSLorenzo Pieralisi 				bridge->ops = hw->ops;
4721da177e4SLinus Torvalds 
47397ad2bdcSLorenzo Pieralisi 				ret = pci_scan_root_bus_bridge(bridge);
47497ad2bdcSLorenzo Pieralisi 			}
47597ad2bdcSLorenzo Pieralisi 
47697ad2bdcSLorenzo Pieralisi 			if (WARN(ret < 0, "PCI: unable to scan bus!")) {
47797ad2bdcSLorenzo Pieralisi 				pci_free_host_bridge(bridge);
478ada8b675SLorenzo Pieralisi 				break;
479ada8b675SLorenzo Pieralisi 			}
4801da177e4SLinus Torvalds 
48197ad2bdcSLorenzo Pieralisi 			sys->bus = bridge->bus;
48297ad2bdcSLorenzo Pieralisi 
483b918c62eSYinghai Lu 			busnr = sys->bus->busn_res.end + 1;
4841da177e4SLinus Torvalds 
48590cf2418SRussell King 			list_add(&sys->node, head);
4861da177e4SLinus Torvalds 		} else {
48797ad2bdcSLorenzo Pieralisi 			pci_free_host_bridge(bridge);
4881da177e4SLinus Torvalds 			if (ret < 0)
4891da177e4SLinus Torvalds 				break;
4901da177e4SLinus Torvalds 		}
4911da177e4SLinus Torvalds 	}
4921da177e4SLinus Torvalds }
4931da177e4SLinus Torvalds 
pci_common_init_dev(struct device * parent,struct hw_pci * hw)49414d86e72SLinus Walleij void pci_common_init_dev(struct device *parent, struct hw_pci *hw)
4951da177e4SLinus Torvalds {
4961da177e4SLinus Torvalds 	struct pci_sys_data *sys;
49790cf2418SRussell King 	LIST_HEAD(head);
4981da177e4SLinus Torvalds 
4997153884cSBjorn Helgaas 	pci_add_flags(PCI_REASSIGN_ALL_BUS);
5001da177e4SLinus Torvalds 	if (hw->preinit)
5011da177e4SLinus Torvalds 		hw->preinit();
50214d86e72SLinus Walleij 	pcibios_init_hw(parent, hw, &head);
5031da177e4SLinus Torvalds 	if (hw->postinit)
5041da177e4SLinus Torvalds 		hw->postinit();
5051da177e4SLinus Torvalds 
50690cf2418SRussell King 	list_for_each_entry(sys, &head, node) {
5071da177e4SLinus Torvalds 		struct pci_bus *bus = sys->bus;
5081da177e4SLinus Torvalds 
509b30742aaSLorenzo Pieralisi 		/*
510b30742aaSLorenzo Pieralisi 		 * We insert PCI resources into the iomem_resource and
511b30742aaSLorenzo Pieralisi 		 * ioport_resource trees in either pci_bus_claim_resources()
512b30742aaSLorenzo Pieralisi 		 * or pci_bus_assign_resources().
513b30742aaSLorenzo Pieralisi 		 */
514b30742aaSLorenzo Pieralisi 		if (pci_has_flag(PCI_PROBE_ONLY)) {
515b30742aaSLorenzo Pieralisi 			pci_bus_claim_resources(bus);
516b30742aaSLorenzo Pieralisi 		} else {
517808b27a5SMurali Karicheri 			struct pci_bus *child;
518808b27a5SMurali Karicheri 
5191da177e4SLinus Torvalds 			pci_bus_size_bridges(bus);
5201da177e4SLinus Torvalds 			pci_bus_assign_resources(bus);
5218b5742adSMurali Karicheri 
5228b5742adSMurali Karicheri 			list_for_each_entry(child, &bus->children, node)
5238b5742adSMurali Karicheri 				pcie_bus_configure_settings(child);
5248b5742adSMurali Karicheri 		}
525b30742aaSLorenzo Pieralisi 
526808b27a5SMurali Karicheri 		pci_bus_add_devices(bus);
5278b5742adSMurali Karicheri 	}
5281da177e4SLinus Torvalds }
5291da177e4SLinus Torvalds 
530168c8619SMyron Stowe #ifndef CONFIG_PCI_HOST_ITE8152
pcibios_set_master(struct pci_dev * dev)531168c8619SMyron Stowe void pcibios_set_master(struct pci_dev *dev)
532168c8619SMyron Stowe {
533168c8619SMyron Stowe 	/* No special bus mastering setup handling */
534168c8619SMyron Stowe }
535168c8619SMyron Stowe #endif
536168c8619SMyron Stowe 
pcibios_setup(char * str)5371da177e4SLinus Torvalds char * __init pcibios_setup(char *str)
5381da177e4SLinus Torvalds {
5391da177e4SLinus Torvalds 	if (!strcmp(str, "debug")) {
5401da177e4SLinus Torvalds 		debug_pci = 1;
5411da177e4SLinus Torvalds 		return NULL;
5421da177e4SLinus Torvalds 	}
5431da177e4SLinus Torvalds 	return str;
5441da177e4SLinus Torvalds }
5451da177e4SLinus Torvalds 
5461da177e4SLinus Torvalds /*
5471da177e4SLinus Torvalds  * From arch/i386/kernel/pci-i386.c:
5481da177e4SLinus Torvalds  *
5491da177e4SLinus Torvalds  * We need to avoid collisions with `mirrored' VGA ports
5501da177e4SLinus Torvalds  * and other strange ISA hardware, so we always want the
5511da177e4SLinus Torvalds  * addresses to be allocated in the 0x000-0x0ff region
5521da177e4SLinus Torvalds  * modulo 0x400.
5531da177e4SLinus Torvalds  *
5541da177e4SLinus Torvalds  * Why? Because some silly external IO cards only decode
5551da177e4SLinus Torvalds  * the low 10 bits of the IO address. The 0x00-0xff region
5561da177e4SLinus Torvalds  * is reserved for motherboard devices that decode all 16
5571da177e4SLinus Torvalds  * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
5581da177e4SLinus Torvalds  * but we want to try to avoid allocating at 0x2900-0x2bff
5591da177e4SLinus Torvalds  * which might be mirrored at 0x0100-0x03ff..
5601da177e4SLinus Torvalds  */
pcibios_align_resource(void * data,const struct resource * res,resource_size_t size,resource_size_t align)5613b7a17fcSDominik Brodowski resource_size_t pcibios_align_resource(void *data, const struct resource *res,
562e31dd6e4SGreg Kroah-Hartman 				resource_size_t size, resource_size_t align)
5631da177e4SLinus Torvalds {
564029baf14SThomas Petazzoni 	struct pci_dev *dev = data;
565e31dd6e4SGreg Kroah-Hartman 	resource_size_t start = res->start;
5667c7a0e94SGabriele Paoloni 	struct pci_host_bridge *host_bridge;
5671da177e4SLinus Torvalds 
5681da177e4SLinus Torvalds 	if (res->flags & IORESOURCE_IO && start & 0x300)
5691da177e4SLinus Torvalds 		start = (start + 0x3ff) & ~0x3ff;
5701da177e4SLinus Torvalds 
571b26b2d49SDominik Brodowski 	start = (start + align - 1) & ~(align - 1);
572b26b2d49SDominik Brodowski 
5737c7a0e94SGabriele Paoloni 	host_bridge = pci_find_host_bridge(dev->bus);
5747c7a0e94SGabriele Paoloni 
5757c7a0e94SGabriele Paoloni 	if (host_bridge->align_resource)
5767c7a0e94SGabriele Paoloni 		return host_bridge->align_resource(dev, res,
5777c7a0e94SGabriele Paoloni 				start, size, align);
578029baf14SThomas Petazzoni 
579b26b2d49SDominik Brodowski 	return start;
5801da177e4SLinus Torvalds }
5811da177e4SLinus Torvalds 
pci_map_io_early(unsigned long pfn)582c2794437SRob Herring void __init pci_map_io_early(unsigned long pfn)
583c2794437SRob Herring {
584c2794437SRob Herring 	struct map_desc pci_io_desc = {
585c2794437SRob Herring 		.virtual	= PCI_IO_VIRT_BASE,
586c2794437SRob Herring 		.type		= MT_DEVICE,
587c2794437SRob Herring 		.length		= SZ_64K,
588c2794437SRob Herring 	};
589c2794437SRob Herring 
590c2794437SRob Herring 	pci_io_desc.pfn = pfn;
591c2794437SRob Herring 	iotable_init(&pci_io_desc, 1);
592c2794437SRob Herring }
593