14baa9922SRussell King /* 24baa9922SRussell King * arch/arm/include/asm/io.h 34baa9922SRussell King * 44baa9922SRussell King * Copyright (C) 1996-2000 Russell King 54baa9922SRussell King * 64baa9922SRussell King * This program is free software; you can redistribute it and/or modify 74baa9922SRussell King * it under the terms of the GNU General Public License version 2 as 84baa9922SRussell King * published by the Free Software Foundation. 94baa9922SRussell King * 104baa9922SRussell King * Modifications: 114baa9922SRussell King * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both 124baa9922SRussell King * constant addresses and variable addresses. 134baa9922SRussell King * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture 144baa9922SRussell King * specific IO header files. 154baa9922SRussell King * 27-Mar-1999 PJB Second parameter of memcpy_toio is const.. 164baa9922SRussell King * 04-Apr-1999 PJB Added check_signature. 174baa9922SRussell King * 12-Dec-1999 RMK More cleanups 184baa9922SRussell King * 18-Jun-2000 RMK Removed virt_to_* and friends definitions 194baa9922SRussell King * 05-Oct-2004 BJD Moved memory string functions to use void __iomem 204baa9922SRussell King */ 214baa9922SRussell King #ifndef __ASM_ARM_IO_H 224baa9922SRussell King #define __ASM_ARM_IO_H 234baa9922SRussell King 244baa9922SRussell King #ifdef __KERNEL__ 254baa9922SRussell King 264baa9922SRussell King #include <linux/types.h> 274baa9922SRussell King #include <asm/byteorder.h> 284baa9922SRussell King #include <asm/memory.h> 29e5bfb72cSMichael S. Tsirkin #include <asm-generic/pci_iomap.h> 304baa9922SRussell King 314baa9922SRussell King /* 324baa9922SRussell King * ISA I/O bus memory addresses are 1:1 with the physical address. 334baa9922SRussell King */ 344baa9922SRussell King #define isa_virt_to_bus virt_to_phys 354baa9922SRussell King #define isa_page_to_bus page_to_phys 364baa9922SRussell King #define isa_bus_to_virt phys_to_virt 374baa9922SRussell King 384baa9922SRussell King /* 394baa9922SRussell King * Generic IO read/write. These perform native-endian accesses. Note 404baa9922SRussell King * that some architectures will want to re-define __raw_{read,write}w. 414baa9922SRussell King */ 424baa9922SRussell King extern void __raw_writesb(void __iomem *addr, const void *data, int bytelen); 434baa9922SRussell King extern void __raw_writesw(void __iomem *addr, const void *data, int wordlen); 444baa9922SRussell King extern void __raw_writesl(void __iomem *addr, const void *data, int longlen); 454baa9922SRussell King 464baa9922SRussell King extern void __raw_readsb(const void __iomem *addr, void *data, int bytelen); 474baa9922SRussell King extern void __raw_readsw(const void __iomem *addr, void *data, int wordlen); 484baa9922SRussell King extern void __raw_readsl(const void __iomem *addr, void *data, int longlen); 494baa9922SRussell King 50195bbcacSWill Deacon #if __LINUX_ARM_ARCH__ < 6 51195bbcacSWill Deacon /* 52195bbcacSWill Deacon * Half-word accesses are problematic with RiscPC due to limitations of 53195bbcacSWill Deacon * the bus. Rather than special-case the machine, just let the compiler 54195bbcacSWill Deacon * generate the access for CPUs prior to ARMv6. 55195bbcacSWill Deacon */ 564baa9922SRussell King #define __raw_readw(a) (__chk_io_ptr(a), *(volatile unsigned short __force *)(a)) 57195bbcacSWill Deacon #define __raw_writew(v,a) ((void)(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v))) 58195bbcacSWill Deacon #else 59195bbcacSWill Deacon /* 60195bbcacSWill Deacon * When running under a hypervisor, we want to avoid I/O accesses with 61195bbcacSWill Deacon * writeback addressing modes as these incur a significant performance 62195bbcacSWill Deacon * overhead (the address generation must be emulated in software). 63195bbcacSWill Deacon */ 64195bbcacSWill Deacon static inline void __raw_writew(u16 val, volatile void __iomem *addr) 65195bbcacSWill Deacon { 66195bbcacSWill Deacon asm volatile("strh %1, %0" 67195bbcacSWill Deacon : "+Qo" (*(volatile u16 __force *)addr) 68195bbcacSWill Deacon : "r" (val)); 69195bbcacSWill Deacon } 70195bbcacSWill Deacon 71195bbcacSWill Deacon static inline u16 __raw_readw(const volatile void __iomem *addr) 72195bbcacSWill Deacon { 73195bbcacSWill Deacon u16 val; 74195bbcacSWill Deacon asm volatile("ldrh %1, %0" 75195bbcacSWill Deacon : "+Qo" (*(volatile u16 __force *)addr), 76195bbcacSWill Deacon "=r" (val)); 77195bbcacSWill Deacon return val; 78195bbcacSWill Deacon } 79195bbcacSWill Deacon #endif 80195bbcacSWill Deacon 81195bbcacSWill Deacon static inline void __raw_writeb(u8 val, volatile void __iomem *addr) 82195bbcacSWill Deacon { 83195bbcacSWill Deacon asm volatile("strb %1, %0" 84195bbcacSWill Deacon : "+Qo" (*(volatile u8 __force *)addr) 85195bbcacSWill Deacon : "r" (val)); 86195bbcacSWill Deacon } 87195bbcacSWill Deacon 88195bbcacSWill Deacon static inline void __raw_writel(u32 val, volatile void __iomem *addr) 89195bbcacSWill Deacon { 90195bbcacSWill Deacon asm volatile("str %1, %0" 91195bbcacSWill Deacon : "+Qo" (*(volatile u32 __force *)addr) 92195bbcacSWill Deacon : "r" (val)); 93195bbcacSWill Deacon } 94195bbcacSWill Deacon 95195bbcacSWill Deacon static inline u8 __raw_readb(const volatile void __iomem *addr) 96195bbcacSWill Deacon { 97195bbcacSWill Deacon u8 val; 98195bbcacSWill Deacon asm volatile("ldrb %1, %0" 99195bbcacSWill Deacon : "+Qo" (*(volatile u8 __force *)addr), 100195bbcacSWill Deacon "=r" (val)); 101195bbcacSWill Deacon return val; 102195bbcacSWill Deacon } 103195bbcacSWill Deacon 104195bbcacSWill Deacon static inline u32 __raw_readl(const volatile void __iomem *addr) 105195bbcacSWill Deacon { 106195bbcacSWill Deacon u32 val; 107195bbcacSWill Deacon asm volatile("ldr %1, %0" 108195bbcacSWill Deacon : "+Qo" (*(volatile u32 __force *)addr), 109195bbcacSWill Deacon "=r" (val)); 110195bbcacSWill Deacon return val; 111195bbcacSWill Deacon } 1124baa9922SRussell King 1134baa9922SRussell King /* 1144baa9922SRussell King * Architecture ioremap implementation. 1154baa9922SRussell King */ 1164baa9922SRussell King #define MT_DEVICE 0 1174baa9922SRussell King #define MT_DEVICE_NONSHARED 1 1184baa9922SRussell King #define MT_DEVICE_CACHED 2 119db5b7169SRussell King #define MT_DEVICE_WC 3 1204baa9922SRussell King /* 121db5b7169SRussell King * types 4 onwards can be found in asm/mach/map.h and are undefined 1224baa9922SRussell King * for ioremap 1234baa9922SRussell King */ 1244baa9922SRussell King 1254baa9922SRussell King /* 1264baa9922SRussell King * __arm_ioremap takes CPU physical address. 1274baa9922SRussell King * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page 12831aa8fd6SRussell King * The _caller variety takes a __builtin_return_address(0) value for 12931aa8fd6SRussell King * /proc/vmalloc to use - and should only be used in non-inline functions. 1304baa9922SRussell King */ 13131aa8fd6SRussell King extern void __iomem *__arm_ioremap_pfn_caller(unsigned long, unsigned long, 13231aa8fd6SRussell King size_t, unsigned int, void *); 13331aa8fd6SRussell King extern void __iomem *__arm_ioremap_caller(unsigned long, size_t, unsigned int, 13431aa8fd6SRussell King void *); 13531aa8fd6SRussell King 1364baa9922SRussell King extern void __iomem *__arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int); 1374baa9922SRussell King extern void __iomem *__arm_ioremap(unsigned long, size_t, unsigned int); 1386c5482d5STony Lindgren extern void __iomem *__arm_ioremap_exec(unsigned long, size_t, bool cached); 1394baa9922SRussell King extern void __iounmap(volatile void __iomem *addr); 1404fe7ef3aSRob Herring extern void __arm_iounmap(volatile void __iomem *addr); 1414fe7ef3aSRob Herring 1424fe7ef3aSRob Herring extern void __iomem * (*arch_ioremap_caller)(unsigned long, size_t, 1434fe7ef3aSRob Herring unsigned int, void *); 1444fe7ef3aSRob Herring extern void (*arch_iounmap)(volatile void __iomem *); 1454baa9922SRussell King 1464baa9922SRussell King /* 1474baa9922SRussell King * Bad read/write accesses... 1484baa9922SRussell King */ 1494baa9922SRussell King extern void __readwrite_bug(const char *fn); 1504baa9922SRussell King 1514baa9922SRussell King /* 1520560cf5aSRussell King * A typesafe __io() helper 1530560cf5aSRussell King */ 1540560cf5aSRussell King static inline void __iomem *__typesafe_io(unsigned long addr) 1550560cf5aSRussell King { 1560560cf5aSRussell King return (void __iomem *)addr; 1570560cf5aSRussell King } 1580560cf5aSRussell King 1596f6f6a70SRob Herring #define IOMEM(x) ((void __force __iomem *)(x)) 1606f6f6a70SRob Herring 161c1928022SRussell King /* IO barriers */ 162c1928022SRussell King #ifdef CONFIG_ARM_DMA_MEM_BUFFERABLE 1639f97da78SDavid Howells #include <asm/barrier.h> 164c1928022SRussell King #define __iormb() rmb() 165c1928022SRussell King #define __iowmb() wmb() 166c1928022SRussell King #else 167c1928022SRussell King #define __iormb() do { } while (0) 168c1928022SRussell King #define __iowmb() do { } while (0) 169c1928022SRussell King #endif 170c1928022SRussell King 171c2794437SRob Herring /* PCI fixed i/o mapping */ 172c2794437SRob Herring #define PCI_IO_VIRT_BASE 0xfee00000 173c2794437SRob Herring 174c2794437SRob Herring extern int pci_ioremap_io(unsigned int offset, phys_addr_t phys_addr); 175c2794437SRob Herring 1760560cf5aSRussell King /* 1774baa9922SRussell King * Now, pick up the machine-defined IO definitions 1784baa9922SRussell King */ 179c334bc15SRob Herring #ifdef CONFIG_NEED_MACH_IO_H 180a09e64fbSRussell King #include <mach/io.h> 181c2794437SRob Herring #elif defined(CONFIG_PCI) 182c2794437SRob Herring #define IO_SPACE_LIMIT ((resource_size_t)0xfffff) 183c2794437SRob Herring #define __io(a) __typesafe_io(PCI_IO_VIRT_BASE + ((a) & IO_SPACE_LIMIT)) 184c334bc15SRob Herring #else 1851ac02d79SRob Herring #define __io(a) __typesafe_io((a) & IO_SPACE_LIMIT) 186c334bc15SRob Herring #endif 1874baa9922SRussell King 1884baa9922SRussell King /* 18904e1c838SRussell King * This is the limit of PC card/PCI/ISA IO space, which is by default 19004e1c838SRussell King * 64K if we have PC card, PCI or ISA support. Otherwise, default to 19104e1c838SRussell King * zero to prevent ISA/PCI drivers claiming IO space (and potentially 19204e1c838SRussell King * oopsing.) 19304e1c838SRussell King * 19404e1c838SRussell King * Only set this larger if you really need inb() et.al. to operate over 19504e1c838SRussell King * a larger address space. Note that SOC_COMMON ioremaps each sockets 19604e1c838SRussell King * IO space area, and so inb() et.al. must be defined to operate as per 19704e1c838SRussell King * readb() et.al. on such platforms. 19804e1c838SRussell King */ 19904e1c838SRussell King #ifndef IO_SPACE_LIMIT 20004e1c838SRussell King #if defined(CONFIG_PCMCIA_SOC_COMMON) || defined(CONFIG_PCMCIA_SOC_COMMON_MODULE) 20104e1c838SRussell King #define IO_SPACE_LIMIT ((resource_size_t)0xffffffff) 20204e1c838SRussell King #elif defined(CONFIG_PCI) || defined(CONFIG_ISA) || defined(CONFIG_PCCARD) 20304e1c838SRussell King #define IO_SPACE_LIMIT ((resource_size_t)0xffff) 20404e1c838SRussell King #else 20504e1c838SRussell King #define IO_SPACE_LIMIT ((resource_size_t)0) 20604e1c838SRussell King #endif 20704e1c838SRussell King #endif 20804e1c838SRussell King 20904e1c838SRussell King /* 2104baa9922SRussell King * IO port access primitives 2114baa9922SRussell King * ------------------------- 2124baa9922SRussell King * 2134baa9922SRussell King * The ARM doesn't have special IO access instructions; all IO is memory 2144baa9922SRussell King * mapped. Note that these are defined to perform little endian accesses 2154baa9922SRussell King * only. Their primary purpose is to access PCI and ISA peripherals. 2164baa9922SRussell King * 2174baa9922SRussell King * Note that for a big endian machine, this implies that the following 2184baa9922SRussell King * big endian mode connectivity is in place, as described by numerous 2194baa9922SRussell King * ARM documents: 2204baa9922SRussell King * 2214baa9922SRussell King * PCI: D0-D7 D8-D15 D16-D23 D24-D31 2224baa9922SRussell King * ARM: D24-D31 D16-D23 D8-D15 D0-D7 2234baa9922SRussell King * 2244baa9922SRussell King * The machine specific io.h include defines __io to translate an "IO" 2254baa9922SRussell King * address to a memory address. 2264baa9922SRussell King * 2274baa9922SRussell King * Note that we prevent GCC re-ordering or caching values in expressions 2284baa9922SRussell King * by introducing sequence points into the in*() definitions. Note that 2294baa9922SRussell King * __raw_* do not guarantee this behaviour. 2304baa9922SRussell King * 2314baa9922SRussell King * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space. 2324baa9922SRussell King */ 2334baa9922SRussell King #ifdef __io 234c1928022SRussell King #define outb(v,p) ({ __iowmb(); __raw_writeb(v,__io(p)); }) 235c1928022SRussell King #define outw(v,p) ({ __iowmb(); __raw_writew((__force __u16) \ 236c1928022SRussell King cpu_to_le16(v),__io(p)); }) 237c1928022SRussell King #define outl(v,p) ({ __iowmb(); __raw_writel((__force __u32) \ 238c1928022SRussell King cpu_to_le32(v),__io(p)); }) 2394baa9922SRussell King 240c1928022SRussell King #define inb(p) ({ __u8 __v = __raw_readb(__io(p)); __iormb(); __v; }) 2414baa9922SRussell King #define inw(p) ({ __u16 __v = le16_to_cpu((__force __le16) \ 242c1928022SRussell King __raw_readw(__io(p))); __iormb(); __v; }) 2434baa9922SRussell King #define inl(p) ({ __u32 __v = le32_to_cpu((__force __le32) \ 244c1928022SRussell King __raw_readl(__io(p))); __iormb(); __v; }) 2454baa9922SRussell King 2464baa9922SRussell King #define outsb(p,d,l) __raw_writesb(__io(p),d,l) 2474baa9922SRussell King #define outsw(p,d,l) __raw_writesw(__io(p),d,l) 2484baa9922SRussell King #define outsl(p,d,l) __raw_writesl(__io(p),d,l) 2494baa9922SRussell King 2504baa9922SRussell King #define insb(p,d,l) __raw_readsb(__io(p),d,l) 2514baa9922SRussell King #define insw(p,d,l) __raw_readsw(__io(p),d,l) 2524baa9922SRussell King #define insl(p,d,l) __raw_readsl(__io(p),d,l) 2534baa9922SRussell King #endif 2544baa9922SRussell King 2554baa9922SRussell King #define outb_p(val,port) outb((val),(port)) 2564baa9922SRussell King #define outw_p(val,port) outw((val),(port)) 2574baa9922SRussell King #define outl_p(val,port) outl((val),(port)) 2584baa9922SRussell King #define inb_p(port) inb((port)) 2594baa9922SRussell King #define inw_p(port) inw((port)) 2604baa9922SRussell King #define inl_p(port) inl((port)) 2614baa9922SRussell King 2624baa9922SRussell King #define outsb_p(port,from,len) outsb(port,from,len) 2634baa9922SRussell King #define outsw_p(port,from,len) outsw(port,from,len) 2644baa9922SRussell King #define outsl_p(port,from,len) outsl(port,from,len) 2654baa9922SRussell King #define insb_p(port,to,len) insb(port,to,len) 2664baa9922SRussell King #define insw_p(port,to,len) insw(port,to,len) 2674baa9922SRussell King #define insl_p(port,to,len) insl(port,to,len) 2684baa9922SRussell King 2694baa9922SRussell King /* 2704baa9922SRussell King * String version of IO memory access ops: 2714baa9922SRussell King */ 2724baa9922SRussell King extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t); 2734baa9922SRussell King extern void _memcpy_toio(volatile void __iomem *, const void *, size_t); 2744baa9922SRussell King extern void _memset_io(volatile void __iomem *, int, size_t); 2754baa9922SRussell King 2764baa9922SRussell King #define mmiowb() 2774baa9922SRussell King 2784baa9922SRussell King /* 2794baa9922SRussell King * Memory access primitives 2804baa9922SRussell King * ------------------------ 2814baa9922SRussell King * 2824baa9922SRussell King * These perform PCI memory accesses via an ioremap region. They don't 2834baa9922SRussell King * take an address as such, but a cookie. 2844baa9922SRussell King * 2854baa9922SRussell King * Again, this are defined to perform little endian accesses. See the 2864baa9922SRussell King * IO port primitives for more information. 2874baa9922SRussell King */ 2885621caacSRob Herring #ifndef readl 2895621caacSRob Herring #define readb_relaxed(c) ({ u8 __r = __raw_readb(c); __r; }) 290b0c1264fSOlof Johansson #define readw_relaxed(c) ({ u16 __r = le16_to_cpu((__force __le16) \ 2915621caacSRob Herring __raw_readw(c)); __r; }) 292b0c1264fSOlof Johansson #define readl_relaxed(c) ({ u32 __r = le32_to_cpu((__force __le32) \ 2935621caacSRob Herring __raw_readl(c)); __r; }) 294e936771aSCatalin Marinas 295af06bb9fSRussell King #define writeb_relaxed(v,c) __raw_writeb(v,c) 296af06bb9fSRussell King #define writew_relaxed(v,c) __raw_writew((__force u16) cpu_to_le16(v),c) 297af06bb9fSRussell King #define writel_relaxed(v,c) __raw_writel((__force u32) cpu_to_le32(v),c) 298e936771aSCatalin Marinas 299b92b3612SRussell King #define readb(c) ({ u8 __v = readb_relaxed(c); __iormb(); __v; }) 300b92b3612SRussell King #define readw(c) ({ u16 __v = readw_relaxed(c); __iormb(); __v; }) 301b92b3612SRussell King #define readl(c) ({ u32 __v = readl_relaxed(c); __iormb(); __v; }) 302b92b3612SRussell King 303b92b3612SRussell King #define writeb(v,c) ({ __iowmb(); writeb_relaxed(v,c); }) 304b92b3612SRussell King #define writew(v,c) ({ __iowmb(); writew_relaxed(v,c); }) 305b92b3612SRussell King #define writel(v,c) ({ __iowmb(); writel_relaxed(v,c); }) 306b92b3612SRussell King 3075621caacSRob Herring #define readsb(p,d,l) __raw_readsb(p,d,l) 3085621caacSRob Herring #define readsw(p,d,l) __raw_readsw(p,d,l) 3095621caacSRob Herring #define readsl(p,d,l) __raw_readsl(p,d,l) 3104baa9922SRussell King 3115621caacSRob Herring #define writesb(p,d,l) __raw_writesb(p,d,l) 3125621caacSRob Herring #define writesw(p,d,l) __raw_writesw(p,d,l) 3135621caacSRob Herring #define writesl(p,d,l) __raw_writesl(p,d,l) 3144baa9922SRussell King 3155621caacSRob Herring #define memset_io(c,v,l) _memset_io(c,(v),(l)) 3165621caacSRob Herring #define memcpy_fromio(a,c,l) _memcpy_fromio((a),c,(l)) 3175621caacSRob Herring #define memcpy_toio(c,a,l) _memcpy_toio(c,(a),(l)) 3184baa9922SRussell King 3195621caacSRob Herring #endif /* readl */ 3204baa9922SRussell King 3214baa9922SRussell King /* 3224baa9922SRussell King * ioremap and friends. 3234baa9922SRussell King * 3244baa9922SRussell King * ioremap takes a PCI memory address, as specified in 325395cf969SPaul Bolle * Documentation/io-mapping.txt. 3264baa9922SRussell King * 3274baa9922SRussell King */ 32821a5365bSRob Herring #define ioremap(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE) 32921a5365bSRob Herring #define ioremap_nocache(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE) 33021a5365bSRob Herring #define ioremap_cached(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE_CACHED) 33121a5365bSRob Herring #define ioremap_wc(cookie,size) __arm_ioremap((cookie), (size), MT_DEVICE_WC) 33221a5365bSRob Herring #define iounmap __arm_iounmap 3334baa9922SRussell King 3344baa9922SRussell King /* 3354baa9922SRussell King * io{read,write}{8,16,32} macros 3364baa9922SRussell King */ 3374baa9922SRussell King #ifndef ioread8 338b92b3612SRussell King #define ioread8(p) ({ unsigned int __v = __raw_readb(p); __iormb(); __v; }) 339b92b3612SRussell King #define ioread16(p) ({ unsigned int __v = le16_to_cpu((__force __le16)__raw_readw(p)); __iormb(); __v; }) 340b92b3612SRussell King #define ioread32(p) ({ unsigned int __v = le32_to_cpu((__force __le32)__raw_readl(p)); __iormb(); __v; }) 3414baa9922SRussell King 34206901bd8SArnd Bergmann #define ioread16be(p) ({ unsigned int __v = be16_to_cpu((__force __be16)__raw_readw(p)); __iormb(); __v; }) 34306901bd8SArnd Bergmann #define ioread32be(p) ({ unsigned int __v = be32_to_cpu((__force __be32)__raw_readl(p)); __iormb(); __v; }) 34406901bd8SArnd Bergmann 345af06bb9fSRussell King #define iowrite8(v,p) ({ __iowmb(); __raw_writeb(v, p); }) 346af06bb9fSRussell King #define iowrite16(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_le16(v), p); }) 347af06bb9fSRussell King #define iowrite32(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_le32(v), p); }) 3484baa9922SRussell King 349af06bb9fSRussell King #define iowrite16be(v,p) ({ __iowmb(); __raw_writew((__force __u16)cpu_to_be16(v), p); }) 350af06bb9fSRussell King #define iowrite32be(v,p) ({ __iowmb(); __raw_writel((__force __u32)cpu_to_be32(v), p); }) 35106901bd8SArnd Bergmann 3524baa9922SRussell King #define ioread8_rep(p,d,c) __raw_readsb(p,d,c) 3534baa9922SRussell King #define ioread16_rep(p,d,c) __raw_readsw(p,d,c) 3544baa9922SRussell King #define ioread32_rep(p,d,c) __raw_readsl(p,d,c) 3554baa9922SRussell King 3564baa9922SRussell King #define iowrite8_rep(p,s,c) __raw_writesb(p,s,c) 3574baa9922SRussell King #define iowrite16_rep(p,s,c) __raw_writesw(p,s,c) 3584baa9922SRussell King #define iowrite32_rep(p,s,c) __raw_writesl(p,s,c) 3594baa9922SRussell King 3604baa9922SRussell King extern void __iomem *ioport_map(unsigned long port, unsigned int nr); 3614baa9922SRussell King extern void ioport_unmap(void __iomem *addr); 3624baa9922SRussell King #endif 3634baa9922SRussell King 3644baa9922SRussell King struct pci_dev; 3654baa9922SRussell King 3664baa9922SRussell King extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr); 3674baa9922SRussell King 3684baa9922SRussell King /* 3694baa9922SRussell King * can the hardware map this into one segment or not, given no other 3704baa9922SRussell King * constraints. 3714baa9922SRussell King */ 3724baa9922SRussell King #define BIOVEC_MERGEABLE(vec1, vec2) \ 3734baa9922SRussell King ((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2))) 3744baa9922SRussell King 3754baa9922SRussell King #ifdef CONFIG_MMU 3764baa9922SRussell King #define ARCH_HAS_VALID_PHYS_ADDR_RANGE 377*7e6735c3SCyril Chemparathy extern int valid_phys_addr_range(phys_addr_t addr, size_t size); 3784baa9922SRussell King extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size); 379087aaffcSNicolas Pitre extern int devmem_is_allowed(unsigned long pfn); 3804baa9922SRussell King #endif 3814baa9922SRussell King 3824baa9922SRussell King /* 3834baa9922SRussell King * Convert a physical pointer to a virtual kernel pointer for /dev/mem 3844baa9922SRussell King * access 3854baa9922SRussell King */ 3864baa9922SRussell King #define xlate_dev_mem_ptr(p) __va(p) 3874baa9922SRussell King 3884baa9922SRussell King /* 3894baa9922SRussell King * Convert a virtual cached pointer to an uncached pointer 3904baa9922SRussell King */ 3914baa9922SRussell King #define xlate_dev_kmem_ptr(p) p 3924baa9922SRussell King 3934baa9922SRussell King /* 3944baa9922SRussell King * Register ISA memory and port locations for glibc iopl/inb/outb 3954baa9922SRussell King * emulation. 3964baa9922SRussell King */ 3974baa9922SRussell King extern void register_isa_ports(unsigned int mmio, unsigned int io, 3984baa9922SRussell King unsigned int io_shift); 3994baa9922SRussell King 4004baa9922SRussell King #endif /* __KERNEL__ */ 4014baa9922SRussell King #endif /* __ASM_ARM_IO_H */ 402