xref: /openbmc/linux/arch/arm/include/asm/io.h (revision 4baa9922430662431231ac637adedddbb0cfb2d7)
1*4baa9922SRussell King /*
2*4baa9922SRussell King  *  arch/arm/include/asm/io.h
3*4baa9922SRussell King  *
4*4baa9922SRussell King  *  Copyright (C) 1996-2000 Russell King
5*4baa9922SRussell King  *
6*4baa9922SRussell King  * This program is free software; you can redistribute it and/or modify
7*4baa9922SRussell King  * it under the terms of the GNU General Public License version 2 as
8*4baa9922SRussell King  * published by the Free Software Foundation.
9*4baa9922SRussell King  *
10*4baa9922SRussell King  * Modifications:
11*4baa9922SRussell King  *  16-Sep-1996	RMK	Inlined the inx/outx functions & optimised for both
12*4baa9922SRussell King  *			constant addresses and variable addresses.
13*4baa9922SRussell King  *  04-Dec-1997	RMK	Moved a lot of this stuff to the new architecture
14*4baa9922SRussell King  *			specific IO header files.
15*4baa9922SRussell King  *  27-Mar-1999	PJB	Second parameter of memcpy_toio is const..
16*4baa9922SRussell King  *  04-Apr-1999	PJB	Added check_signature.
17*4baa9922SRussell King  *  12-Dec-1999	RMK	More cleanups
18*4baa9922SRussell King  *  18-Jun-2000 RMK	Removed virt_to_* and friends definitions
19*4baa9922SRussell King  *  05-Oct-2004 BJD     Moved memory string functions to use void __iomem
20*4baa9922SRussell King  */
21*4baa9922SRussell King #ifndef __ASM_ARM_IO_H
22*4baa9922SRussell King #define __ASM_ARM_IO_H
23*4baa9922SRussell King 
24*4baa9922SRussell King #ifdef __KERNEL__
25*4baa9922SRussell King 
26*4baa9922SRussell King #include <linux/types.h>
27*4baa9922SRussell King #include <asm/byteorder.h>
28*4baa9922SRussell King #include <asm/memory.h>
29*4baa9922SRussell King 
30*4baa9922SRussell King /*
31*4baa9922SRussell King  * ISA I/O bus memory addresses are 1:1 with the physical address.
32*4baa9922SRussell King  */
33*4baa9922SRussell King #define isa_virt_to_bus virt_to_phys
34*4baa9922SRussell King #define isa_page_to_bus page_to_phys
35*4baa9922SRussell King #define isa_bus_to_virt phys_to_virt
36*4baa9922SRussell King 
37*4baa9922SRussell King /*
38*4baa9922SRussell King  * Generic IO read/write.  These perform native-endian accesses.  Note
39*4baa9922SRussell King  * that some architectures will want to re-define __raw_{read,write}w.
40*4baa9922SRussell King  */
41*4baa9922SRussell King extern void __raw_writesb(void __iomem *addr, const void *data, int bytelen);
42*4baa9922SRussell King extern void __raw_writesw(void __iomem *addr, const void *data, int wordlen);
43*4baa9922SRussell King extern void __raw_writesl(void __iomem *addr, const void *data, int longlen);
44*4baa9922SRussell King 
45*4baa9922SRussell King extern void __raw_readsb(const void __iomem *addr, void *data, int bytelen);
46*4baa9922SRussell King extern void __raw_readsw(const void __iomem *addr, void *data, int wordlen);
47*4baa9922SRussell King extern void __raw_readsl(const void __iomem *addr, void *data, int longlen);
48*4baa9922SRussell King 
49*4baa9922SRussell King #define __raw_writeb(v,a)	(__chk_io_ptr(a), *(volatile unsigned char __force  *)(a) = (v))
50*4baa9922SRussell King #define __raw_writew(v,a)	(__chk_io_ptr(a), *(volatile unsigned short __force *)(a) = (v))
51*4baa9922SRussell King #define __raw_writel(v,a)	(__chk_io_ptr(a), *(volatile unsigned int __force   *)(a) = (v))
52*4baa9922SRussell King 
53*4baa9922SRussell King #define __raw_readb(a)		(__chk_io_ptr(a), *(volatile unsigned char __force  *)(a))
54*4baa9922SRussell King #define __raw_readw(a)		(__chk_io_ptr(a), *(volatile unsigned short __force *)(a))
55*4baa9922SRussell King #define __raw_readl(a)		(__chk_io_ptr(a), *(volatile unsigned int __force   *)(a))
56*4baa9922SRussell King 
57*4baa9922SRussell King /*
58*4baa9922SRussell King  * Architecture ioremap implementation.
59*4baa9922SRussell King  */
60*4baa9922SRussell King #define MT_DEVICE		0
61*4baa9922SRussell King #define MT_DEVICE_NONSHARED	1
62*4baa9922SRussell King #define MT_DEVICE_CACHED	2
63*4baa9922SRussell King #define MT_DEVICE_IXP2000	3
64*4baa9922SRussell King /*
65*4baa9922SRussell King  * types 4 onwards can be found in asm/mach/map.h and are undefined
66*4baa9922SRussell King  * for ioremap
67*4baa9922SRussell King  */
68*4baa9922SRussell King 
69*4baa9922SRussell King /*
70*4baa9922SRussell King  * __arm_ioremap takes CPU physical address.
71*4baa9922SRussell King  * __arm_ioremap_pfn takes a Page Frame Number and an offset into that page
72*4baa9922SRussell King  */
73*4baa9922SRussell King extern void __iomem * __arm_ioremap_pfn(unsigned long, unsigned long, size_t, unsigned int);
74*4baa9922SRussell King extern void __iomem * __arm_ioremap(unsigned long, size_t, unsigned int);
75*4baa9922SRussell King extern void __iounmap(volatile void __iomem *addr);
76*4baa9922SRussell King 
77*4baa9922SRussell King /*
78*4baa9922SRussell King  * Bad read/write accesses...
79*4baa9922SRussell King  */
80*4baa9922SRussell King extern void __readwrite_bug(const char *fn);
81*4baa9922SRussell King 
82*4baa9922SRussell King /*
83*4baa9922SRussell King  * Now, pick up the machine-defined IO definitions
84*4baa9922SRussell King  */
85*4baa9922SRussell King #include <asm/arch/io.h>
86*4baa9922SRussell King 
87*4baa9922SRussell King /*
88*4baa9922SRussell King  *  IO port access primitives
89*4baa9922SRussell King  *  -------------------------
90*4baa9922SRussell King  *
91*4baa9922SRussell King  * The ARM doesn't have special IO access instructions; all IO is memory
92*4baa9922SRussell King  * mapped.  Note that these are defined to perform little endian accesses
93*4baa9922SRussell King  * only.  Their primary purpose is to access PCI and ISA peripherals.
94*4baa9922SRussell King  *
95*4baa9922SRussell King  * Note that for a big endian machine, this implies that the following
96*4baa9922SRussell King  * big endian mode connectivity is in place, as described by numerous
97*4baa9922SRussell King  * ARM documents:
98*4baa9922SRussell King  *
99*4baa9922SRussell King  *    PCI:  D0-D7   D8-D15 D16-D23 D24-D31
100*4baa9922SRussell King  *    ARM: D24-D31 D16-D23  D8-D15  D0-D7
101*4baa9922SRussell King  *
102*4baa9922SRussell King  * The machine specific io.h include defines __io to translate an "IO"
103*4baa9922SRussell King  * address to a memory address.
104*4baa9922SRussell King  *
105*4baa9922SRussell King  * Note that we prevent GCC re-ordering or caching values in expressions
106*4baa9922SRussell King  * by introducing sequence points into the in*() definitions.  Note that
107*4baa9922SRussell King  * __raw_* do not guarantee this behaviour.
108*4baa9922SRussell King  *
109*4baa9922SRussell King  * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
110*4baa9922SRussell King  */
111*4baa9922SRussell King #ifdef __io
112*4baa9922SRussell King #define outb(v,p)		__raw_writeb(v,__io(p))
113*4baa9922SRussell King #define outw(v,p)		__raw_writew((__force __u16) \
114*4baa9922SRussell King 					cpu_to_le16(v),__io(p))
115*4baa9922SRussell King #define outl(v,p)		__raw_writel((__force __u32) \
116*4baa9922SRussell King 					cpu_to_le32(v),__io(p))
117*4baa9922SRussell King 
118*4baa9922SRussell King #define inb(p)	({ __u8 __v = __raw_readb(__io(p)); __v; })
119*4baa9922SRussell King #define inw(p)	({ __u16 __v = le16_to_cpu((__force __le16) \
120*4baa9922SRussell King 			__raw_readw(__io(p))); __v; })
121*4baa9922SRussell King #define inl(p)	({ __u32 __v = le32_to_cpu((__force __le32) \
122*4baa9922SRussell King 			__raw_readl(__io(p))); __v; })
123*4baa9922SRussell King 
124*4baa9922SRussell King #define outsb(p,d,l)		__raw_writesb(__io(p),d,l)
125*4baa9922SRussell King #define outsw(p,d,l)		__raw_writesw(__io(p),d,l)
126*4baa9922SRussell King #define outsl(p,d,l)		__raw_writesl(__io(p),d,l)
127*4baa9922SRussell King 
128*4baa9922SRussell King #define insb(p,d,l)		__raw_readsb(__io(p),d,l)
129*4baa9922SRussell King #define insw(p,d,l)		__raw_readsw(__io(p),d,l)
130*4baa9922SRussell King #define insl(p,d,l)		__raw_readsl(__io(p),d,l)
131*4baa9922SRussell King #endif
132*4baa9922SRussell King 
133*4baa9922SRussell King #define outb_p(val,port)	outb((val),(port))
134*4baa9922SRussell King #define outw_p(val,port)	outw((val),(port))
135*4baa9922SRussell King #define outl_p(val,port)	outl((val),(port))
136*4baa9922SRussell King #define inb_p(port)		inb((port))
137*4baa9922SRussell King #define inw_p(port)		inw((port))
138*4baa9922SRussell King #define inl_p(port)		inl((port))
139*4baa9922SRussell King 
140*4baa9922SRussell King #define outsb_p(port,from,len)	outsb(port,from,len)
141*4baa9922SRussell King #define outsw_p(port,from,len)	outsw(port,from,len)
142*4baa9922SRussell King #define outsl_p(port,from,len)	outsl(port,from,len)
143*4baa9922SRussell King #define insb_p(port,to,len)	insb(port,to,len)
144*4baa9922SRussell King #define insw_p(port,to,len)	insw(port,to,len)
145*4baa9922SRussell King #define insl_p(port,to,len)	insl(port,to,len)
146*4baa9922SRussell King 
147*4baa9922SRussell King /*
148*4baa9922SRussell King  * String version of IO memory access ops:
149*4baa9922SRussell King  */
150*4baa9922SRussell King extern void _memcpy_fromio(void *, const volatile void __iomem *, size_t);
151*4baa9922SRussell King extern void _memcpy_toio(volatile void __iomem *, const void *, size_t);
152*4baa9922SRussell King extern void _memset_io(volatile void __iomem *, int, size_t);
153*4baa9922SRussell King 
154*4baa9922SRussell King #define mmiowb()
155*4baa9922SRussell King 
156*4baa9922SRussell King /*
157*4baa9922SRussell King  *  Memory access primitives
158*4baa9922SRussell King  *  ------------------------
159*4baa9922SRussell King  *
160*4baa9922SRussell King  * These perform PCI memory accesses via an ioremap region.  They don't
161*4baa9922SRussell King  * take an address as such, but a cookie.
162*4baa9922SRussell King  *
163*4baa9922SRussell King  * Again, this are defined to perform little endian accesses.  See the
164*4baa9922SRussell King  * IO port primitives for more information.
165*4baa9922SRussell King  */
166*4baa9922SRussell King #ifdef __mem_pci
167*4baa9922SRussell King #define readb(c) ({ __u8  __v = __raw_readb(__mem_pci(c)); __v; })
168*4baa9922SRussell King #define readw(c) ({ __u16 __v = le16_to_cpu((__force __le16) \
169*4baa9922SRussell King 					__raw_readw(__mem_pci(c))); __v; })
170*4baa9922SRussell King #define readl(c) ({ __u32 __v = le32_to_cpu((__force __le32) \
171*4baa9922SRussell King 					__raw_readl(__mem_pci(c))); __v; })
172*4baa9922SRussell King #define readb_relaxed(addr) readb(addr)
173*4baa9922SRussell King #define readw_relaxed(addr) readw(addr)
174*4baa9922SRussell King #define readl_relaxed(addr) readl(addr)
175*4baa9922SRussell King 
176*4baa9922SRussell King #define readsb(p,d,l)		__raw_readsb(__mem_pci(p),d,l)
177*4baa9922SRussell King #define readsw(p,d,l)		__raw_readsw(__mem_pci(p),d,l)
178*4baa9922SRussell King #define readsl(p,d,l)		__raw_readsl(__mem_pci(p),d,l)
179*4baa9922SRussell King 
180*4baa9922SRussell King #define writeb(v,c)		__raw_writeb(v,__mem_pci(c))
181*4baa9922SRussell King #define writew(v,c)		__raw_writew((__force __u16) \
182*4baa9922SRussell King 					cpu_to_le16(v),__mem_pci(c))
183*4baa9922SRussell King #define writel(v,c)		__raw_writel((__force __u32) \
184*4baa9922SRussell King 					cpu_to_le32(v),__mem_pci(c))
185*4baa9922SRussell King 
186*4baa9922SRussell King #define writesb(p,d,l)		__raw_writesb(__mem_pci(p),d,l)
187*4baa9922SRussell King #define writesw(p,d,l)		__raw_writesw(__mem_pci(p),d,l)
188*4baa9922SRussell King #define writesl(p,d,l)		__raw_writesl(__mem_pci(p),d,l)
189*4baa9922SRussell King 
190*4baa9922SRussell King #define memset_io(c,v,l)	_memset_io(__mem_pci(c),(v),(l))
191*4baa9922SRussell King #define memcpy_fromio(a,c,l)	_memcpy_fromio((a),__mem_pci(c),(l))
192*4baa9922SRussell King #define memcpy_toio(c,a,l)	_memcpy_toio(__mem_pci(c),(a),(l))
193*4baa9922SRussell King 
194*4baa9922SRussell King #elif !defined(readb)
195*4baa9922SRussell King 
196*4baa9922SRussell King #define readb(c)			(__readwrite_bug("readb"),0)
197*4baa9922SRussell King #define readw(c)			(__readwrite_bug("readw"),0)
198*4baa9922SRussell King #define readl(c)			(__readwrite_bug("readl"),0)
199*4baa9922SRussell King #define writeb(v,c)			__readwrite_bug("writeb")
200*4baa9922SRussell King #define writew(v,c)			__readwrite_bug("writew")
201*4baa9922SRussell King #define writel(v,c)			__readwrite_bug("writel")
202*4baa9922SRussell King 
203*4baa9922SRussell King #define check_signature(io,sig,len)	(0)
204*4baa9922SRussell King 
205*4baa9922SRussell King #endif	/* __mem_pci */
206*4baa9922SRussell King 
207*4baa9922SRussell King /*
208*4baa9922SRussell King  * ioremap and friends.
209*4baa9922SRussell King  *
210*4baa9922SRussell King  * ioremap takes a PCI memory address, as specified in
211*4baa9922SRussell King  * Documentation/IO-mapping.txt.
212*4baa9922SRussell King  *
213*4baa9922SRussell King  */
214*4baa9922SRussell King #ifndef __arch_ioremap
215*4baa9922SRussell King #define ioremap(cookie,size)		__arm_ioremap(cookie, size, MT_DEVICE)
216*4baa9922SRussell King #define ioremap_nocache(cookie,size)	__arm_ioremap(cookie, size, MT_DEVICE)
217*4baa9922SRussell King #define ioremap_cached(cookie,size)	__arm_ioremap(cookie, size, MT_DEVICE_CACHED)
218*4baa9922SRussell King #define iounmap(cookie)			__iounmap(cookie)
219*4baa9922SRussell King #else
220*4baa9922SRussell King #define ioremap(cookie,size)		__arch_ioremap((cookie), (size), MT_DEVICE)
221*4baa9922SRussell King #define ioremap_nocache(cookie,size)	__arch_ioremap((cookie), (size), MT_DEVICE)
222*4baa9922SRussell King #define ioremap_cached(cookie,size)	__arch_ioremap((cookie), (size), MT_DEVICE_CACHED)
223*4baa9922SRussell King #define iounmap(cookie)			__arch_iounmap(cookie)
224*4baa9922SRussell King #endif
225*4baa9922SRussell King 
226*4baa9922SRussell King /*
227*4baa9922SRussell King  * io{read,write}{8,16,32} macros
228*4baa9922SRussell King  */
229*4baa9922SRussell King #ifndef ioread8
230*4baa9922SRussell King #define ioread8(p)	({ unsigned int __v = __raw_readb(p); __v; })
231*4baa9922SRussell King #define ioread16(p)	({ unsigned int __v = le16_to_cpu((__force __le16)__raw_readw(p)); __v; })
232*4baa9922SRussell King #define ioread32(p)	({ unsigned int __v = le32_to_cpu((__force __le32)__raw_readl(p)); __v; })
233*4baa9922SRussell King 
234*4baa9922SRussell King #define iowrite8(v,p)	__raw_writeb(v, p)
235*4baa9922SRussell King #define iowrite16(v,p)	__raw_writew((__force __u16)cpu_to_le16(v), p)
236*4baa9922SRussell King #define iowrite32(v,p)	__raw_writel((__force __u32)cpu_to_le32(v), p)
237*4baa9922SRussell King 
238*4baa9922SRussell King #define ioread8_rep(p,d,c)	__raw_readsb(p,d,c)
239*4baa9922SRussell King #define ioread16_rep(p,d,c)	__raw_readsw(p,d,c)
240*4baa9922SRussell King #define ioread32_rep(p,d,c)	__raw_readsl(p,d,c)
241*4baa9922SRussell King 
242*4baa9922SRussell King #define iowrite8_rep(p,s,c)	__raw_writesb(p,s,c)
243*4baa9922SRussell King #define iowrite16_rep(p,s,c)	__raw_writesw(p,s,c)
244*4baa9922SRussell King #define iowrite32_rep(p,s,c)	__raw_writesl(p,s,c)
245*4baa9922SRussell King 
246*4baa9922SRussell King extern void __iomem *ioport_map(unsigned long port, unsigned int nr);
247*4baa9922SRussell King extern void ioport_unmap(void __iomem *addr);
248*4baa9922SRussell King #endif
249*4baa9922SRussell King 
250*4baa9922SRussell King struct pci_dev;
251*4baa9922SRussell King 
252*4baa9922SRussell King extern void __iomem *pci_iomap(struct pci_dev *dev, int bar, unsigned long maxlen);
253*4baa9922SRussell King extern void pci_iounmap(struct pci_dev *dev, void __iomem *addr);
254*4baa9922SRussell King 
255*4baa9922SRussell King /*
256*4baa9922SRussell King  * can the hardware map this into one segment or not, given no other
257*4baa9922SRussell King  * constraints.
258*4baa9922SRussell King  */
259*4baa9922SRussell King #define BIOVEC_MERGEABLE(vec1, vec2)	\
260*4baa9922SRussell King 	((bvec_to_phys((vec1)) + (vec1)->bv_len) == bvec_to_phys((vec2)))
261*4baa9922SRussell King 
262*4baa9922SRussell King #ifdef CONFIG_MMU
263*4baa9922SRussell King #define ARCH_HAS_VALID_PHYS_ADDR_RANGE
264*4baa9922SRussell King extern int valid_phys_addr_range(unsigned long addr, size_t size);
265*4baa9922SRussell King extern int valid_mmap_phys_addr_range(unsigned long pfn, size_t size);
266*4baa9922SRussell King #endif
267*4baa9922SRussell King 
268*4baa9922SRussell King /*
269*4baa9922SRussell King  * Convert a physical pointer to a virtual kernel pointer for /dev/mem
270*4baa9922SRussell King  * access
271*4baa9922SRussell King  */
272*4baa9922SRussell King #define xlate_dev_mem_ptr(p)	__va(p)
273*4baa9922SRussell King 
274*4baa9922SRussell King /*
275*4baa9922SRussell King  * Convert a virtual cached pointer to an uncached pointer
276*4baa9922SRussell King  */
277*4baa9922SRussell King #define xlate_dev_kmem_ptr(p)	p
278*4baa9922SRussell King 
279*4baa9922SRussell King /*
280*4baa9922SRussell King  * Register ISA memory and port locations for glibc iopl/inb/outb
281*4baa9922SRussell King  * emulation.
282*4baa9922SRussell King  */
283*4baa9922SRussell King extern void register_isa_ports(unsigned int mmio, unsigned int io,
284*4baa9922SRussell King 			       unsigned int io_shift);
285*4baa9922SRussell King 
286*4baa9922SRussell King #endif	/* __KERNEL__ */
287*4baa9922SRussell King #endif	/* __ASM_ARM_IO_H */
288